loading
Papers Papers/2022 Papers Papers/2022

Research.Publish.Connect.

Paper

Paper Unlock

Authors: Tetsu Narumi and Akio Muramatsu

Affiliation: Department of Communication Engineering and Informatics, The University of Electro-Communications, 1-5-1 Chofugaoka, Chofu, Tokyo 182-8585 and Japan

Keyword(s): FPGA, High-level Synthesis, SDSoC, N-Body Simulation.

Related Ontology Subjects/Areas/Topics: Modeling, Algorithms, and Performance Evaluation ; Sensor, Mesh and Ad Hoc Communications and Networks ; Telecommunications ; Wireless Information Networks and Systems

Abstract: In the era of the IoT (Internet of Things) and Edge computing, SoC (System on Chip) with an FPGA (Field Programmable Gate Array) is a suitable solution for embedded systems because it supports running rich operating systems on general-purpose CPUs, as well as the FPGA’s acceleration for specific computing. One problem of designing an accelerator on an FPGA is that optimization of the logic for the accelerator is not automatic and much trial and error is needed before attaining peak performance from the SoC. In this paper we propose a method to reduce the development time of the accelerator using N-body simulation as a target application. Based on the hardware resources needed for several pipelines of the accelerator and their performance estimation model, we can estimate how many pipelines can be implemented on an SoC. In addition, the amount of memory each pipeline requires for attaining maximum performance is suggested. Our model agreed with the actual calculation speed for differe nt constraining conditions. (More)

CC BY-NC-ND 4.0

Sign In Guest: Register as new SciTePress user now for free.

Sign In SciTePress user: please login.

PDF ImageMy Papers

You are not signed in, therefore limits apply to your IP address 18.117.142.169

In the current month:
Recent papers: 100 available of 100 total
2+ years older papers: 200 available of 200 total

Paper citation in several formats:
Narumi, T. and Muramatsu, A. (2019). Estimating Configuration Parameters of Pipelines for Accelerating N-Body Simulations with an FPGA using High-level Synthesis. In Proceedings of the 9th International Conference on Pervasive and Embedded Computing and Communication Systems - PECCS; ISBN 978-989-758-385-8; ISSN 2184-2817, SciTePress, pages 65-74. DOI: 10.5220/0008066500650074

@conference{peccs19,
author={Tetsu Narumi. and Akio Muramatsu.},
title={Estimating Configuration Parameters of Pipelines for Accelerating N-Body Simulations with an FPGA using High-level Synthesis},
booktitle={Proceedings of the 9th International Conference on Pervasive and Embedded Computing and Communication Systems - PECCS},
year={2019},
pages={65-74},
publisher={SciTePress},
organization={INSTICC},
doi={10.5220/0008066500650074},
isbn={978-989-758-385-8},
issn={2184-2817},
}

TY - CONF

JO - Proceedings of the 9th International Conference on Pervasive and Embedded Computing and Communication Systems - PECCS
TI - Estimating Configuration Parameters of Pipelines for Accelerating N-Body Simulations with an FPGA using High-level Synthesis
SN - 978-989-758-385-8
IS - 2184-2817
AU - Narumi, T.
AU - Muramatsu, A.
PY - 2019
SP - 65
EP - 74
DO - 10.5220/0008066500650074
PB - SciTePress