Configurable analog routing methodology via technology and design constraint unification
Proceedings of the International Conference on Computer-Aided Design, 2012•dl.acm.org
In this paper, we present a novel configurable analog routing methodology for more efficient
analog layout automation. By the help of OpenAccess constraint group format, the
technology process rules and analog layout design intention/constraints are unified through
schematic level to layout level. In contrast to self-defined constraint format in prior arts,
proposed approach manipulates the analog routing characteristic based on the unified
constraints. In different circuit hierarchies defined by circuit designers or extracted by …
analog layout automation. By the help of OpenAccess constraint group format, the
technology process rules and analog layout design intention/constraints are unified through
schematic level to layout level. In contrast to self-defined constraint format in prior arts,
proposed approach manipulates the analog routing characteristic based on the unified
constraints. In different circuit hierarchies defined by circuit designers or extracted by …
In this paper, we present a novel configurable analog routing methodology for more efficient analog layout automation. By the help of OpenAccess constraint group format, the technology process rules and analog layout design intention/constraints are unified through schematic level to layout level. In contrast to self-defined constraint format in prior arts, proposed approach manipulates the analog routing characteristic based on the unified constraints. In different circuit hierarchies defined by circuit designers or extracted by existing placement, the hierarchical structure is formed as specific analog layout constraint groups. This work efficiently facilitates analog routing strategy which honors the specific analog constraints. By practicing on an analog functional block of tsmc 40nm SoC design which guarantees to be legalized and satisfies required analog constraints by DRC/LVS and post-layout simulation respectively, the results in wire matching for signal integrity show that the different routing priority generated by our approach can have significant performance impact.
ACM Digital Library
Showing the best result for this search. See all results