Lic Eec-501 Notes Unit5 Iftm University
Lic Eec-501 Notes Unit5 Iftm University
Lic Eec-501 Notes Unit5 Iftm University
Pin 1: Ground:
All voltages are measured with respect to this terminal.
Pin 2: Trigger:
The o/p of the timer depends on the amplitude of the external trigger pulse
applied to this pin.
Pin 3: Output:
There are 2 ways a load can be connected to the o/p terminal either between
pin3& ground or between pin 3 & supply voltage.
(Between Pin 3 & Ground ON load) (Between Pin 3 & + Vcc OFF load)
(i) When the input is low:
The load current flows through the load connected between Pin 3 &
+Vcc in to the output terminal & is called the sink current.
(ii) When the output is high:
NOTES PREPARED BY MR. SOUGATA GHOSH
Page 1
The current through the load connected between Pin 3 & +Vcc
(i.e. ON load) is zero. However the output terminal supplies current
to the normally OFF load. This current is called the source current.
Pin 4: Reset:
The 555 timer can be reset (disabled) by applying a negative pulse to this
pin.When the reset function is not in use, the reset terminal should be
connected to +Vcc to avoid any false triggering.
Pin 5: Control voltage:
An external voltage applied to this terminal changes the threshold as well as
trigger voltage. In other words by connecting a potentiometer between this
pin & GND, the pulse width of the output waveform can be varied. When
not used, the control pin should be bypassed to ground with 0.01 uFcapacitor
to prevent any noise problems.
Pin 6: Threshold:
This is the non inverting input terminal of upper comparator which monitors
the voltage across the external capacitor.
Pin 7: Discharge:
This pin is connected internally to the collector of transistor Q1.
When the output is high Q1 is OFF.
When the output is low Q is (saturated) ON.
Pin 8: +Vcc:
The supply voltage of +5V to +18V is applied to this pin with respect to ground.
Page 2
From the above figure, three 5k internal resistors act as voltage divider providing
bias voltage of 2/3 Vcc to the upper comparator & 1/3 Vcc to the lower comparator.
It is possible to vary time electronically by applying a modulation voltage to the
control voltage input terminal (5).
(i) In the Stable state:
The output of the control FF is high. This means that the output is low because of
power amplifier which is basically an inverter. Q = 1; Output = 0
(ii) At the Negative going trigger pulse:
The trigger passes through (Vcc/3) the output of the lower comparator goes high &
sets the FF. Q = 1; Q = 0
(iii) At the Positive going trigger pulse: It passes through 2/3Vcc, the output of the
upper comparator goes high and resets the FF. Q = 0; Q = 1
The reset input (pin 4) provides a mechanism to reset the FF in a manner which
overrides the effect of any instruction coming to FF from lower comparator.
Monostable Operation:
Initially when the output is low, i.e. the circuit is in a stable state, transistor Q1 is
ON & capacitor C is shorted to ground. The output remains low. During negative
going trigger pulse, transistor Q1 is OFF, which releases the short circuit across the
external capacitor C & drives the output high. Now the capacitor C starts charging
toward Vcc through RA. When the voltage across the capacitor equals 2/3Vcc, upper
comparator switches from low to high. i.e. Q = 0, the transistor Q1 = OFF ; the
output is high.
Since C is unclamped, voltage across it rises exponentially through R towards Vcc
with a time constant RC (fig b) as shown in below. After the time period, the upper
NOTES PREPARED BY MR. SOUGATA GHOSH
Page 3
comparator resets the FF, i.e. Q = 1, Q1 = ON; the output is low.[i.e discharging the
capacitor C to ground potential (fig c)]. The voltage across the capacitor as in fig (b)
is given by
t / RC
Vc = Vcc (1- e
)..(1)
Therefore At t = T, Vc = 2/3 Vcc
T / RC
2/3 Vcc = Vcc(1- e
)
Or
T = RC ln (1/3)
Or
T = 1.1RC second..(2)
Page 4
This application makes use of the fact that the output pulse width (timing interval) of
the monostable multivibrator is of longer duration than the negative pulse width of the
input trigger. As such, the output pulse width of the monostable multivibrator can be
viewed as a stretched version of the narrow input pulse, hence the name Pulse stretcher.
Often, narrow pulse width signals are not suitable for driving an LED display,
mainly because of their very narrow pulse widths. In other words, the LED may be flashing
but not be visible to the eye because its on time is infinitesimally small compared to its off
time. The 55 pulse stretcher can be used to remedy this problem. The LED will be ON
during the timing interval tp = 1.1RAC which can be varied by changing the value of RA &
C.
Page 5
Page 6
RA
RA
RB
)C
Page 7
The astable multivibrator can be used as a free running ramp generator when
resistor RA& RB is replaced by a current mirror.
The current mirror starts charging capacitor C toward Vcc at a constant rate.
NOTES PREPARED BY MR. SOUGATA GHOSH
Page 8
When voltage across C equals to 2/3 Vcc, upper comparator turns transistor
Q1 ON & C rapidly discharges through transistor Q1.
When voltage across C equals to 1/3 Vcc, lower comparator switches
transistor OFF & then capacitor C starts charging up again.
Thus the charge discharge cycle keeps repeating.
The discharging time of the capacitor is relatively negligible compared to its
charging time.
The time period of the ramp waveform is equal to the charging time & is
approximately is given by,
T = Vcc C/3IC
(1) IC = (Vcc - VBE)/R = constant current
Therefore the free running frequency of ramp generator is
f0 = 3IC/ Vcc C
PHASE LOCKED LOOP (PLL)
Definition:
The PLL consists of i) Phase detector ii) LPF iii) VCO. The phase detector or
comparator compares the input frequency fIN with feedback frequency fOUT.
The output of the phase detector is proportional to the phase difference between fIN
& fOUT. The output of the phase detector is a dc voltage & therefore is often
referred to as the error voltage.
NOTES PREPARED BY MR. SOUGATA GHOSH
Page 9
The output of the phase detector is then applied to the LPF, which removes the high
frequency noise and produces a dc level. This dc level in turn, is input to the VCO.
The output frequency of VCO is directly proportional to the dc level. The VCO
frequency is compared with input frequency and adjusted until it is equal to the input
frequencies.
PLL goes through 3 states, i) free running ii) Capture iii) Phase lock.
Before the input is applied, the PLL is in free running state. Once the input
frequency is applied the VCO frequency starts to change and PLL is said to be in the
capture mode. The VCO frequency continuous to change until it equals the input
frequency and the PLL is in phase lock mode. When Phase locked, the loop tracks
any change in the input frequency through its repetitive action. If an input signal vs
of frequency fs is applied to the PLL, the phase detector compares the phase and
frequency of the incoming signal to that of the output vo of the VCO. If the two
signals differ in frequency of the incoming signal to that of the output vo of the
VCO. If the two signals differ in frequency and/or phase, an error voltage ve is
generated.
The phase detector is basically a multiplier and produces the sum (fs+fo) and
difference (fs-fo) components at its output. The high frequency component (fs+fo) is
removed by the low pass filter and the difference frequency component is amplified
then applied as control voltage vc to VCO. The signal vc shifts the VCO frequency
in a direction to reduce the frequency difference between fs and fo. Once this action
starts, we say that the signal is in the capture range. The VCO continues to change
frequency till its output frequency is exactly the same as the input signal frequency.
The circuit is then said to be locked. Once locked, the output frequency fo of VCO is
identical to fs except for a finite phase difference . This phase difference
generates a corrective control voltage vc to shift the VCO frequency from f0 to fs
and thereby maintain the lock. Once locked, PLL tracks the frequency changes of the
input signal. Thus, a PLL goes through three stages (i) free running, (ii) capture and
(iii) locked or tracking.
Capture range: the range of frequencies over which the PLL can acquire lock with
an input signal is called the capture range. This parameter is also expressed as
percentage of fo.
Pull-in time: the total time taken by the PLL to establish lock is called pull-in time.
This depends on the initial phase and frequency difference between the two signals
as well as on the overall loop gain and loop filter characteristics.
(a) Phase Detector:
Phase detector compares the input frequency and VCO frequency and generates DC
voltage i.e., proportional to the phase difference between the two frequencies.
NOTES PREPARED BY MR. SOUGATA GHOSH
Page 10
Depending on whether the analog/digital phase detector is used, the PLL is called
either an analog/digital type respectively. Even though most monolithic PLL
integrated circuits use analog phase detectors.
Ex for Analog: Double-balanced mixer
Ex for Digital: Ex-OR, Edge trigger, monolithic Phase detector.
Ex-OR Phase Detector:
This uses an exclusive OR gate. The output of the Ex-OR gate is high only when f IN
or fOUT is high.
The DC output voltage of the Ex-OR phase detector is a function of the phase
difference between its two outputs. The maximum dc output voltage occurs when the
phase difference is radians or 180 degrees. The slope of the curve between 0 or
radians is the conversion gain kp of the phase detector for eg; if the Ex-OR gate uses
a supply voltage Vcc = 5V, the conversion gain Kp is
5V
KP =
= 1.59V / RAD
Page 11
Page 12
multiplication in a sense can also be attained by locking the PLL to the 'N'th
harmonic of the signal.
PLL Transfer(tracking) characteristics:
Typical PLL freq-to-voltage transfer characteristics: slowly increasing and
decreasing input frequency.
Capture range:
Tracking range:
f3
f2
f1
f4
=2
fc
=2
fL
Applications of PLL:
Page 13
The PLL principle has been used in applications such as FM stereo decoders, motor
speed control, tracking filters, FM modulation and demodulation, FSK modulation,
Frequency multiplier, Frequency synthesis etc.,
Example PLL ICs:
560 series (560, 561, 562, 564, 565 & 567)
Page 14