SM2246XT Datasheet - v07 - 20150827
SM2246XT Datasheet - v07 - 20150827
SM2246XT Datasheet - v07 - 20150827
o r
lf
SM2246XTt
n i a
i e
d
SATA Solid-State Drive Controller
f
n
Datasheet
C o
M I y
S nl
O
Revision History
Revision Date Description
0.1 Aug 27, 2013 Preliminary release
0.2 Oct 4, 2013 Renamed the signals and updated the Ball Assignments: A15, C15, E11, E12,
E13, F6, F7, F8, F9, F10, F11, and G17 (2.1 and 2.2)
0.3 Jan 14, 2014 Updated the features of flash memory support (1.2)
Added the BGA-144 ball assignments and package outline (2.1, 2.2, and 5.2)
Updated the QFN-88 ball assignments and the pin name of pin No. 3 (2.1) (2.3)
Added SM2246XT package pin list (2.2)
Updated flash and miscellaneous signal descriptions (2.3)
Updated minor text descriptions
0.4 Mar 14, 2014 Updated the miscellaneous signal types: GPIO2[6] and GPIO2[7] (2.3)
Updated Identify Device Data (4.2.1) and added Identify Device data of CFast
Mode (4.2.2)
Updated SMART Data Structure (4.3.1) and SMART Attributes (4.3.2)
r
Added the TFBGA-144 top marking (5.4) and ordering information (6)
o
lf
0.5 Sep 30, 2014 Updated NAND Flash Support feature (1.2)
Updated Block Diagram (1.4)
a
Fixed the signal type of flash chip enable and updated the signal description of
i e
the top markings (Figure 13)(Figure 14)(Table 23)
d
Updated the DC Characteristics of VCCGQ (Table 6)
f
Updated the DC Characteristics of 3.3V and 1.8V I/O pins (Table 8)(Table 9)
n
o
0.7 Aug 27, 2015 Updated signal descriptions of GPIO1[0], GPIO1[2], GPIO1[3] and GPIO1[5]
(2.3)
I C
M y
S nl
O
o r
i a lf
t
n
i e
d
f
n
o
IMPORTANT NOTICE
INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH PRODUCTS OF SILICON MOTION,
C
INC. (SMI). NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL
I y
PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN SMI'S TERMS AND
M
CONDITIONS OF SALE FOR SUCH PRODUCTS, SMI ASSUMES NO LIABILITY WHATSOEVER, AND SMI
S nl
DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF SMI PRODUCTS
INCLUDING LIABILITY OR WARRANTIES FOR FITNESS FOR A PARTICULAR PURPOSE,
MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL
PROPERTY RIGHT.
O
SMI products are not intended for use in medical, life saving, life sustaining, critical control or safety systems, or in
nuclear facility applications. SMI may make changes to specifications and product descriptions at any time, without
notice. SMI may have patents or pending patent applications, trademarks, copyrights, or other intellectual property
rights that relate to the presented subject matter. The furnishing of documents and other materials and information
does not constitute any license, express or implied, by estoppel or otherwise, to any such patents, trademarks,
copyrights, or other intellectual property rights. The information in this document is furnished for informational use
only, is subject to change without notice, and should not be construed as a commitment by SMI. SMI assumes no
responsibility or liability for any errors or inaccuracies that may appear in this document or any software that may be
provided in association with this document. Except as permitted by such license, no part of this document may be
reproduced, stored in a retrieval system, or transmitted in any form or by any means without the express written
consent of SMI. Contact your local SMI sales office or your distributor to obtain the latest specifications and before
placing your product order.
Silicon Motion and Silicon Motion logo are registered trademarks of SMI and/or its affiliates. Other brand names
mentioned herein are for identification purposes only and may be trademarks and/or registered trademarks of their
respective owners.
Table of Contents
1. Overview ............................................................................................................................................ 7
1.1 Product Description ................................................................................................................... 7
1.2 Key Features ............................................................................................................................. 7
1.3 Functional Description ............................................................................................................... 9
1.4 Block Diagram ......................................................................................................................... 10
2. Signal Descriptions ......................................................................................................................... 11
2.1 Pin Assignments ...................................................................................................................... 11
2.2 SM2246XT Package Pin List................................................................................................... 14
2.3 Signal Descriptions .................................................................................................................. 19
3. Electrical Characteristics ............................................................................................................... 25
r
3.1 DC Characteristics................................................................................................................... 25
o
3.2 Flash Interface AC Characteristics .......................................................................................... 28
lf
3.2.1 Legacy NAND (SDR) Interface ................................................................................. 28
a
3.2.2 NV-DDR Interface ..................................................................................................... 31
4.
t i
Software Interface ........................................................................................................................... 36
4.1
n
Command Set.......................................................................................................................... 36
4.2
e
Identify Device Information ...................................................................................................... 38
i d
f
4.2.1 Identify Device - SATA .............................................................................................. 38
n
4.2.2 Identify Device - CFast .............................................................................................. 41
4.3
4.3.1
C o
SMART Feature Set ................................................................................................................ 44
SMART Data Structure.............................................................................................. 45
4.4
4.3.2
y
Capacity ................................................................................................................................... 48
S nl
5. Package Information ....................................................................................................................... 49
5.1 88-Pin QFN Package............................................................................................................... 49
5.2
5.3
5.4
O
144-Ball TFBGA Package ....................................................................................................... 50
288-Ball TFBGA Package ....................................................................................................... 51
Top Marking............................................................................................................................. 52
6. Product Ordering Information........................................................................................................ 54
List of Tables
r
Table 10: Power-on Reset .............................................................................................................................26
Table 11:
Table 12:
lf o
Host Voltage Detection ..................................................................................................................27
Flash Voltage Detection ................................................................................................................27
Table 13:
t i a
PLL ................................................................................................................................................27
n
Table 14: Flash Interface AC Characteristics for Legacy NAND...................................................................28
Table 15:
e
Flash Interface AC Characteristics for NV-DDR ...........................................................................31
i d
f
Table 16: Command Set................................................................................................................................36
Table 17:
Table 18:
o n
Identify Device Data of General SATA Mode ................................................................................38
Identify Device Data of CFast Mode..............................................................................................41
Table 19:
C
SMART Feature Register Values ..................................................................................................44
I
Table 20:
y
SMART Data Structure ..................................................................................................................45
M
S nl
Table 21: SMART Data Vendor-specific Attributes .......................................................................................47
Table 22: Capacity Information......................................................................................................................48
Table 23:
O
Ordering Information......................................................................................................................54
List of Figures
r
Figure 10: NV-DDR Address Cycle Timing ....................................................................................................33
Figure 11:
Figure 12:
lf o
NV-DDR Data Output (Write) Cycle Timing ..................................................................................34
NV-DDR Data Input (Read) Cycle Timing .....................................................................................35
Figure 13:
t i a
88-Pin QFN Top Marking Information ...........................................................................................52
n
Figure 14: 144-Ball TFBGA Top Marking Information ....................................................................................52
Figure 15:
e
288-Ball TFBGA Top Marking Information ....................................................................................53
i d
f
n
C o
M I y
S nl
O
1. Overview
The SM2246XT is a high-performance SATA 6Gb/s SSD controller ideally suited for both client SSDs as
well as NAND-cache drives used in performance-enhancing hybrid storage solutions for PCs, Ultrabooks,
Tablet PCs, and other embedded applications.
The single-chip, DRAM-less design fits in smaller form factor with reduced BOM cost, and without
impacting performance. Its ultra-low power consumption effectively extends battery life and optimizes
user experience. The SM2246XT fully supports the latest generation NAND in high-speed Toggle, ONFI,
or Async mode, enabling the realization of high capacity and highly reliable SSDs on the market.
o r
lf
Host Interface
Industrial Standard SATA Revision 3.1 compliant
t i a
Industrial Standard ATA/ATAPI-8 and ACS-2 command compliant
n
Supports SATA interface rate of 6Gb/s (backward compatible to 1.5Gb/s and 3Gb/s)
i e
Native Command Queuing up to 32 commands
d
SATA Device Sleep (DevSleep)
n
Data Set Management command (TRIM)
o
Self-Monitoring, Analysis, and Reporting Technology (S.M.A.R.T.)
I C
Supports PHY Sleep mode (CFast PHYSLP)
Supports 28-bit and 48-bit LBA (Logical Block Addressing) mode commands
M
S nl
NAND Flash Support
Supports 1x/1y/2x/2y/3xnm SLC and MLC
O
1
Supports ONFI 3.0 , Toggle 2.0 interface, and Asynchronous interface
Supports 1.8V/3.3V flash I/O
Supports 8KB and 16KB page size
Supports 1-plane, 2-plane, and 4-plane operation
4-/2-channel flash interface supports up to 32 NAND flash devices
1
ONFI NV-DDR2 and Toggle DDR 2.0 NAND are supported in the 288-BGA package only.
Architecture
32-bit RISC CPU
High-efficiency 64-bit system bus
Automatic sleep and wake-up mechanism to save power
Built-in voltage detectors for power failure protection
Built-in power-on reset and voltage regulators
Built-in temperature sensor for SSD temperature detection
2
Supports JTAG interface, UART (RS-232) interface, and I C interface for on-system debug
Upgradeable Firmware
o r
lf
Supports firmware in-system programming (ISP) function for firmware upgrade
High Performance
t i a
n
Sequential Read: up to 530 MB/s (synchronous mode)
i e
Sequential Write: up to 410 MB/s (synchronous mode)
f
Operating Temperature
n
Commercial Grade: 0C ~ 70C
C o
Industrial Grade: -40C ~ +85C
M I
Package Options (Lead-free and RoHS compliant)
y
88-pin QFN: 2-channel flash interface supports up to 4 NAND flash devices
S nl
144-ball TFBGA: 4-channel flash interface supports up to 16 NAND flash devices
288-ball TFBGA: 4-channel flash interface supports up to 32 NAND flash devices
Host Interface
The high-speed SATA interface is compliant with SATA Revision 3.1 and ATA-8 ACS-2 specifications,
and supports CFast PHYSLP and SATA DEVSLP to greatly save power consumption.
r
Error Correction Coding (ECC) engine executes parity generation and error detection/ correction features,
o
and enhances decoding throughput and data reliability. With multi-mode correction capability up to 66 bits,
lf
the powerful ECC engine is able to support the latest generation NAND.
Data Security
t i a
n
Data security commands can be used to lock and unlock the drive by password or a hardware switch.
e
Customized command is another option for erasing blocks for those users who require a high level of
d
security.
SMART
f
n i
C o
The SM2246XT supports SMART commands that allow users to read spare and bad block information.
The users can thus evaluate drive health at run time and receive an early warning before the drive life
I
ends.
M y
S nl
O
r
Main
DMA ECC UART
o
System
lf
Controller Engine Interface
Buffer
t i a
e n
f i d
o n
I C
M y
S nl
O
2. Signal Descriptions
CRY_VDD33
PHY_VPTX
V12A_PAD
VDTF_VIN
PHY_VPH
PHY_GD
PHY_GD
PHY_GD
RESREF
PHY_VP
VCC_5V
VGNDA
VCCAH
RX0_N
RX0_P
TX0_N
TX0_P
VCCK
VCCK
XOUT
XIN
88
87
86
85
84
83
82
81
80
79
78
77
76
75
74
73
72
71
70
69
68
67
TEST0 1 66 CGND
EXRST# 2 65 F3_DQ6
r
TEST2 3 64 F3_DQ7
EXCLK
VCCK
4
l f o 63
62
F3_DQ5
F3_DQ4
i a
nt
GPIO2[2] 6 61 VCCFQ
GPIO2[3]
7 60 F3_DQS
GPIO2[5] 8
i e
d
59 F3_RE#
f
GPIO2[6] 9 58 F3_DQ3
GPIO2[7] 10
n
SM2246XT
o
57 F3_DQ2
GPIO1[0] 11 56 F3_DQ1
GPIO1[1] 12
I C 88-pin QFN
55 VCCFQ
GPIO1[2] 13
M y 54 F3_DQ0
S nl
GPIO1[3] 14 53 F3_WE#
GPIO1[5] 15 52 F3_ALE
GPIO1[4]
GPIO0[1]
16
17
O 51
50
VCCK
F3_CLE
VCCGQ 18 49 VCCK
J_TRST# 19 48 VCCFQ
J_TCK 20 47 VCCK
J_TMS 21 46 F0_DQ7
J_TDI 22 45 F0_DQ6
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
F0_CE0#
F0_CE1#
VCCK
VCCK
F3_CE0#
F3_CE1#
FSH_WP#
FSH_R/B#
F0_CLE
F0_ALE
F0_WE#
F0_DQ0
F0_DQ1
F0_DQ2
F0_DQ3
F0_DQ4
F0_RE#
F0_DQS
F0_DQ5
J_TDO
VCCFQ
VCCFQ
TX0_N TX0_P PHY_GD RX0_N RX0_P PHY_GD F3_ALE F3_WE# F3_DQ6 F3_DQ4 F3_DQ3 F3_DQ2
VGNDA PHY_GD PHY_VP PHY_GD PHY_GD F3_CLE F3_RE# F3_DQ7 F3_DQ5 F3_DQS F3_DQ1 F3_DQ0
RESREF PHY_VPH VCC_5V TEST0 TEST1 VCCK VCCK VCCK VCCK F2_DQ7 F2_DQ6 F2_DQ5
V12A_PAD VCCAH VDTF_VIN TEST2 EXRST# CGND CGND VCCK VCCK F2_CLE F2_DQ4 F2_DQS
r
E1 E2 E3 E4 E5 E6 E7 E8 E9 E10 E11 E12
l
CGND CGND VSSFQ VCCK
a
F1 F2 F3 F4 F5 F6 F7 F8 F9 F10 F11 F12
t
n iGPIO2[4] CGND VSSFQ VSSFQ VCCFQ F2_RE# F2_DQ1 F2_DQ0
e
G1 G2 G3 G4 G5 G6 G7 G8 G9 G10 G11 G12
i d
VCCGQ GPIO2[5] GPIO2[6] GPIO2[7] GPIO1[0] CGND VSSFQ VSSFQ VCCFQ F2_WE# F1_ALE F1_CLE
H1 H2 H3
f
n
H4 H5 H6 H7 H8 H9 H10 H11 H12
o
GPIO1[1] GPIO1[2] GPIO1[3] GPIO1[4] GPIO1[5] FSH_WP# VSSFQ VCCFQ VCCFQ F1_RE# F1_DQ6 F1_DQ7
J1
C1 J2
I
J3
C
J4 J5 J6 J7 J8 J9 J10 J11 J12
M y
J_TCK J_TRST# J_TDI FSH_R/B# VCCFQ VCCFQ F1_WE# F1_DQ4 F1_DQ5
S nl
K1 K2 K3 K4 K5 K6 K7 K8 K9 K10 K11 K12
F0_CE0# F0_CE3# F1_CE2# J_TMS J_TDO F3_CE3# F0_WE# F0_RE# F0_ALE F0_CLE F1_DQ3 F1_DQS
L1
F0_CE1#
L2
F1_CE0#
L3
F1_CE3#
O L4
F2_CE1#
L5
F2_CE3#
L6
F3_CE1#
L7
F0_DQ1
L8
F0_DQ3
L9
F0_DQ4
L10
F0_DQ6
L11
F1_DQ1
L12
F1_DQ2
F0_CE2# F1_CE1# F2_CE0# F2_CE2# F3_CE0# F3_CE2# F0_DQ0 F0_DQ2 F0_DQS F0_DQ5 F0_DQ7 F1_DQ0
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
V12A_ PHY_
C PHY_VPH PHY_VPH PHY_VP VCCK VCCK NC NC NC NC NC NC NC NC NC NC
PAD VPTX
V12A_ V18_ V18_
D VCCAH VCCK VCCK VCCK NC NC NC NC NC NC NC NC VSSFQ NC
PAD PAD PAD
VDTF_
E XIN NC VCCAH VCCK VCCK VCCK VCCK VCCK NC NC NC NC NC NC NC NC
VIN
CRY_
F XOUT VGNDA EXCLK TEST2 NC NC NC NC NC NC VSSFQ VSSFQ VSSFQ NC NC NC
VDD33
CRY_
G VCC_5V GPIO2[0] NC CGND CGND CGND CGND CGND VSSFQ VSSFQ VSSFQ NC NC NC NC NC
VSS33
H VCCGQ VCCGQ GPIO2[3] GPIO2[5] GPIO1[1] CGND CGND CGND CGND CGND VSSFQ VSSFQ NC NC NC NC NC
J TEST0 GPIO2[4] GPIO1[2] GPIO1[3] GPIO1[5] VSSFQ VSSFQ CGND CGND VSSFQ VSSFQ VSSFQ F3_DQ7 F3_DQ1 F3_DQ4 F3_DQ6 F3_DQ5
r
K GPIO2[2] GPIO1[4] SPI_CLK GPIO1[7] GPIO0[1] VSSFQ VSSFQ VSSFQ VSSFQ VSSFQ VSSFQ VCCFQ VCCFQ F3_DQ2 F3_DQ0 F3_DQS F3_DQS#
M
GPIO2[6] SPI_CS# J_TDO
J_TRST# I2C_SCL
VSSFQ
l
VCCFQ
VSSFQ
VCCFQ
VSSFQ
VCCFQ
VSSFQ
VCCFQ
VSSFQ
VCCFQ
VCCFQ
VCCFQ
VCCFQ
VCCFQ
f o
F1_DQ4
F1_DQ2
F3_ALE
F2_DQ1
F3_DQ3
F3_CLE
F3_RE#
FSH_
F3_RE
F3_WE#
a
VREF
t i
FSH_
N TEST1 I2C_SDA F0_CE4# J_TMS F0_CE2# F1_CE7# F2_CE4# F3_CE2# F3_CE5# F0_DQ1 F0_DQ2 VCCFQ F1_DQ6 F2_DQ6 F2_DQ5 F2_DQ7
R/B#
n
FSH_
P GPIO2[7] J_TCK F1_CE5# F0_CE5# F1_CE1# F2_CE1# F2_CE2# F3_CE3# F0_ALE F0_DQ6 F0_DQ7 F1_ALE F1_DQ5 F2_DQ2 F2_DQ4 F2_DQS#
e
WP#
d
R GPIO1[0] J_TDI F1_CE2# F0_CE7# F2_CE0# F2_CE5# F2_CE7# F3_CE6# F0_CLE F0_DQ3 F0_DQ5 F1_CLE F1_DQ1 F1_DQ3 F2_CLE F2_DQ0 F2_DQS
U
GPIO1[6] F0_CE1#
GPIO0[0] F0_CE0#
F0_CE3#
F1_CE3#
f
n i
F1_CE0# F1_CE6# F2_CE6# F3_CE1# F3_CE7#
F0_DQ4
F0_RE F0_DQS F1_DQ0
F1_RE#
F1_DQS
F1_DQS#
F2_WE#
F1_DQ7
F2_ALE
F2_DQ3
F2_RE#
F2_RE
C o
M I y
S nl
O
o r -
lf
F1_DQ1 R13 L11 -
F1_DQ2 M13 L12 -
F1_DQ3 R14
t i a K11 -
F1_DQ4
F1_DQ5
L13
P14
e n J11
J12
-
-
F1_DQ6
f
N14
i d H11 -
F1_DQ7
o n
U15 H12 -
F2_DQ0 R16 F12 -
F2_DQ1
I C M14 F11 -
F2_DQ2
M y
P15 E12 -
S nl
F2_DQ3 U16 E11 -
F2_DQ4 P16 D11 -
F2_DQ5
F2_DQ6
O
N16
N15
C12
C11
-
-
F2_DQ7 N17 C10 -
F3_DQ0 K15 B12 54
F3_DQ1 J14 B11 56
F3_DQ2 K14 A12 57
F3_DQ3 L15 A11 58
F3_DQ4 J15 A10 62
F3_DQ5 J17 B9 63
F3_DQ6 J16 A9 65
F3_DQ7 J13 B8 64
f o r -
l
F0_CE5# P4 - -
F0_CE6# M3
i
-
a -
nt
F0_CE7# R4 - -
F1_CE0# T4
e
d L2 -
i
F1_CE1# P5 M2 -
F1_CE2# R3
f
n
K3 -
F1_CE3#
F1_CE4#
C o
U3
U4
L3
-
-
-
F1_CE5#
M I P3
y
- -
S nl
F1_CE6# T5 - -
F1_CE7# N6 - -
O
F2_CE0# R5 M3 -
F2_CE1# P6 L4 -
F2_CE2# P7 M4 -
F2_CE3# U5 L5 -
F2_CE4# N7 - -
F2_CE5# R6 - -
F2_CE6# T6 - -
F2_CE7# R7 - -
f o r -
l
F2_DQS# P17 - -
F3_DQS K16
i
B10
a 60
nt
F3_DQS# K17 - -
F0_RE T10
e
d - -
i
F0_RE#/ U10 K8 41
F0_W/R#
f
n
o
F1_RE T13 - -
F1_RE#/ U13 H10 -
F1_W/R#
I C
F2_RE
M
U17
y - -
S nl
F2_RE#/ T17 F10 -
F2_W/R#
O
F3_RE L17 - -
F3_RE#/ L16 B7 59
F3_W/R#
F0_WE#/ T9 K7 34
F0_CLK
F1_WE#/ U12 J10 -
F1_CLK
F2_WE#/ T15 G10 -
F2_CLK
F3_WE#/ M17 A8 53
F3_CLK
FSH_WP# P9 H6 30
FSH_R/B# N10 J7 31
o r
lf
M12, N13
FSH_VREF M16 - -
V12A_PAD C1, D1
t i a D1 80
n
VCCAH D4, E4 D2 82
CRY_VDD33
VDTF_VIN
i e
F3
d
E3
E2
D3
85
81
VCC_5V
f
n
G1 C3 83
V18_PAD
CGND
C o D2, D3
G5, G6, G7, G8, G9, H6,
-
D6, D7, E6, E7, F6, G6
-
66
VSSFQ
M I y
H7, H8, H9, H10, J8, J9, L5
D16, F12, F13, F14, G10, E8, F7, F8, G7, G8, H7 -
S nl
G11, G12, H11, H12, J6,
J7, J10, J11, J12, K6, K7,
O
K8, K9, K10, K11, L6, L7,
L8, L9, L10
CRY_VSS33 G2 E3 88
VGNDA F2 B1 84
PHY_GD A4, A7, B2, B3, B5, B6 A3, A6, B2, B4, B5 70, 73, 77
1
Note : The PHY_VP signal shares the same pin with PHY_VPTX in the TFBGA 144 package.
f o r 17
l
GPIO1[0] R1 G5 11
GPIO1[1] H5
i a H1 12
nt
GPIO1[2] J3 H2 13
GPIO1[3]
e
d
J4 H3 14
i
GPIO1[4] K2 H4 16
GPIO1[5]
f
n
J5 H5 15
GPIO1[6]
GPIO1[7]
C o
T1
K4
-
-
-
-
GPIO2[0]
M I y
G3 E5 -
S nl
GPIO2[2] K1 F3 6
GPIO2[3] H3 F4 7
O
GPIO2[4] J2 F5 -
GPIO2[5] H4 G2 8
GPIO2[6] L1 G3 9
GPIO2[7] P1 G4 10
XIN E1 E1 86
XOUT F1 F1 87
EXRST# M1 D5 2
EXCLK F4 E4 4
TEST0 J1 C4 1
TEST1 N1 C5 -
TEST2 F5 D4 3
NC A8 - A17, B8 - B17, C8 - C17, F2 -
D8 - D15, D17, E2, E10 - E17, F6 - F11,
F15 - F17, G4, G13 - G17, H13 - H17
o
lf
F3_DQ[7:0] I/O - Flash data bus connected to flash channel 3.
F0_ALE
F1_ALE
O -
t i a
Flash address latch enable.
F2_ALE
F3_ALE
e n
F0_CLE
f i d
F1_CLE
F2_CLE
O
o n
- Flash command latch enable.
F3_CLE
I C
F0_CE0#
M y
S nl
F0_CE1#
F0_CE2#
F0_CE3#
F0_CE4#
O
O
- Flash chip enable for flash channel 0.
F0_CE5#
F0_CE6#
F0_CE7#
F1_CE0#
F1_CE1#
F1_CE2#
F1_CE3#
O - Flash chip enable for flash channel 1.
F1_CE4#
F1_CE5#
F1_CE6#
F1_CE7#
o r
lf
F3_CE5#
F3_CE6#
t i a
n
F3_CE7#
e
F0_DQS Fx_DQS/Fx_DQS#: Flash data strobe/Flash data strobe complement.
d
For SDR access mode, these signals are not used (no connect).
F0_DQS#
F1_DQS
f i
For NV-DDR and Toggle DDR 1.0 access modes, the Fx_DQS indicates
n
the data valid window. Input with read data, output with write data.
F1_DQS#
I/O -
C o Edge-aligned with read data, centered in write data.
In NV-DDR2 and Toggle DDR 2.0 access modes, the Fx_DQS indicates
I
F2_DQS the data valid window. Input with read data, output with write data.
F2_DQS#
M y
Edge-aligned with read data, centered in write data. The Fx_DQS is
S nl
paired with differential signal Fx_DQS# to provide differential pair
F3_DQS
signaling to the system during reads and writes (e.g., F0_DQS and
F3_DQS#
O
F0_DQS#).
Fx_RE/Fx_RE#: Flash read enable/Flash read enable complement.
F0_RE
For SDR access mode, the Fx_RE# enables serial data output.
F0_RE#/
For NV-DDR2 and Toggle DDR 1.0/2.0 access modes, the Fx_RE#
F0_W/R#
signal is the serial data-out control, and when active, drives the data
F1_RE onto the DQ buses. Data is valid after tDQSRE of rising edge and falling
F1_RE#/ edge of Fx_RE#, which also increments the internal column address
F1_W/R# counter by each one. The read enable Fx_RE is paired with differential
O - signal Fx_RE# (only in NV-DDR2 and Toggle DDR 2.0 modes) to
F2_RE
provide differential pair signaling to the system during reads.
F2_RE#/ Fx_W/R#: Write/read direction control
F2_W/R# For NV-DDR access mode, when this signal is latched high, the
F3_RE controller is driving the DQ bus and DQS (data is being written to the
bus). When this signal is latched low, the NAND flash is driving the DQ
F3_RE#/ bus and DQS (data is being read from the bus).
F3_W/R# (This signal shares the same pin with Fx_RE#.)
o r
lf
Table 3: SATA Interface Signals
a
Signal I/O PU/PD Description
RX0_P I -
t i
Positive input of receiver differential signal.
n
e
RX0_N I - Negative input of receiver differential signal.
TX0_P
TX0_N
O
O
-
-
i d
Positive output of transmitter differential signal.
f
Negative output of transmitter differential signal.
o n
Table 4: Power Signals
I C
Signal I/O
M
PU/PD
y
Description
S nl
VCCK PWR - Power supply 1.2V for core logic.
VCCGQ PWR - Power supply for general I/O.
PHY_VP
PHY_VPTX
PHY_VPH
PWR
PWR
PWR
-
-
-
O
Power supply 1.2V for SATA PHY Rx.
Power supply 1.2V for SATA PHY Tx.
Power supply 3.3V for SATA PHY.
RESREF I - Reference resistor connection for SATA PHY.
VCCFQ PWR - Power supply 3.3V/1.8V for flash I/O.
FSH_VREF PWR - External flash reference voltage (VCCFQ x 0.5).
V12A_PAD PWR - Analog power supply 1.2V.
VCCAH PWR - Analog power supply 3.3V for regulator.
CRY_VDD33 PWR - Analog power supply 3.3V for crystal cell.
VDTF_VIN PWR - Voltage detector input for flash power.
VCC_5V PWR - Voltage detector input for host power.
V18_PAD PWR - Voltage regulator 1.8V output.
CGND GND - Core ground.
o r
i a lf
t
n
i e
d
f
n
C o
M I y
S nl
O
r
2 2
I C_SDA I/O PU I C serial bus data.
o
1
GPIO0[0] I/O PD Invert SATA Rx signal (High active).
lf
1
GPIO0[1] I/O PD Invert SATA Tx signal (High active).
i a
1
GPIO1[0] I/O PU This signal drives LED indicator for SSD operation.
1
t
The LED blinks during read/write operations.
n
e
GPIO1[1] I/O PU Hardware write protect (Low active).
d
1
GPIO1[2] I/O PU This signal drives LED indicator for the SATA link status between the
f
n i device and the host (supported only in the CFast form factor).
This signal can be also used as UART Rx input.
o
1
GPIO1[3] I/O PU Force the device to run ROM code (Low active, for debug only).
I C 1
This signal can be also used as UART Tx output.
y
GPIO1[4] I/O PU DEVSLP (device sleep mode) enable.
M
1
GPIO1[5] I/O PD Quick erase control (Low active).
S nl
1
GPIO1[6] I/O PD Reserved. Do not connect (N.C.) for normal operation.
1
O
GPIO1[7] I/O PD Reserved. Do not connect (N.C.) for normal operation.
1
GPIO2[0] I/O PD Set the driving strength of flash I/O (High active).
GPIO2[2] I/O PD
1
This setting is low by default.
NAND flash power supply.
0: Supports 3.3V flash memory.
1: Supports 1.8V flash memory.
1
GPIO2[3] I/O PD Toggle NAND configuration.
0: Legacy.
1: Native Toggle NAND.
1
GPIO2[4] I/O PD Reserved. Do not connect (N.C.) for normal operation.
1
GPIO2[5] I/O PU This signal determines the operation mode.
0: Reliable mode.
1: Normal mode (default).
1
GPIO2[6] I/O PU Reserved. Do not connect (N.C.) for normal operation.
1
GPIO2[7] I/O PU Card detect in.
XIN I - 50MHz external crystal input.
o r
i a lf
t
n
i e
d
f
n
C o
M I y
S nl
O
3. Electrical Characteristics
3.1 DC Characteristics
Analog
V12A_PAD 1.08 1.2
o r 1.32 V
lf
VCCAH 2.7 3.3 3.6 V
Power Supply
CRY_VDD33 2.7 3.3 3.6 V
PHY_VPH
n
SATA PHY
PHY_VPTX 1.12 1.2 1.32 V
e
Power Supply
d
PHY_VP 1.12 1.2 1.32 V
f
n i
o
Table 7: Operating Temperature
Controller Version
y
Commercial 0 70 C
Industrial
M
S nl
-40 +85 C
1
Note : Applies to the EXRST# signal.
o r
i a lf
t
Table 9: General DC Characteristics for 1.8V I/O Interface
Parameter
e n
Symbol
VCCGQ
Min
1.7
Typ
1.8
Max
1.95
Unit
V
Remark
f i d
VCCFQ 1.7 1.8 1.95 V
High Level Output Voltage
Low Level Output Voltage
o n VOH
VOL
0.9 x VIO
0.1 x VIO
V
V
y
High Level Input Voltage VIH 1
0.8 x VIO VIO + 0.3 V Schmitt trigger
Pull-up Resistance
Pull-down Resistance
O RPU
RPD
47.7
44.1
159
147
270.3
249.9
k
k
1
Note : Applies to the EXRST# signal.
o r V
lf
Rise 2.5 3.0 s
Delay Time
a
Fall 0.9 1.5 s
t
n i
e
Table 13: PLL
Parameter
f i d
Min Typ Max Unit Condition
n
Output Clock 12.5 400 MHz
Lock-in Time
Duty Cycle
C o
45
101.2
55
s
%
Jitter
M I y 10% UI
1
S nl
Disable, Power-down Current (1.2V) 1 A Regulator Disable
Operating Current (1.2V) 2 mA fCLK = 400MHz
Note : UI = output frequency. O
f o r ns
l
WE# High Hold Time tWH 7.0 ns
Write Data Setup Time
Write Data Hold Time
t
tDS
tDH
i a7.0
5.0
ns
ns
Read Cycle Time
e n tRC 20.0 ns
Ready to RE# Low
RE# Pulse Width
f i d tRR
tRP
20.0
10.0
ns
ns
RE# High Hold Time
o n tREH 7.0 ns
I C
M y
S nl
O
CLE
tCLS tCLH
tCS tCH
CE#
tWP
WE#
tALS tALH
ALE
r
tDS tDH
DQ[7:0] Command
lf o
t i a
e n
d
Figure 6: Address Latch Timing
f
n i
CLE
C o tCLS
M I tCS
S nl
CE#
O
tWP tWP tWP tWP
WE#
tWH tWH tWH tWH
ALE
tALS
tALH
tALS
tALH
tALS
tALH
tALS
tALH
tALS
tALH
tCLH
CLE
tCH
CE#
tWC
ALE
tALS
tWP tWP tWP
WE#
tWH
tDH tDH tDH
tDS tDS tDS
r
DQ[7:0] DIN 0 DIN 1 DIN final
lf o
t i a
e
Figure 8: Data Input (Read) Cycle Timing
n
f i d
o n
CE#
I C tRC
tCHZ
M y tREA
tREH
tREA tREA tCOH
S nl
RE#
tRHZ tRHZ
FD[7:0]
O Dout Dout
tRHOH
Dout
tRR
R/B#
o r ns
lf
Data Output (Write) Hold Time tDH 0.9 ns
a
DQS Falling Edge to CLK Rising Setup Time tDSS 0.2 tCK
DQS Falling Edge to CLK Rising Hold Time
t
n i tDSH 0.2 tCK
e
DQS Low Pulse Width tDQSL 0.4 0.6 tCK
d
DQS High Pulse Width tDQSH 0.4 0.6 tCK
st
f
n i
Data to the 1 DQS Latching Transition tDQSS 0.75 1.25 tCK
o
DQS Write Preamble tWPRE 1.5 tCK
DQS Write Postamble
I
W/R# Low To Data Input Cycle
C tWPST
tWRCK
1.5
20.0
tCK
ns
M y
W/R# Low to DQS/DQ Driven by Flash Memory tDQSD 0 18.0 ns
S nl
Access Window of DQ[7:0] from CLK
Access Window of DQS from CLK
tAC
tDQSCK
3.0 20.0
20.0
ns
ns
st
O
DQS-DQ Skew, DQS to Last DQ Valid, Per Access
DQ-DQS Hold, DQS to The 1 DQ to Go No-valid
tDQSQ
tQH 0.33
0.85 ns
tCK
DQ Input Data Valid Window tDVW 0.24 tCK
CLK
CE#
CLE
ALE
o r
lf
W/R#
t i a
DQ[7:0]
e n
f i d
o n
I C
M y
S nl
O
CLK
CE#
CLE
ALE
o r
lf
W/R#
DQ[7:0]
t i a
e n
f i d
o n
I C
M y
S nl
O
CLK
CE#
CLE
ALE
W/R#
o r
DQS
i a lf
t
n
e
DQ[7:0]
f i d
o n
I C
M y
S nl
O
CLK
CE#
CLE
ALE
W/R#
DQS
o r
DQ[7:0]
i a lf
t
n
i e
d
f
n
C o
M I y
S nl
O
4. Software Interface
o r PIO data-in
lf
Read Multiple C4h PIO data-in
Read Sector(s) 20h PIO data-in
Read Verify Sector(s)
t i a
40h or 41h Non-data
Set Feature
e n
EFh Non-data
d
Set Multiple Mode C6h Non-data
Write DMA
Write Multiple f
n i CAh
C5h
DMA
PIO data-out
Write Sector(s)
C o
30h PIO data-out
I
NOP 00h Non-data
Read Buffer
S nl
Write Buffer E8h PIO data-out
Power Management Feature Set
Check Power Mode
Idle
O E5h or 98h
E3h or 97h
Non-data
Non-data
Idle Immediate E1h or 95h Non-data
Sleep E6h or 99h Non-data
Standby E2h or 96h Non-data
Standby Immediate E0h or 94h Non-data
Security Mode Feature Set
Security Set Password F1h PIO data-out
Security Unlock F2h PIO data-out
Security Erase Prepare F3h Non-data
Security Erase Unit F4h PIO data-out
Security Freeze Lock F5h Non-data
Security Disable Password F6h PIO data-out
f o r Non-data
l
Set Max Address F9h Non-data
Set Max Set Password F9h
i a PIO data-out
nt
Set Max Lock F9h Non-data
Set Max Freeze Lock
e
d
F9h Non-data
i
Set Max Unlock F9h PIO data-out
48-bit Address Feature Set
f
n
Flush Cache Ext
Read Sector(s) Ext
C o
EAh
24h
Non-data
PIO data-in
Read DMA Ext
M I y
25h DMA
S nl
Read Multiple Ext 29h PIO data-in
Read Native Max Address Ext 27h Non-data
O
Read Verify Sector(s) Ext 42h Non-data
Set Max Address Ext 37h Non-data
Write DMA Ext 35h DMA
Write Multiple Ext 39h PIO data-out
Write Sector(s) Ext 34h PIO data-out
NCQ Feature Set
Read FPDMA Queued 60h DMA Queued
Write FPDMA Queued 61h DMA Queued
Others
Data Set Management 06h DMA
Seek 70h Non-data
The Identify Device command enables the host to receive parameter information from the SM2246XT.
This command has the same protocol as the Read Sector(s) command. The parameter words in the
buffer have the arrangement and meanings defined in the following table.
Default
Word F/V Description
Value
0 F 044Ah General configuration
1 X XXXXh Default number of cylinders
2 V 0000h Reserved
r
3 X 00XXh Default number of heads
4
5
X
X
0000h
0240h
Obsolete
Obsolete
lf o
6 F XXXXh
i a
Default number of sectors per track
t
n
7-8 V XXXXh Number of sectors per card
e
(Word 7 = MSW, Word 8 = LSW)
d
9 X 0000h Obsolete
10 - 19 F XXXXh
f
n iSerial number in ASCII (Right justified)
o
20 X 0002h Obsolete
C
21 X 0002h Obsolete
22
23 - 26
X
F
M I
0000h
XXXXh
y
Obsolete
Firmware revision in ASCII
S nl
Big Endian Byte Order in Word
27 - 46 F XXXXh Model number in ASCII (Left justified)
O
Big Endian Byte Order in Word
47 F 8001h Maximum number of sectors on Read/Write Multiple command
48 F 0000h Reserved
49 F 0300h Capabilities
50 F 0400h Capabilities
51 F 0200h PIO data transfer cycle timing mode
52 X 0000h Obsolete
53 F 0007h Field validity
54 X XXXXh Current numbers of cylinders
55 X XXXXh Current numbers of heads
56 X XXXXh Current sectors per track
57 - 58 X XXXXh Current capacity in sectors (LBAs)
(Word 57 = LSW , Word 58 = MSW)
59 F 0101h Multiple sector setting
Default
Word F/V Description
Value
60 - 61 F XXXXh Total number of user addressable logical sectors for 28-bit commands
(DWord)
62 X 0000h Reserved
63 F 0207h Multiword DMA transfer
Supports MDMA mode 0, 1 and 2
64 F 0003h Advanced PIO modes supported
65 F 0078h Minimum Multiword DMA transfer cycle time per word
66 F 0078h Recommended Multiword DMA transfer cycle time
67 F 0078h Minimum PIO transfer cycle time without flow control
68 F 0078h Minimum PIO transfer cycle time with lORDY flow control
69 F 4000h Additional supported
70 - 74 F 0000h Reserved
75 F 001Fh Queue depth
o r
lf
76 F 030Eh Serial ATA capabilities
a
Supports Serial ATA Gen3
t i
Supports Serial ATA Gen2
n
Supports Serial ATA Gen1
i e
Supports Phy event counters log
d
Supports receipt of host initiated power management requests
77 F 0080h f
Supports Native Command Queuing
n
Serial ATA additional capability
78 F
C
0148h o DevSleep_to_ReducedPwerState is supported
Serial ATA features supported
M I y
Supports Device Sleep
Supports software settings preservation
S nl
Device supports initiating power management
79 V 0040h Reserved
80
81
F
F
03FCh
0000h O
Major version number (ACS-2)
Minor version number
82 F 702Bh Command sets supported 0
83 F 7500h Command sets supported 1
84 F 4002h Command sets supported 2
85 - 87 V XXXXh Command set/feature enabled
88 V 007Fh Ultra DMA mode supported and selected
89 F 0003h Time required for a Normal Erase mode Security Erase Unit command
90 F 0001h Time required for an Enhanced Erase mode Security Erase Unit command
91 V 0000h Current advanced power management value
92 V FFFEh Master password identifier
93 - 99 V 0000h Reserved
100 - 103 V XXXXh Maximum user LBA for 48-bit address feature set
Default
Word F/V Description
Value
104 V 0000h Reserved
105 F 0100h Maximum number of 512-byte blocks per Data Set Management command
106 - 127 V 0000h Reserved
128 V 0009h Security status
129 - 159 X XXXXh Vendor specific
160 F 0000h CFA power mode
161 X 0000h Reserved
162 F 0000h Key management schemes supported
163 F 0000h CF Advanced True lDE Timing mode capability and setting
164 - 168 V 0000h Reserved
169 F 0001h Data Set Management supported
170 - 216 V XXXXh Reserved
o r
lf
217 F 0001h Non-rotating media (SSD)
a
218 - 221 X 0000h Reserved
222
223 - 254
F
X
107Fh
0000h t i
Transport major revision (SATA Rev 3.1)
n
Reserved
255 X XXXXh
i e
d
Integrity word
f
n
o
Notes:
1. F = content (byte) is fixed and does not change.
C
2. V = content (byte) is variable and may change depending on the state of the device or the commands executed by the
I y
device.
M
3. X = content (byte) is vendor specific and may be fixed or variable.
S nl
O
Default
Word F/V Description
Value
0 F 848Ah General configuration - optional signature for a CFA specification
compliant device
1 X XXXXh Default number of cylinders
2 V 0000h Reserved
3 X 00XXh Default number of heads
4 X 0000h Obsolete
5 X 0240h Obsolete
6 F XXXXh Default number of sectors per track
r
7-8 V XXXXh Number of sectors per card
o
(Word 7 = MSW, Word 8 = LSW)
lf
9 X 0000h Obsolete
10 - 19
20
F
X
XXXXh
0002h
i a
Serial number in ASCII (Right justified)
t
Obsolete
21 X 0002h
e n
Obsolete
22
23 - 26
X
F
0000h
XXXXh
f i d
Obsolete
Firmware revision in ASCII
27 - 46 F XXXXh Model number in ASCII (Left justified)
M
8001h
y Maximum number of sectors on Read/Write Multiple command
S nl
48 F 0000h Reserved
49 F 0300h Capabilities
50
51
52
F
F
X
0400h
0200h
0000h
O Capabilities
PIO data transfer cycle timing mode
Obsolete
53 F 0007h Field validity
54 X XXXXh Current numbers of cylinders
55 X XXXXh Current numbers of heads
56 X XXXXh Current sectors per track
57 - 58 X XXXXh Current capacity in sectors (LBAs)
(Word 57 = LSW , Word 58 = MSW)
59 F 0101h Multiple sector setting
60 - 61 F XXXXh Total number of user addressable logical sectors for 28-bit commands
(DWord)
62 X 0000h Reserved
63 F 0207h Multiword DMA transfer
Supports MDMA mode 0, 1 and 2
Default
Word F/V Description
Value
64 F 0003h Advanced PIO modes supported
65 F 0078h Minimum Multiword DMA transfer cycle time per word
66 F 0078h Recommended Multiword DMA transfer cycle time
67 F 0078h Minimum PIO transfer cycle time without flow control
68 F 0078h Minimum PIO transfer cycle time with lORDY flow control
69 F C000h Additional supported
CFast Specification Support
Deterministic data in trimmed LBA range(s) is supported
70 - 74 F 0000h Reserved
75 F 001Fh Queue depth
76 F 030Eh Serial ATA capabilities
Supports Serial ATA Gen3
Supports Serial ATA Gen2
o r
lf
Supports Serial ATA Gen1
Supports Phy event counters log
i a
Supports receipt of host initiated power management requests
t
Supports Native Command Queuing
77 F 0080h
n
Serial ATA additional capability
e
d
DevSleep_to_ReducedPwerState is supported
78 F 0148h
f i
Serial ATA features supported
n
Supports Device Sleep
o
Supports software settings preservation
79 V
I C
0X40h
Device supports initiating power management
CFast Compliant:
M y
Device Sleep is enabled by setting word 79, bit 8 to one. Enabling and
S nl
disabling this feature is done using the Set Features command.
Serial ATA features enabled
Software Settings Preservation enabled
80
81
F
F
03FCh
0000h
O
Major version number (ACS-2)
Minor version number
82 F 702Bh Command sets supported 0
83 F 7400h Command sets supported 1
84 F 4002h Command sets supported 2
85 - 87 V XXXXh Command set/feature enabled
88 V 007Fh Ultra DMA mode supported and selected
89 F 0003h Time required for a Normal Erase mode Security Erase Unit command
90 F 0001h Time required for an Enhanced Erase mode Security Erase Unit command
91 V 0000h Current advanced power management value
92 V FFFEh Master password identifier
93 - 99 V 0000h Reserved
100 - 103 V XXXXh Maximum user LBA for 48-bit address feature set
Default
Word F/V Description
Value
104 V 0000h Reserved
105 F 0001h Maximum number of 512-byte blocks per Data Set Management command
106 - 127 V 0000h Reserved
128 V 0009h Security status
129 - 159 X XXXXh Vendor specific
160 F 81F4h Power requirement - Required for a CFast compliant device that supports
Legacy CFA Power Management
161 X 0000h Reserved
162 F 0000h Key management schemes supported
163 F 0000h CF Advanced True lDE Timing mode capability and setting
164 - 168 V 0000h Reserved
r
169 F 0001h Data Set Management supported
170 - 216
217
V
F
XXXXh
0001h
Reserved
Non-rotating media (SSD)
lf o
218 - 221 X 0000h
t i a
Reserved
222
223 - 254
F
X
107Fh
0000h
e n
Transport major revision (SATA Rev 3.1)
Reserved
255 X XXXXh
f i d
Integrity word
Notes:
o n
C
1. F = content (byte) is fixed and does not change.
I y
2. V = content (byte) is variable and may change depending on the state of the device or the commands executed by the
M
device.
S nl
3. X = content (byte) is vendor specific and may be fixed or variable.
The SM2246XT supports the SMART command set and defines some vendor-specific data to report
spare/bad block numbers in each memory management unit.
r
If the reserved size is below the threshold, the status can be read from the Cylinder Register using the
o
Return Status command (DAh).
i a lf
t
n
i e
d
f
n
C o
M I y
S nl
O
The following 512 bytes make up the device SMART data structure. Users can obtain the data using the
Read Data command (D0h).
o r
lf
370 F Error logging capability
7-1 Reserved
371 X
t
Vendor specific
i a
0 1 = Device error logging supported
372 F
e n
Short self-test routine recommended polling time (in minutes)
373
374
F
F
i d
Extended self-test routine recommended polling time (in minutes)
f
Conveyance self-test routine recommended polling time (in minutes)
375 - 385 R
o n
Reserved
386 - 395 F
I C
Firmware version/date code
y
396 - 399 F Vendor specific
400 - 408
409 - 415
F
X M SMI2246XT
S nl
Vendor specific
O
416 - 417 F Reserved
418 - 419 V Number of spare block
420 F Reserved
421 - 422 V Average erase count
423 F Reserved
424 - 425 V Max erase count
426 F Reserved
427 - 428 V Min erase count
429 - 510 X Vendor specific
511 V Data structure checksum
Notes:
1. F = content (byte) is fixed and does not change.
2. V = content (byte) is variable and may change depending on the state of the device or the commands executed by the
device.
o r
i a lf
t
n
i e
d
f
n
C o
M I y
S nl
O
The following table defines the vendor specific data in byte 2 to 361 of the 512-byte SMART data.
Attribute
Raw Attribute Value Attribute Name
ID (hex)
01 MSB 00 00 00 00 00 Read error rate
05 LSB MSB 00 00 00 00 Reallocated sectors count
09 LSB MSB 00 00 Reserved
0C LSB MSB 00 00 Power cycle count
A0 LSB MSB 00 00 Uncorrectable sector count when read/write
A1 LSB MSB 00 00 00 00 Number of valid spare block
A2 LSB MSB 00 00 00 00 Number of cache data block
A3 LSB MSB 00 00 00 00
o r
Number of initial invalid block
lf
A4 LSB MSB 00 00 Total erase count
A5
A6
LSB
LSB
MSB
MSB
t i a 00
00
00
00
Maximum erase count
Minimum erase count
A7 LSB
e n
MSB 00 00 Average erase count
C0 LSB
f i d
MSB 00 00 Power-off retract count
n
C2 MSB 00 00 00 00 00 Controlled temperature
o
C3 LSB MSB 00 00 Hardware ECC recovered
C4 LSB
y
C7 LSB MSB 00 00 00 00 Ultra DMA CRC error count
F1
F2
LSB
LSB M
S nl
MSB
MSB
00
00
00
00
Total LBAs written (each write unit = 32MB)
Total LBAs read (each read unit = 32MB)
4.4 Capacity
This section depicts the default storage capacity and settings for cylinders, heads, and sectors. Users can
change these settings using SMI mass production software.
o r
i a lf
t
n
i e
d
f
n
C o
M I y
S nl
O
5. Package Information
o r
i a lf
t
n
i e
d
f
n
C o
M I y
S nl
O
Symbol MIN NOM MAX Symbol MIN NOM MAX
Total Thickness A 0.8 0.85 0.9 X J 8 8.1 8.2
EP Size
Stand Off A1 0 0.035 0.05 Y K 8 8.1 8.2
Mold Thickness A2 --- 0.65 0.67 Lead Length L 0.35 0.4 0.45
Package Edge
L/F Thickness A3 0.203 REF aaa 0.1
Tolerance
Lead Width b 0.15 0.2 0.25 Mold Flatness bbb 0.1
X D 10 BSC Coplanarity ccc 0.08
Body Size
Y E 10 BSC Lead Offset ddd 0.1
Lead Pitch e 0.4 BSC Exposed Pad Offset eee 0.1
Note: Controlling Dimension: Millimeter. Coplanarity applies to leads, corner leads and die attach pad.
o r
i a lf
t
n
i e
d
f
n
C o
M I y
S nl
SYMBOL
O
MIN NOM MAX SYMBOL MIN NOM MAX
Total Thickness A --- --- 1.2 Ball Count n 144
Stand Off A1 0.16 --- 0.26 D1 8.25 BSC
Edge Ball Center to Center
Substrate Thickness A2 0.36 REF E1 8.25 BSC
Mold Thickness A3 0.54 REF Body Center To Contact SD 0.375 BSC
D 9 BSC Ball SE 0.375 BSC
Body Size
E 9 BSC Package Edge Tolerance aaa 0.1
Ball Diameter 0.3 Mold Flatness bbb 0.2
Ball Opening 0.275 Coplanarity ddd 0.12
Ball Width b 0.27 --- 0.37 Ball Offset (Package) eee 0.15
Ball Pitch e 0.75 BSC Ball Offset (Ball) fff 0.08
o r
i a lf
t
n
i e
d
f
n
C o
M I y
S nl
O
S M 2 2 4 6 X T M XX M QFN Package
XX IC Revision
IC Lot Number
Aeembly Location TW E
o r Internal Code
lf
Pin 1
i a
E: Operating Temp. -40C to +85C
t
(w/o E: Operating Temp. 0C to 70C)
e n
i d
Figure 14: 144-Ball TFBGA Top Marking Information
f
o n
I C
M y Date Code (YYWW)
S SM 2 2n46lX T H XX
O
H TFBGA Package
XX IC Revision
IC Lot Number
S M 2 2 4 6 X T G XX G TFBGA Package
XX IC Revision
IC Lot Number
o r
i a lf
t
n
i e
d
f
n
C o
M I y
S nl
O
o r
i a lf
t
n
i e
d
f
n
C o
M I y
S nl
O