AD420
AD420
AD420
00494-001
24-Lead SOIC and PDIP packages OFFSET CAP 1 CAP 2 GND
TRIM
Figure 1.
GENERAL DESCRIPTION
The AD420 is a complete digital to current loop output user desires temperature stability exceeding 25 ppm/°C, an
converter, designed to meet the needs of the industrial control external precision reference such as the AD586 can be used as
market. It provides a high precision, fully integrated, low cost the reference. The AD420 is available in a 24-lead SOIC and
single-chip solution for generating current loop signals in a PDIP over the industrial temperature range of −40°C to +85°C.
compact 24-lead SOIC or PDIP package.
PRODUCT HIGHLIGHTS
The output current range can be programmed to 4 mA to 1. The AD420 is a single chip solution for generating 4 mA to
20 mA, 0 mA to 20 mA or to an overrange function of 0 mA to 20 mA or 0 mA to 20 mA signals at the controller end of
24 mA. The AD420 can alternatively provide a voltage output the current loop.
from a separate pin that can be configured to provide 0 V to 5 V,
0 V to 10 V, ±5 V, or ±10 V with the addition of a single external 2. The AD420 is specified with a power supply range from
buffer amplifier. 12 V to 32 V. Output loop compliance is 0 V to VCC − 2.75 V.
The 3.3 M Baud serial input logic design minimizes the cost of 3. The flexible serial input can be used in 3-wire mode
galvanic isolation and allows for simple connection to commonly with SPI® or MICROWIRE® microcontrollers, or in
used microprocessors. It can be used in 3-wire or asynchronous asynchronous mode, which minimizes the number of
mode and a serial-out pin is provided to allow daisy chaining of control signals required.
multiple DACs on the current loop side of the isolation barrier. 4. The serial data out pin can be used to daisy chain any
The AD420 uses sigma-delta (Σ-Δ) DAC technology to achieve number of AD420s together in 3-wire mode.
16-bit monotonicity at very low cost. Full-scale settling to 0.1% 5. At power-up, the AD420 initializes its output to the low
occurs within 3 ms. The only external components that are end of the selected range.
required (in addition to normal transient protection circuitry) 6. The AD420 has an asynchronous CLEAR pin, which sends
are two low cost capacitors which are used in the DAC out- the output to the low end of the selected range (0 mA, 4 mA,
put filter. or 0 V).
If the AD420 is used at extreme temperatures and supply 7. The AD420 BOOST pin accommodates an external
voltages, an external output transistor can be used to minimize transistor to off-load power dissipation from the chip.
power dissipation on the chip via the BOOST pin. The FAULT
DETECT pin signals when an open circuit occurs in the loop. 8. The offset of ±0.05% and total output error of ±0.15% can
The on-chip voltage reference can be used to supply a precision be trimmed if desired, using two external potentiometers.
+5 V to external components in addition to the AD420 or, if the
TABLE OF CONTENTS
Features .............................................................................................. 1 Driving Inductive Loads............................................................ 10
Functional Block Diagram .............................................................. 1 Voltage-Mode Output ................................................................ 10
General Description ......................................................................... 1 Optional Span and Zero Trim .................................................. 10
Product Highlights ........................................................................... 1 Three-Wire Interface ................................................................. 11
Revision History ............................................................................... 2 Using Multiple DACS with Fault Detect ................................. 11
Specifications..................................................................................... 3 Asynchronous Interface Using Optocouplers ........................ 11
Absolute Maximum Ratings ............................................................ 5 Microprocessor Interface............................................................... 12
ESD Caution .................................................................................. 5 AD420-To-MC68HC11 (SPI Bus) Interface ........................... 12
Pin Configuration and Function Descriptions ............................. 6 AD420 to Microwire Interface ................................................. 12
Timing Requirements ...................................................................... 7 External Boost Function............................................................ 13
Three-Wire Interface ................................................................... 7 AD420 Protection ........................................................................... 14
Three-Wire Interface Fast Edges on Digital Input ................... 7 Transient Voltage Protection .................................................... 14
Asynchronous Interface ............................................................... 7 Board Layout And Grounding ................................................. 14
Terminology ...................................................................................... 8 Power Supplies and Decoupling ............................................... 14
Theory of Operation ........................................................................ 9 Outline Dimensions ....................................................................... 15
Applications Information .............................................................. 10 Ordering Guide .......................................................................... 15
Current Output ........................................................................... 10
REVISION HISTORY
3/15—Rev. H to Rev. I
Changes to Three-Wire Interface Fast Edges on Digital Input
Section ................................................................................................ 7
1/11—Rev. G to Rev. H
Changes to Figure 13 ...................................................................... 13
Changes to Ordering Guide .......................................................... 15
11/09—Rev. F to Rev. G
Updated Format .................................................................. Universal
Changes to Table 2 ............................................................................ 5
Updated Outline Dimensions ....................................................... 15
Changes to Ordering Guide .......................................................... 15
9/99—Rev. E to Rev. F
Rev. I | Page 2 of 16
Data Sheet AD420
SPECIFICATIONS
TA = TMIN − TMAX, VCC = +24 V, unless otherwise noted.
Table 1.
AD420-32 Version
Parameter Min Typ Max Units Comments
RESOLUTION 16 Bits
IOUT CHARACTERISTICS RL = 500 Ω
Operating Current Ranges 4 20 mA
0 20 mA
0 24 mA
Current Loop Voltage Compliance 0 VCC − 2.75 V V
Settling Time (to 0.1% of FS)1 2.5 3 ms
Output Impedance (Current Mode) 25 MΩ
Accuracy2
Monotonicity 16 Bits
Integral Nonlinearity ±0.002 ±0.012 %
Offset (0 mA or 4 mA) (TA = +25°C) ±0.05 %
Offset Drift 20 50 ppm/° C
Total Output Error (20 mA or 24 mA) (TA = +25°C) ±0.15 %
Total Output Error Drift 20 50 ppm/° C
PSRR3 5 10 µA/V
VOUT CHARACTERISTICS
FS Output Voltage Range (Pin 17) 0 5 V
VOLTAGE REFERENCE
REF OUT
Output Voltage (TA = +25° C) 4.995 5.0 5.005 V
Drift ±25 ppm/° C
Externally Available Current 5 mA
Short Circuit Current 7 mA
REF IN
Resistance 30 kΩ
VLL
Output Voltage 4.5 V
Externally Available Current 5 mA
Short Circuit Current 20 mA
DIGITAL INPUTS
VIH (Logic 1) 2.4 V
VIL (Logic 0) 0.8 V
IIH (VIN = 5.0 V) ±10 µA
IIL (VIN = 0 V) ±10 µA
Data Input Rate (3-Wire Mode) No Minimum 3.3 MBPS
Data Input Rate (Asynchronous Mode) No Minimum 150 kBPS
DIGITAL OUTPUTS
FAULT DEFECT
VOH (10 kΩ Pull-Up Resistor to VLL) 3.6 4.5 V
VOL (10 kΩ Pull-Up Resistor to VLL) 0.2 0.4 V
VOL @ 2.5 mA 0.6 V
DATA OUT
VOH (IOH = −0.8 mA) 3.6 4.3 V
VOL (IOL = 1.6 mA) 0.3 0.4 V
Rev. I | Page 3 of 16
AD420 Data Sheet
AD420-32 Version
Parameter Min Typ Max Units Comments
POWER SUPPLY
Operating Range VCC 12 32 V
Quiescent Current 4.2 5.5 mA
Quiescent Current (External VLL) 3 mA
TEMPERATURE RANGE
Specified Performance −40 +85 °C
1
External capacitor selection must be as described in Figure 6.
2
Total Output Error includes Offset and Gain Error. Total Output Error and Offset Error are with respect to the Full-Scale Output and are measured with an ideal +5 V
reference. If the internal reference is used, the reference errors must be added to the Offset and Total Output Errors.
3
PSRR is measured by varying VCC from 12 V to its maximum 32 V.
Rev. I | Page 4 of 16
Data Sheet AD420
Rev. I | Page 5 of 16
AD420 Data Sheet
CLOCK 8 17 VOUT
NC 12 13 NC
00494-002
NC = NO CONNECT
Rev. I | Page 6 of 16
Data Sheet AD420
TIMING REQUIREMENTS
TA = −40°C to +85°C, VCC = +12 V to +32 V. CLOCK
THREE-WIRE INTERFACE
DATA IN 0 1 0 0 1
CLOCK
TO BIT1
BIT0
STOP
BIT
BIT
BIT
BIT15
BIT14
BIT13
NEXT
START
START
WORD “N” WORD “N + 1”
(LSB)
B11
(MSB)
B9
B8
B7
B6
B5
B4
B3
B2
B1
B0
B15
B14
B13
B12
B10
B15
B14
B13
B12
EXPANDED TIME VIEW BELOW
00494-004
tLH
DATA IN
tSD
00494-003
Figure 3. Timing Diagram for 3-Wire Interface Table 6. Timing Specifications for Asynchronous Interface
Parameter Label Limit Units
Table 5. Timing Specification for 3-Wire Interface
Asynchronous Clock Period tACK 400 ns min
Parameter Label Limit Units
Asynchronous Clock Low Time tACL 50 ns min
Data Clock Period tCK 300 ns min
Asynchronous Clock High Time tACH 150 ns min
Data Clock Low Time tCL 80 ns min
Data Stable Width (Critical Clock Edge) tADW 300 ns min
Data Clock High Time tCH 80 ns min
Data Setup Time (Critical Clock Edge) tADS 60 ns min
Data Stable Width tDW 125 ns min
Data Hold Time (Critical Clock Edge) tADH 20 ns min
Data Setup Time tDS 40 ns min
Clear Pulse Width tCLR 50 ns min
Data Hold Time tDH 5 ns min
Latch Delay Time tLD 80 ns min ASYNCHRONOUS INTERFACE
Latch Low Time tLL 80 ns min Note that in the timing diagram for asynchronous mode oper-
Latch High Time tLH 80 ns min ation each data word is framed by a START (0) bit and a STOP
Serial Output Delay Time tSD 225 ns max (1) bit. The data timing is with respect to the rising edge of the
Clear Pulse Width tCLR 50 ns min CLOCK at the center of each bit cell. Bit cells are 16 clocks
THREE-WIRE INTERFACE FAST EDGES ON DIGITAL long, and the first cell (the START bit) begins at the first clock
INPUT following the leading (falling) edge of the START bit. Thus, the
MSB (D15) is sampled 24 clock cycles after the beginning of
With a fast rising edge (<100 ns) on one of the serial inputs the START bit, D14 is sampled at clock number 40, and so on.
(CLOCK, DATA IN, LATCH) while another input is logic high, During any dead time before writing the next word the DATA
the part may be triggered into a test mode and the contents of IN pin must remain at Logic 1.
the data register may become corrupted, which may result in
the output being loaded with an incorrect value. If fast edges are The DAC output updates when the STOP bit is received. In
expected on the digital input lines, it is recommended that the the case of a framing error (the STOP bit sampled as a 0) the
latch line remain at Logic 0 during serial loading of the DAC. AD420 will output a pulse at the DATA OUT pin one clock
Similarly, the clock line should remain low during updates of period wide during the clock period subsequent to sampling
the DAC via the latch pin. Alternatively, the addition of small the STOP bit. The DAC output will not update if a framing
value capacitors on the digital lines will slow down the edge. error is detected.
Rev. I | Page 7 of 16
AD420 Data Sheet
TERMINOLOGY
Resolution Gain Error
For 16-bit resolution, 1 LSB = 0.0015% of the FSR. In the Gain error is a measure of the output error between an ideal
4 mA–20 mA range 1 LSB = 244 nA. DAC and the actual device output with all 1s loaded after offset
error has been adjusted out.
Integral Nonlinearity
Analog Devices defines integral nonlinearity as the maximum Offset Error
deviation of the actual, adjusted DAC output from the ideal Offset error is the deviation of the output current from its ideal
analog output (a straight line drawn from 0 to FS – 1 LSB) for value expressed as a percentage of the fullscale output with all
any bit combination. This is also referred to as relative accuracy. 0s loaded in the DAC.
Rev. I | Page 8 of 16
Data Sheet AD420
THEORY OF OPERATION
The AD420 uses a sigma-delta (Σ-Δ) architecture to carry out approximately one volt remaining of drive capability (when
the digital-to-analog conversion. This architecture is particularly the gate of the output PMOS transistor nearly reaches ground).
well suited for the relatively low bandwidth requirements of the Thus the FAULT DETECT output activates slightly before the
industrial control environment because of its inherent compliance limit is reached. Since the comparison is made
monotonicity at high resolution. within the feedback loop of the output amplifier, the output
In the AD420 a second order modulator is used to keep com- accuracy is maintained by its open-loop gain, and no output
plexity and die size to a minimum. The single bit stream from error occurs before the fault detect output becomes active.
the modulator controls a switched current source that is then The 3-wire digital interface, comprising DATA IN, CLOCK,
filtered by two, continuous time resistor-capacitor sections. and LATCH, interfaces to all commonly used serial micropro-
The capacitors are the only external components that have to be cessors without the addition of any external glue logic. Data is
added for standard current-out operation. The filtered current loaded into an input register under control of CLOCK and is
is amplified and mirrored to the supply rail so that the application loaded to the DAC when LATCH is strobed. If a user wants to
simply sees a 4 mA–20 mA, 0 mA–20 mA, or 0 mA–24 mA minimize the number of galvanic isolators in an intrinsically
current source output with respect to ground. The AD420 safe application, the AD420 can be configured to run in
is manufactured on a BiCMOS process that is well suited to asynchronous mode. This mode is selected by connecting the
implementing low voltage digital logic with high performance LATCH pin to VCC through a current limiting resistor. The data
and high voltage analog circuitry. must then be combined with a start and stop bit to frame the
The AD420 can also provide a voltage output instead of a current information and trigger the internal LATCH signal.
loop output if desired. The addition of a single external amplifier VCC
23
allows the user to obtain 0 V–5 V, 0 V–10 V, ±5 V, or ±10 V. VLL 2 REFERENCE
The AD420 has a loop fault detection circuit that warns if the REF OUT 14
4kΩ 40Ω
19 BOOST
voltage at IOUT attempts to rise above the compliance range, due AD420
to an open-loop circuit or insufficient power supply voltage. The REF IN 15
FAULT DETECT is an active low open drain signal so that one DATA OUT 10 CLOCK
18 IOUT
can connect several AD420s together to one pull-up resistor for CLEAR 6
DATA I/P 17 VOUT
LATCH 7
global error detection. The pull-up resistor can be tied to the REGISTER 16-BIT
SWITCHED
CURRENT 1.25kΩ
CLOCK 8 DAC
VLL pin, or an external +5 V logic supply. DATA IN 9
SOURCES
AND FAULT
3
DETECT
FILTERING
The IOUT current is controlled by a PMOS transistor and an RANGE
SELECT 1 5
internal amplifier as shown in the functional block diagram. RANGE 4
SELECT 2
The internal circuitry that develops the fault output avoids 16 20 21 11
00494-005
using a comparator with window limits since this would require OFFSET CAP 1 CAP 2 GND
TRIM
an actual output error before the FAULT DETECT output
Figure 5. Functional Block Diagram
becomes active. Instead, the signal is generated when the
internal amplifier in the output stage of the AD420 has less than
Rev. I | Page 9 of 16
AD420 Data Sheet
APPLICATIONS INFORMATION
CURRENT OUTPUT Table 7. Buffer Amplifier Configuration
The AD420 can provide 4 mA–20 mA, 0 mA–20 mA, or 0 mA– R1 R2 R3 VOUT
24 mA output without any active external components. Filter Open Open 0 0V−5V
capacitors C1 and C2 can be any type of low cost ceramic Open R R
capacitors. To meet the specified full-scale settling time of 3 ms, R Open R ±5 V
low dielectric absorption capacitors (NPO) are required. R 2R 2R ±10 V
Suitable values are C1 = 0.01 µF and C2 = 0.01 µF. Suitable R = 5 kΩ.
VCC
0.1µF VLL 0.1µF OPTIONAL SPAN AND ZERO TRIM
C1 C2 For users who would like lower than the specified values of
RANGE
2 20 21 23 offset and gain error, Figure 8 shows a simple way to trim these
SELECT 1 5
parameters. Care should be taken to select low drift resistors
RANGE
SELECT 2
4
IOUT (4mA TO 20mA)
because they affect the temperature drift performance of
CLEAR 6
AD420
18 the DAC.
RLOAD
The adjustment algorithm is iterative. The procedure for
LATCH 7
CLOCK 8
trimming the AD420 in the 4 mA–20 mA mode can be
DATA IN 9
accomplished as follows:
00494-006
14 15 11
REF OUT REF IN GND
1. Offset adjust. Load all zeros. Adjust RZERO for
Figure 6. Standard Configuration 4.00000 mA of output current.
2. Gain adjust. Load all ones. Adjust RSPAN for 19.99976 mA
DRIVING INDUCTIVE LOADS (FS − 1 LSB) of output current.
When driving inductive or poorly defined loads ,connect a 0.01 µF
Return to Step I and iterate until convergence is obtained.
capacitor between IOUT (Pin 18) and GND (Pin 11). This ensures
VCC
stability of the AD420 with loads beyond 50 mH. There is no VLL
maximum capacitance limit. The capacitive component of the 0.1µF 0.1µF
C1 C2
load may cause slower settling, though this may be masked by 2 20 21 23
5kΩ
RSPAN2
the settling time of the AD420. A programmed change in the RANGE
SELECT 1 5
current may cause a back EMF voltage on the output that may RANGE 4
19 BOOST
SELECT 2
exceed the compliance of the AD420. To prevent this voltage CLEAR 6 IOUT (4mA TO 20mA)
from exceeding the supply rails connect protective diodes AD420 18
LATCH 7
between IOUT and each of VCC and GND. RLOAD
CLOCK 8
Since the AD420 is a single supply device, it is necessary to add REF OUT
14 15 16 11
Rev. I | Page 10 of 16
Data Sheet AD420
THREE-WIRE INTERFACE ASYNCHRONOUS INTERFACE USING
Figure 9 shows the AD420 connected in the 3-wire interface OPTOCOUPLERS
mode. The AD420 data input block contains a serial input shift The AD420 connected in asynchronous interface mode with
register and a parallel latch. The contents of the shift register optocouplers is shown in Figure 10. Asynchronous operation
are controlled by the DATA IN signal and the rising edges of the minimizes the number of control signals required for isolation
CLOCK. Upon request of the LATCH pin the DAC and internal of the digital system from the control loop. The resistor connected
latch are updated from the shift register parallel outputs. The between the LATCH pin and VCC is required to activate this
CLOCK should remain inactive while the DAC is updated. mode. For operation with VCC below 18 V use a 50 kΩ pull-up
Refer to the timing requirements for 3-wire interface. resistor; from 18 V to 32 V, use 100 kΩ.
FAULT DETECT
Asynchronous mode requires that the clock run at 16 times the
data bit rate, therefore, to operate at the maximum input data rate
AD420 VCC VLL AD420 VCC of 150 kBPS, an input clock of 2.4 MHz is required. The actual
DAC1 DAC2
10kΩ data rate achieved may be limited by the type of optocouplers
FAULT VCC FAULT VCC
DETECT DETECT chosen. The number of control signals can be further reduced
LATCH
LATCH LATCH
by creating the appropriate clock signal on the current loop
CLOCK
CLOCK CLOCK side of the isolation barrier. If optocouplers with relatively slow
DATA IN DATA DATA DATA DATA
IN OUT IN OUT
rise and fall times are used, Schmitt triggers may be required on
GND IOUT GND IOUT the digital inputs to prevent erroneous data being presented to
the DAC.
00494-009
RLOAD RLOAD
+24V
Figure 9. Three-Wire Interface Using Multiple DACs with Joint Fault Detect 23 VCC
AD420
100kΩ
USING MULTIPLE DACS WITH FAULT DETECT 7 LATCH
The 3-wire interface mode can utilize the serial DATA OUT for +5V 2 VLL
00494-010
leading 16 bits representing information for DAC2 and the GALVANIC
ISOLATION
BARRIER
trailing 16 bits serving for DAC1. Each DAC is then updated
upon request of the LATCH pin. The daisy-chain can be Figure 10. Asynchronous Interface Using Optocouplers
extended to as many DACs as required.
Rev. I | Page 11 of 16
AD420 Data Sheet
MICROPROCESSOR INTERFACE
AD420-TO-MC68HC11 (SPI BUS) INTERFACE The SPI data port is configured to process data in 8-bit bytes.
The most significant data byte (MSBY) is retrieved from
The AD420 interface to the Motorola serial peripheral interface
memory and processed by the SENDAT routine. The SS pin is
(SPI) is shown in Figure 11. The MOSI, SCK, and SS pins of the
driven low by indexing into the PORTD data register and clear
HC11 are respectively connected to the DATA IN, CLOCK, and Bit 5. The MSBY is then sent to the SPI data register where it is
LATCH pins of the AD420. The majority of the interfacing automatically transferred to the AD420 internal shift resister.
issues are done in the software initialization. A typical routine, The HC11 generates the requisite eight clock pulses with data
such as the one shown below, begins by initializing the state of valid on the rising edges. After the MSBY is transmitted, the
the various SPI data and control registers. least significant byte (LSBY) is loaded from memory and
INIT LDAA #$2F ; SS = 1; SCK = 0; transmitted in a similar fashion. To complete the transfer, the
MOSI = 1 LATCH pin is driven high when loading the complete 16-bit
STAA PORTD ;SEND TO SPI OUTPUTS word into the AD420.
LDAA #$38 ; SS, SCK, MOSI =
OUTPUTS MOSI DATA IN
68HC11
;SEND DATA DIRECTION SCK CLOCK AD420
00494-011
STAA DDRD SS LATCH
INFO
LDAA #$50 ;DABL INTRPTS, SPI Figure 11. AD420-to-68HC11 (SPI) Interface
IS MASTER & ON
STAA SPCR ;CPOL = 0, CPHA = 0, AD420 TO MICROWIRE INTERFACE
1MHZ BAUDRATE The flexible serial interface of the AD420 is also compatible
NEXTPT LDAA MSBY ;LOAD ACCUM W/UPPER with the National Semiconductor MICROWIRE interface. The
8 BITS
MICROWIRE interface is used in microcontrollers such as the
BSR SENDAT ;JUMP TO DAC OUTPUT
ROUTINE COP400 and COP800 series of processors. A generic interface
JMP NEXTPT ;INFINITE LOOP to use the MICROWIRE interface is shown in Figure 12. The
;POINT AT ON-CHIP G1, SK, and SO pins of the MICROWIRE interface are
SENDAT LDY #$1000
REGISTERS respectively connected to the LATCH, CLOCK, and DATA IN
BCLR $08,Y,$20 ;DRIVE SS (LATCH) pins of the AD420.
LOW
SO DATA IN
STAA SPDR ;SEND MS-BYTE TO SPI MICROWIRE
DATA REG SK CLOCK AD420
00494-012
G1 LATCH
;CHECK STATUS OF
WAIT1 LDAA SPSR
SPIE Figure 12. AD420-to-MICROWIRE Interface
BPL WAIT1 ;POLL FOR END OF X-
MISSION
LDAA LSBY ;GET LOW 8 BITS FROM
MEMORY
;SEND LS-BYTE TO SPI
STAA SPDR
DATA REG
WAIT2 LDAA SPSR ;CHECK STATUS OF
SPIE
BPL WAIT2; ;POLL FOR END OF X-
MISSION
BSET $08,Y,$20 ;DRIVE SS HIGH TO
LATCH DATA
RTS
Rev. I | Page 12 of 16
Data Sheet AD420
EXTERNAL BOOST FUNCTION transistor. The plot in Figure 14 shows the safe operating region
The external boost transistor reduces the power dissipated in for both package types. The boost transistor can also be used to
the AD420 by reducing the current flowing in the on-chip reduce the amount of temperature induced drift in the part.
output transistor (dividing it by the current gain of the external This will minimize the temperature induced drift of the on-chip
circuit). A discrete NPN transistor with a breakdown voltage, voltage reference, which improves drift and linearity.
WHEN USING SOIC PACKAGED DEVICES,
BVCEO, greater than 32 V can be used as shown in Figure 13. VCC AN EXTERNAL BOOST TRANSISTOR IS
REQUIRED FOR OPERATION IN THIS AREA.
MJD31C
OR
BOOST 19
2N3053
32V
AD420
28V
IOUT 18
25V
RLOAD
1kΩ
00494-013
0.022µF 20V
AD420 OR AD420-32
Figure 13. External Boost Configuration
12V
The external boost capability has been developed for those
users who may wish to use the AD420, in the SOIC package, at
4V
the extremes of the supply voltage, load current, and
temperature range. The PDIP package (because of its lower
00494-014
–60 –40 –20 0 20 40 60 80 100
thermal resistance) will operate safely over the entire specified TEMPERATURE (°C)
voltage, temperature, and load current ranges without the boost Figure 14. Safe Operating Region
Rev. I | Page 13 of 16
AD420 Data Sheet
Rev. I | Page 14 of 16
Data Sheet AD420
OUTLINE DIMENSIONS
1.280 (32.51)
1.250 (31.75)
1.230 (31.24)
24 13 0.280 (7.11)
0.250 (6.35)
1 0.240 (6.10)
12
0.325 (8.26)
0.310 (7.87)
0.100 (2.54) 0.300 (7.62)
BSC
0.060 (1.52) 0.195 (4.95)
0.210 (5.33) MAX 0.130 (3.30)
MAX 0.115 (2.92)
0.015
0.150 (3.81) (0.38) 0.015 (0.38)
0.130 (3.30) MIN GAUGE
0.115 (2.92) PLANE 0.014 (0.36)
SEATING 0.010 (0.25)
PLANE
0.022 (0.56) 0.008 (0.20)
0.005 (0.13) 0.430 (10.92)
0.018 (0.46) MIN MAX
0.014 (0.36)
0.070 (1.78)
0.060 (1.52)
0.045 (1.14)
071006-A
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.
CORNER LEADS MAY BE CONFIGURED AS WHOLE OR HALF LEADS.
24 13
7.60 (0.2992)
7.40 (0.2913)
1 10.65 (0.4193)
12
10.00 (0.3937)
0.75 (0.0295)
45°
2.65 (0.1043) 0.25 (0.0098)
0.30 (0.0118) 2.35 (0.0925)
8°
0.10 (0.0039) 0°
COPLANARITY
0.10 1.27 (0.0500) 0.51 (0.0201) SEATING 1.27 (0.0500)
PLANE 0.33 (0.0130)
BSC 0.31 (0.0122) 0.40 (0.0157)
0.20 (0.0079)
ORDERING GUIDE
Model1 Temperature Range Max Operating Voltage Package Description Package Option
AD420AN-32 −40°C to +85°C 32 V 24-Lead PDIP N-24-1
AD420ANZ-32 −40°C to +85°C 32 V 24-Lead PDIP N-24-1
AD420AR-32 −40°C to +85°C 32 V 24-Lead SOIC_W RW-24
AD420AR-32-REEL −40°C to +85°C 32 V 24-Lead SOIC_W RW-24
AD420ARZ-32 −40°C to +85°C 32 V 24-Lead SOIC_W RW-24
AD420ARZ-32-REEL −40°C to +85°C 32 V 24-Lead SOIC_W RW-24
1
Z = RoHS Compliant Part.
Rev. I | Page 15 of 16
AD420 Data Sheet
NOTES
Rev. I | Page 16 of 16