High-Performance Ee PLD ATF16V8C: Features
High-Performance Ee PLD ATF16V8C: Features
Industry-standard Architecture
Emulates Many 20-pin PALs Low-cost Easy-to-use Software Tools High-speed Electrically-erasable Programmable Logic Devices 5 ns Maximum Pin-to-pin Delay Low-power - 100 A Pin-controlled Power-down Mode Option CMOS and TTL Compatible Inputs and Outputs I/O Pin Keeper Circuits Advanced Flash Technology Reprogrammable 100% Tested High-reliability CMOS Process 20 Year Data Retention 100 Erase/Write Cycles 2,000V ESD Protection 200 mA Latchup Immunity Commercial and Industrial Temperature Ranges Dual-in-line and Surface Mount Packages in Standard Pinouts PCI Compliant
Block Diagram
Note:
Pin Configurations
All Pinouts Top View
Pin Name CLK I I/O OE VCC PD Function Clock Logic Inputs Bidirectional Buffers Output Enable +5V Supply Power-down
I/CLK I1 I2 PD/I3 I4 I5 I6 I7 I8 GND
DIP/SOIC
1 2 3 4 5 6 7 8 9 10 20 19 18 17 16 15 14 13 12 11 VCC I/O I/O I/O I/O I/O I/O I/O I/O I9/OE
PLCC
I2 I1 I/CLK VCC I/O 3 2 1 20 19 9 10 11 12 13 PD/I3 I4 I5 I6 I7 4 5 6 7 8 18 17 16 15 14 I/O I/O I/O I/O I/O
Rev. 0425G08/99
I8 GND I9/OE I/O I/O
Description
The ATF16V8C is a high-performance EECMOS Programmable Logic Device that utilizes Atmels proven electricallyerasable Flash memory technology. Speeds down to 5 ns and a 100 A pin-controlled power-down mode option are offered. All speed ranges are specified over the full 5V 10% range for industrial temperature ranges; 5V 5% for commercial range 5-volt devices. The ATF16V8C incorporates a superset of the generic architectures, which allows direct replacement of the 16R8 family and most 20-pin combinatorial PLDs. Eight outputs are each allocated eight product terms. Three different modes of operation, configured automatically with software, allow highly complex logic functions to be realized. The ATF16V8C can significantly reduce total system power, thereby enhancing system reliability and reducing power supply costs. When pin 4 is configured as the power-down control pin, supply current drops to less than 100 A whenever the pin is high. If the power-down feature isn't required for a particular application, pin 4 may be used as a logic input. Also, the pin keeper circuits eliminate the need for internal pull-up resistors along with their attendant power consumption.
1. Minimum voltage is -0.6V DC, which may undershoot to -2.0V for pulses of less than 20 ns. Maximum output pin voltage is VCC + 0.75V DC, which may overshoot to 7.0V for pulses of less than 20 ns.
ATF16V8C
ATF16V8C
DC Characteristics
Symbol IIL IIH ICC1(1) Parameter Input or I/O Low Leakage Current Input or I/O High Leakage Current Power Supply Current, Standby Power Supply Current, Power-down Mode Output Short Circuit Current Input Low Voltage Input High Voltage Output Low Voltage Output High Voltage VCC = Min; All Outputs IOL = 24 mA VCC = Min IOL = -4.0 mA Com. IOL IOH Note: Output Low Current VCC = Min Ind. Com., Ind. Com., Ind. 2.4 24.0 12.0 -4.0 Condition 0 VIN VIL (Max) 3.5 VIN VCC 15 MHz, VCC = Max, VIN = 0, VCC, Outputs Open VCC = Max, VIN = 0, VCC VOUT = 0.5V; VCC = 5V; TA = 25C Min < VCC < Max -0.5 2.0 Com. Ind. Com. Ind. 10 10 Min Typ Max -10.0 10.0 115 130 100 105 -150 0.8 VCC + 1 0.5 Units
A A
mA mA
A A
mA V V V V mA mA mA
Output High Current VCC = Min 1. All ICC parameters measured with outputs open.
AC Waveforms
Note:
1. Timing measurement reference is 1.5V. Input AC driving levels are 0.0V and 3.0V, unless otherwise specified.
AC Characteristics
-5 Symbol tPD tCF tCO tS tH tP tW Parameter Input or Feedback to Non-Registered Output Clock to Feedback Clock to Output Input or Feedback Setup Time Input Hold Time Clock Period Clock Width External Feedback 1/(tS + tCO) FMAX Internal Feedback 1/(tS + tCF) No Feedback 1/(tP) tEA tER tPZX tPXZ Input to Output Enable Product Term Input to Output Disable Product Term OE pin to Output Enable OE pin to Output Disable 2 2 2 1.5 1 3 0 6 3 142 166 166 6 5 5 5 3 2 2 1.5 Min 1 Max 5 3 4 2 5 0 8 4 100 125 125 9 9 6 6 Min 3 -7 Max 7.5 3 5 Units ns ns ns ns ns ns ns MHz MHz MHz ns ns ns ns
Power-down AC Characteristics(1)(2)(3)
-5 Symbol tIVDH tGVDH tCVDH tDHIX tDHGX tDHCX tDLIV tDLGV tDLCV tDLOV Notes: Parameter Valid Input Before PD High Valid OE Before PD High Valid Clock Before PD High Input Dont Care After PD High OE Dont Care After PD High Clock Dont Care After PD High PD Low to Valid Input PD Low to Valid OE PD Low to Valid Clock PD Low to Valid Output 1. Output data is latched and held. 2. HI-Z outputs remain HI-Z. 3. Clock and input transitions are ignored. Min 5.0 0 0 5.0 5.0 5.0 5.0 15.0 15.0 20.0 Max Min 7.5 0 0 7.5 7.5 7.5 7.5 20.0 20.0 25.0 -7 Max Units ns ns ns ns ns ns ns ns ns ns
ATF16V8C
ATF16V8C
Input Test Waveforms and Measurement Levels: Output Test Loads:
5.0V R1 = 200 OUTPUT PIN R2 = 200 CL = 50 pF
Pin Capacitance(1)
f = 1 MHz, T = 25C
Typ CIN COUT Note: 5 6 Max 8 8 Units pF pF Conditions VIN = 0V VOUT = 0V
1. Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested.
Power-up Reset
The ATF16V8Cs registers are designed to reset during power-up. At a point delayed slightly from VCC crossing VRST, all registers will be reset to the low state. As a result, the registered output state will always be high on power-up. This feature is critical for state machine initialization. However, due to the asynchronous nature of reset and the uncertainty of how V CC actually rises in the system, the following conditions are required: 1. The VCC rise must be monotonic, from below 0.7V, 2. After reset occurs, all input and feedback setup times must be met before driving the clock term high, and 3. The signals from which the clock is derived must remain stable during tPR.
Parameter tPR VRST Description Power-up Reset Time Power-up Reset Voltage Typ 600 3.8 Max 1,000 4.5 Units ns V
Power-down Mode
The ATF16V8C includes an optional pin controlled powerdown feature. Device pin 4 may be configured as the power-down pin. When this feature is enabled and the power-down pin is high, total current consumption drops to less than 100 A. In the power-down mode, all output data and internal logic states are latched and held. All registered and combinatorial output data remains valid. Any outputs which were in a HI-Z state at the onset of power-down will remain at HI-Z. During power-down, all input signals except the power-down pin are blocked. The input and I/O pin keeper circuits remain active to insure that pins do not float to indeterminate levels. This helps to further reduce system power. Selection of the power-down option is specified in the ATF16V8C logic design file. The logic compiler will include this option selection in the otherwise standard 16V8 JEDEC fuse file. When the power-down feature is not specified in the design file, pin 4 is available as a logic input, and there is no power-down pin. This allows the ATF16V8C to be programmed using any existing standard 16V8 fuse file.
Note: Some programmers list the JEDEC-compatible 16V8C (No PD used) separately from the non-JEDEC compatible 16V8CEXT. (EXT for extended features.)
external source or by the devices output buffer. This helps insure that all logic array inputs are at known, valid logic levels. This reduces system power by preventing pins from floating to indeterminate levels. By using pin keeper circuits rather than pull-up resistors, there is no DC current required to hold the pins in either logic state (high or low). These pin keeper circuits are implemented as weak feedback inverters, as shown in the Input Diagram below. These keeper circuits can easily be overdriven by standard TTL- or CMOS-compatible drivers. The typical overdrive current required is 40 A.
Input Diagram
I/O Diagram
ATF16V8C
ATF16V8C
Functional Logic Diagram Description
The Logic Option and Functional Diagrams describe the ATF16V8C architecture. Eight configurable macrocells can be configured as a registered output, combinatorial I/O, combinatorial output, or dedicated input. The ATF16V8C can be configured in one of three different modes. Each mode makes the ATF16V8C look like a different device. Most PLD compilers can choose the right mode automatically. The user can also force the selection by supplying the compiler with a mode selection. The determining factors would be the usage of register versus combinatorial outputs and dedicated outputs versus outputs with output enable control. The ATF16V8C universal architecture can be programmed to emulate many 20-pin PAL devices. These architectural subsets can be found in each of the configuration modes described in the following pages. The user can download the listed subset device JEDEC programming file to the PLD programmer, and the ATF16V8C can be configured to act like the chosen device. Check with your programmer manufacturer for this capability. Unused product terms are automatically disabled by the compiler to decrease power consumption. A Security Fuse, when programmed, protects the content of the ATF16V8C. Eight bytes (64 fuses) of User Signature are accessible to the user for purposes such as storing project name, part number, revision, or date. The User Signature is accessible regardless of the state of the Security Fuse.
Auto Select P16V8 P16V8PDS(1) G16V8A G16V8CP GAL16V8 GAL16V8A P16V8A ATF16V8C ALL ATF16V8C (PD) ALL(1) G16V8
1. Please call Atmel PLD Hotline at (408) 436-4333 for more information. 2. Only applicable for version 3.4 or lower.
Macrocell Configuration
Software compilers support the three different OMC modes as different device types. These device types are listed in the table below. Most compilers have the ability to automatically select the device type, generally based on the register usage and output enable (OE) usage. Register usage on the device forces the software to choose the registered mode. All combinatorial outputs with OE controlled by the product term will force the software to choose the complex mode. The software will choose the simple mode only when all outputs are dedicated combinatorial without OE control. The different device types listed in the table can be used to override the automatic device selection by the software. For further details, refer to the compiler software manuals. When using compiler software to configure the device, the user must pay special attention to the following restrictions in each mode. In registered mode pin 1 and pin 11 are permanently configured as clock and output enable, respectively. These pins cannot be configured as dedicated inputs in the registered mode. In complex mode pin 1 and pin 11 become dedicated inputs and use the feedback paths of pin 19 and pin 12 respectively. Because of this feedback path usage, pin 19 and pin 12 do not have the feedback option in this mode. In simple mode all feedback paths of the output pins are routed via the adjacent pins. In doing so, the two inner most pins (pins 15 and 16) will not have the feedback option as these pins are always configured as dedicated combinatorial output.
Notes:
1. Pin 1 controls common CLK for the registered outputs. Pin 11 controls common OE for the registered outputs. Pin 1 and Pin 11 are permanently configured as CLK and OE. 2. The development software configures all the architecture control bits and checks for proper pin usage automatically.
Notes:
1. Pin 1 and Pin 11 are permanently configured as CLK and OE. 2. The development software configures all the architecture control bits and checks for proper pin usage automatically.
ATF16V8C
ATF16V8C
Registered Mode Logic Diagram
10
ATF16V8C
ATF16V8C
Complex Mode Logic Diagram
11
12
ATF16V8C
ATF16V8C
13
14
ATF16V8C
ATF16V8C
15
Ordering Information
tPD (ns) 5 7.5 tS (ns) 3 5 tCO (ns) 4 5 Ordering Code ATF16V8C-5JC ATF16V8C-7JC ATF16V8C-7PC ATF16V8C-7SC ATF16V8C-7XC ATF16V8C-7JI ATF16V8C-7PI ATF16V8C-7SI ATF16V8C-7XI Package 20J 20J 20P3 20S 20X 20J 20P3 20S 20X Operation Range Commercial (0C to 70C) Commercial (0C to 70C)
Package Type 20J 20P3 20S 20X 20-lead, Plastic J-leaded Chip Carrier (PLCC) 20-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP) 20-lead, 0.300" Wide, Plastic Gull-Wing Small Outline (SOIC) 20-lead, 4.4 mm Wide, Plastic Thin Shrink Small Outline (TSSOP)
16
ATF16V8C
ATF16V8C
Packaging Information
20J, 20-lead, Plastic J-leaded Chip Carrier (PLCC) Dimensions in Inches and (Millimeters) 20P3, 20-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP) Dimensions in Inches and (Millimeters)
1.060(26.9) .980(24.9)
PIN 1
.900(22.86) REF .210(5.33) MAX SEATING PLANE .150(3.81) .115(2.92) .110(2.79) .090(2.29) .070(1.78) .045(1.13) .325(8.26) .300(7.62) .014(.356) .008(.203) 0 REF 15
.430(10.92) MAX
20S, 20-lead, 0.300" Wide, Plastic Gull-Wing Small Outline (SOIC) Dimensions in Inches and (Millimeters)
20X, 20-lead, 4.4 mm Wide, Plastic Thin Shrink Small Outline (TSSOP) Dimensions in Millimeters and (Inches)
0.30(0.012) 0.18(0.007)
1.10(0.043) MAX
0.15(.006) 0.05(.002)
0 REF 8
17
Atmel Headquarters
Corporate Headquarters
2325 Orchard Parkway San Jose, CA 95131 TEL (408) 441-0311 FAX (408) 487-2600
Atmel Operations
Atmel Colorado Springs
1150 E. Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL (719) 576-3300 FAX (719) 540-1759
Europe
Atmel U.K., Ltd. Coliseum Business Centre Riverside Way Camberley, Surrey GU15 3YL England TEL (44) 1276-686-677 FAX (44) 1276-686-697
Atmel Rousset
Zone Industrielle 13106 Rousset Cedex France TEL (33) 4-4253-6000 FAX (33) 4-4253-6001
Asia
Atmel Asia, Ltd. Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimhatsui East Kowloon Hong Kong TEL (852) 2721-9778 FAX (852) 2722-1369
Japan
Atmel Japan K.K. 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581
Fax-on-Demand
North America: 1-(800) 292-8635 International: 1-(408) 441-0732
e-mail
[email protected]
Web Site
http://www.atmel.com
BBS
1-(408) 436-4309
Atmel Corporation 1999. Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Companys standard warranty which is detailed in Atmels Terms and Conditions located on the Companys web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmels products are not authorized for use as critical components in life support devices or systems. Marks bearing
and/or
are registered trademarks and trademarks of Atmel Corporation. Printed on recycled paper.
0425G08/99/xM