GC9A01A
GC9A01A
GC9A01A
GC9A01A
Data Sheet
Rev.1.0 Preliminary
2019-07-02
EFFECTIVE PREPARED
REV. DESCRIPTION OF CHANGES
DATE BY
1.0 2019-07-02 New Created June
Table of Content
Table of Content ................................................................................................................................................... 3
1. Introduction .................................................................................................................................................. 6
2. Features ........................................................................................................................................................ 7
3. Block Diagram ............................................................................................................................................. 8
3.1. Block diagram .............................................................................................................................. 8
3.2. Pin Description ............................................................................................................................. 9
3.3. PAD coordinates ......................................................................................................................... 14
4. Interface setting .......................................................................................................................................... 20
4.1. MCU interfaces .......................................................................................................................... 20
4.1.1. MCU interface selection ..................................................................................................... 21
4.1.2. 8080-I Series Parallel Interface .......................................................................................... 22
4.1.3. Write Cycle Sequence ........................................................................................................ 23
4.1.4. Read Cycle Sequence ......................................................................................................... 24
4.1.5. 8080-Ⅱ Series Parallel Interface....................................................................................... 25
4.1.6. Write Cycle Sequence ........................................................................................................ 26
4.1.7. Read Cycle Sequence ......................................................................................................... 27
4.1.8. Serial Interface ................................................................................................................... 28
4.1.9. Write Cycle Sequence ........................................................................................................ 29
4.1.10. Read Cycle Sequence ......................................................................................................... 31
4.1.11. Data Transfer Break and Recovery..................................................................................... 33
4.1.12. Data Transfer Pause ............................................................................................................ 35
4.1.13. Serial Interface Pause (3_wire) .......................................................................................... 36
4.1.14. Parallel Interface Pause ...................................................................................................... 36
4.1.15. Data Transfer Mode ............................................................................................................ 36
4.1.16. Data Transfer Method 1 ...................................................................................................... 37
4.1.17. Data Transfer Method 2 ...................................................................................................... 37
4.2. RGB Interface ............................................................................................................................ 38
4.2.1. RGB Interface Selection ..................................................................................................... 38
4.2.2. RGB Interface Timing ........................................................................................................ 41
4.3. VSYNC Interface ....................................................................................................................... 44
4.4. Display Data RAM (DDRAM) .................................................................................................. 45
4.5. Display Data Format .................................................................................................................. 45
4.5.1. 3-line Serial Interface ......................................................................................................... 45
4.5.2. 4-line Serial Interface ......................................................................................................... 48
4.5.3. 2-data-line mode ................................................................................................................. 50
4.5.4. 8-bit Parallel MCU Interface .............................................................................................. 52
4.5.5. 9-bit Parallel MCU Interface .............................................................................................. 55
4.5.6. 16-bit Parallel MCU Interface ............................................................................................ 57
4.5.7. 18-bit Parallel MCU Interface ............................................................................................ 63
4.5.8. 6-bit Parallel RGB Interface ............................................................................................... 67
4.5.9. 16-bit Parallel RGB Interface ............................................................................................. 68
1. Introduction
GC9A01 is a 262,144-color single-chip SOC driver for a-TFT liquid crystal display with resolution of
240RGBx240 dots, comprising a 360-channel source driver, a 32-channel gate driver, 129,600 bytes
GRAM for graphic display data of 240RGBx240 dots, and power supply circuit.
GC9A01 supports parallel 8-/9-/12-/16-/18-bit data bus MCU interface, 6-/12-/16-/18-bit data bus RGB
interface and 3-/4-line serial peripheral interface (SPI). The moving picture area can be specified in
internal GRAM by window address function. The specified window area can be updated selectively, so
that moving picture can be displayed simultaneously independent of still picture area.
GC9A01 supports full color, 8-color display mode and sleep mode for precise power control by software
and these features make the GC9A01 an ideal LCD driver for medium or small size portable products
such as digital cellular phones, smart phone, MP3 and PMP where long battery life is a major concern.
2. Features
No need for external electronic component
Display resolution: [240xRGB](H) x 240(V)
Output:
- 360 source outputs
- 32 gate outputs
Resolution:
80x160:S121-S240
120x120 120x240:S91-S270
128x128:S85-S276
160x160:S61-S300
240x240:S1-S360
a-TFT LCD driver with on-chip full display RAM: 129,600 bytes
System Interface
- 8-bits, 9-bits, 12-bits,16-bits, 18-bits interface with 8080-I /8080-II series MCU
- 6-bits, 12-bits, 16-bits, 18-bits RGB interface with graphic controller
- 8-bits, 9-bits 24bit Serial Peripheral Interface (SPI) and 2 data lane SPI
Display mode:
- Full color mode (Idle mode OFF): 262K-color (selectable color depth mode by software)
- Reduce color mode (Idle mode ON): 8-color
Power saving mode:
- Sleep mode
On chip functions:
- Timing generator
- Oscillator
- DC/DC converter
- Dot/column inversion
Low -power consumption architecture
- Low operating power supplies:
IOVCC = 1.65V ~ 3.3V (logic)
VCI = 2.5V ~ 3.3V (analog)
LCD Voltage drive:
- Source/Gamma power supply voltage
GVDD - GVCL = 6.4V ~-4.6V
- Gate driver output voltage
VGH - GND = 12.0V ~ 13.0V
VGL - GND = -11.0V ~ -8.0V
VGH - VGL ≦27V
- VCOM connect to GND
Operate temperature range: -40℃to 80℃
a-Si TFT LCD storage capacitor : Cst on Common structure only
3. Block Diagram
Figure1
S1~S360
Internal
IOVCC
register OTP
VCI
Source
IM[3:0] MPU IF Index driver
4
18-bit Register
16-bit
RESX
12-bit (IR)
CSX
RDX
8-bit 8
9-bit
WRX Control Address D/A Converter
D/CX
8
Register Counter circuit
D[17:0]
18
3/4 Serial (CR) (AC)
IF
TE
SDA
SDO
Graphics V0~63
RGB IF
18
Operation 18
HSYNC
VSYNC
18-bit Grayscale
DOTCLK 16-bit voltage
12-bit Read Write
DE generator
6-bit 18
Latch Latch
18 18
Power
DVDD
Regulator
VSSC
LDO Step Up3 Step Up2 Step Up1
VSSA
VRDD
VREE
VRCL
BVDD
BVEE
AVDD
VCL
AVEE
VGH
VGL
Table 1.
Power Supply Pins
Pin Name I/O Type Descriptions
VDDI I Digital Power Low voltage power supply for interface logic circuits(1.65~3.3V)
VDDB/VDDI I Analog Power High voltage power supply for analog circuit blocks(2.5~3.3V)
Regulated Low voltage level for interface circuits
DVDD O Digital Power
Don't apply any external power to this pad
Analog System ground level for dynamic state.
VSSB I
Ground Connect to VSSB on the FPC to prevent noise.
System ground level for static state.
VSSR I Digital Ground
Connect to VSSR on the FPC to prevent noise.
Table 4
Test Pins
Pin Name I/O Type Descriptions
OSC_IN I/O Open Galaxycore internal test pins.
OSC_TEST I/O Open Galaxycore internal test pins.
VPP I/O Open Galaxycore internal test pins.
Input pads used only for test purpose at IC-side.
DUMMY - Open
During normal operation ,leave these pads open.
Input Pads
8 VGH
35um 35um
9 VGH
10 VGH
11 VGH
1~80:width:35um
12 VGH
13 VGL
14 VGL
15 VGL
16 VGL
81~94:width:38um
17 VCL
18 VCL
19 VCL
20 VRCL
95~116:width:50um
21 VRCL
22 VRCL
23 AVDD
50um
24 AVDD
25 AVDD
117~184:width:35um 26 AVDD
27 VRDD
28 VRDD
597 GOUT17
596 GOUT17
595 DUM32
29 VRDD
30 VSSB
31 VSSB
32 VSSB
33 VSSB
34 VSSB
35 VDDB
36 VDDB
37 VDDB 594 DUM31
38 VDDB 592 S360 593 DUM30
39 VDDB 591 S359
40 DUM1
41 BVDD
42 BVDD
15um 43 BVDD
44 BVEE
45 BVEE
46 BVEE
47 DUM2
Gout Pads
48 DUM2
185~226,595~636
52 DUM3
53 DUM4
54 DUM4
55 DUM4
56 DUM5
57 DUM5
58 DUM5
59 DUM6
60 DVDD
61 DVDD
62 DVDD
63 VDDSF
50um
15um 83 RESX
84 WRX
85 CSX
86 DCX
87 RDX
Source Pads
88 DOTCLK
13um 15um 13um 89 ENABLE
90 VSYNC Y
91 HSYNC
227~594
92 BC
93 TE
94 SDO
95 SDA
96 DB17
97 DB16
98 DB15
X
99 DB14
80um
100 DB13
101 DB12
102 DB11
103 DUM7
104 DB10
105 DB9
106 DUM8
107 DUM9
108 DB8
109 DB7
110 DB6
111 DB5
112 DB4 410 DUM27
115 DB1
116 DB0
117 DUM10
118 IM0
119 IM1
120 IM2
121 IM3
122 OSC_IN
123 OSC_TEST
124 DUM1
125 VSSB
126 VSSB
127 VSSB
128 VSSB
129 VSSB
130 VSSR
131 VSSR
132 VSSR
133 VSSR
134 VSSR
135 DUM12
136 VPP
137 VREG1A
138 VREG1A
14um 139
140
VREGP
VREGP
230S2
228 DUM25
141 VREG_VREF
229 S1
142 VREG_VREF 227 DUM24
143 DUM13
144 DUM13
Mark
145 DUM14
146 DUM14
30um 147
148
149
DUM15
VDDB
VDDB
158 DUM17
159 DUM18
160 DUM18
161 DUM19
30um
162 DUM19
163 VSSB
164 VSSB
165 VSSB
166 VSSB
167 VSSB
168 VREGN
169 VREGN
170 VREGN
171 AVEE
30um 172
173
174
175
AVEE
AVEE
VREE
VREE
176 VREE
177 DUM20
178 DUM20 190 VGL
179 DUM20
180 VCOM 189 DUM22
181 VCOM 188 DUM22
182 VCOM 187 DUM22
183 VCOM 186 DUM22
184 VCOM 185 DUM21
Bump View
4. Interface setting
GC9A01 provides the 8-/9-/12-/16-/18-bit parallel system interface for 8080-I /8080- II series, and 3-/4-line
serial system interface for serial data input. The input system interface is selected by external pins IM [3:0] and
the bit formal per pixel color order is selected by DBI [2:0] 3-bits of 3Ah register.
The selection of interface is done by setting external pins IM [3:0] as shown in the following table.
Table 6
Pins in use
IM3 IM2 IM1 IM0 MCU-Interface Mode
Register/Content GRAM
8080 MCU 8-bit bus
0 1 0 0
interface I D[7:0] D[7:0],WRX,RDX,CSX,D/CX
8080 MCU 16-bit bus
0 1 1 0
interface I D[7:0] D[15:0],WRX,RDX,CSX,D/CX
8080 MCU 9-bit bus
0 1 0 1
interface I D[7:0] D[8:0],WRX,RDX,CSX,D/CX
8080 MCU 18-bit bus
0 1 1 1
interface I D[7:0] D[17:0],WRX,RDX,CSX,D/CX
3-wire 9-bit data serial
interface I SCL,SDA,CSX
1 1 0 1
2 data line serial
interface I SCL,SDA,CSX,DCX
4-wire 8-bit data serial
1 1 1 1
interface I SCL,SDA,D/CX,CSX
8080 MCU 16-bit bus
0 0 1 0
interface II D[8:1] D[17:10],D[8:1],WRX,RDX,CSX,D/CX
8080 MCU 8-bit bus
0 0 0 0
interface II D[17:10] D[17:10],WRX,RDX,CSX,D/CX
8080 MCU 18-bit bus
0 0 1 1
interface II D[8:1] D[17:0],WRX,RDX,CSX,D/CX
8080 MCU 9-bit bus
0 0 0 1
interface II D[17:10] D[17:9],WRX,RDX,CSX,D/CX
3-wire 9-bit data serial
1 0 0 1
interface II SCL,SDA,CSX,SDO
4-wire 8-bit data serial
1 0 1 1
interface II SCL,SDA,D/CX,CSX,SDO
GC9A01 can be accessed via 8-/9-/12-/16-/18-bit MCU 8080-I series parallel interface. The chip select CSX
(active low) is used to enable or disable GC9A01 chip. The RESX (active low) is an external reset signal.
WRX is the parallel data write strobe, RDX is the parallel data read strobe and D[17:0] is parallel data bus.
GC9A01 latches the input data at the rising edge of WRX signal. The D/CX is the signal of data/command
selection. When D/CX=’1’, D [17:0] bits are display RAM data or command’s parameters. When D/CX=’0’,
D[17:0] bits are commands.
The 8080-I series bi-directional interface can be used for communication between the MCU controller and
LCD driver chip. The 8080-I Interface selection is done when IM3 pin is low state (VSSR level). Interface bus
width can be selected by IM [2:0] bits.
The selection of 8080-I series parallel interface is shown as the table in the following.
Table 7
IM IM MCU-Interfac
IM1 IM0 CSX WRX RDX D/CX Function
3 2 e
“L” “H” “L” Write command code.
“L” “H” “H” Read internal status.
8080 MCU
Write parameter or display
0 1 0 0 8-bit bus “L” “H” “H”
data.
interface I
Reads parameter or display
“L” “H” “H”
data.
“L” “H” “L” Write command code.
“L” “H” “H” Read internal status.
8080 MCU
Write parameter or display
0 1 1 0 16-bit bus “L” “H” “H”
data.
interface I
Reads parameter or display
“L” “H” “H”
data.
“L” “H” “L” Write command code.
“L” “H” “H” Read internal status.
8080 MCU
Write parameter or display
0 1 0 1 9-bit bus “L” “H” “H”
data.
interface I
Reads parameter or display
“L” “H” “H”
data.
“L” “H” “L” Write command code.
“L” “H” “H” Read internal status.
8080 MCU
Write parameter or display
0 1 1 1 18-bit bus “L” “H” “H”
data.
interface I
Reads parameter or display
“L” “H” “H”
data.
The WRX signal is driven from high to low and then be pulled back to high during the write cycle. The host
processor provides information during the write cycle when the display module captures the information from
host processor on the rising edge of WRX. When the D/CX signal is driven to low level, then input data on the
interface is interpreted as command information. The D/CX signal also can be pulled high level when the data
on the interface is SRAM data or command’s parameter.
The following figure shows a write cycle for the 8080-I MCU interface.
Figure 2.
WRX
Data Bus
(D[17:0])、
D[15:0]、D[8:0]、
D[7:0]
The host asserts D[17:0]、D[15:0]、 D[8:0] or The slave reads D[17:0]、D[15:0]、D[8:0] The host negates D[17:0]、
D[7:0] lines when there is falling edge of WRX or D[7:0] lines when there is rising edge of D[15:0]、D[8:0] or D[7:0] lines
WRX
RESX
D/CX
Interface
WRX
RDX
Command Command
D[17:0] Address Data
Hi-Z
Slave
D[17:0](LCD to Host)
Command Command
Host
D[17:0](Host to LCD)
Address Data
The RDX signal is driven from high to low and then allowed to be pulled back to high during the read cycle.
The display module provides information to the host processor during the read cycle, while the host
processor reads the display module information on the rising edge of RDX signal. When the D/CX signal is
driven to low level, then input data on the interface is interpreted as command. The D/CX signal also can be
pulled high level when the data on the interface is RAM data or command parameter.
The following figure shows the read cycle for the 8080-I MCU interface.
Figure 4.
RDX
Data Bus
D[7:0]、D[8:0] or
D[15:0]、D[17:0]
The slave assers D[17:0]、 The host reads D[17:0] 、 The slave negates D[17:0] 、
D[15:0]、D[8:0] or D[7:0] lines D[15:0]、D[8:0] or D[7:0] D[15:0]、D[8:0] or D[7:0] lines
when there is a falling edge of lines when there is a rising
RDX edge of RDX
CSX
RESX
D/CX
Interface
WRX
RDX
Hi-Z
Host
Hi-Z Hi-Z
D[17:0](LCD to Host) Data (invalid) Data (valid)
Slave
Note: Read data is only valid when the D/CX input is pulled high. If D/CX is driven low during read then the
display information outputs will be High-Z.
GC9A01 can be accessed via 8-/9-/16-/18-bit MCU 8080-Ⅱ series parallel interface. The chip select CSX
(active low) is used to enable or disable GC9A01 chip. The RESX (active low) is an external reset signal.
WRX is the parallel data write strobe, RDX is the parallel data read strobe and D[17:0] is parallel data bus.
GC9A01 latches the input data at the rising edge of WRX signal. The D/CX is the signal of data/command
selection. When D/CX=’1’, D [17:0] bits are display RAM data or command’s parameters. When D/CX=’0’,
D[17:0] bits are commands.
The 8080-II series bi-directional interface can be used for communication between the MCU controller and
LCD driver chip. The 8080-II Interface selection is done when IM3 pin is high state (IOVCC level). Interface
bus width can be selected by IM [2:0] bits.
The selection of 8080-II series parallel interface is shown as the table in the following.
Table 8
IM3 IM2 IM1 IM0 MCU-Interface CSX WRX RDX D/CX Function
“L” “H” “L” Write command code.
“L” “H” “H” Read internal status.
8080 MCU
Write parameter or display
0 0 1 0 16-bit bus “L” “H” “H”
data.
interface II
Reads parameter or display
“L” “H” “H”
data.
“L” “H” “L” Write command code.
“L” “H” “H” Read internal status.
8080 MCU
Write parameter or display
0 0 0 0 8-bit bus “L” “H” “H”
data.
interface II
Reads parameter or display
“L” “H” “H”
data.
“L” “H” “L” Write command code.
“L” “H” “H” Read internal status.
8080 MCU
Write parameter or display
0 0 1 1 18-bit bus “L” “H” “H”
data.
interface II
Reads parameter or display
“L” “H” “H”
data.
“L” “H” “L” Write command code.
“L” “H” “H” Read internal status.
8080 MCU
Write parameter or display
0 0 0 1 9-bit bus “L” “H” “H”
data.
interface II
Reads parameter or display
“L” “H” “H”
data.
The WRX signal is driven from high to low and then be pulled back to high during the write cycle. The host
processor provides information during the write cycle when the display module captures the information from
host processor on the rising edge of WRX. When the D/CX signal is driven to low level, then input data on the
interface is interpreted as command information. The D/CX signal also can be pulled high level when the data
on the interface is RAM data or command’s parameter.
The following figure shows a write cycle for the 8080-II MCU interface.
Figure 6.
WRX
Data Bus
D[17:10]、D[17:9]
D[17:10]、D[8:1]、
orD[17:0]
RESX
D/CX
Interface
WRX
RDX
Command Commad
D[17:0]
Address Data
Slave
Hi-Z
D[17:0](LCD to Host)
Host
The RDX signal is driven from high to low and then allowed to be pulled back to high during the read cycle.
The display module provides information to the host processor during the read cycle while the host processor
reads the display module information on the rising edge of RDX signal. When the D/CX signal is driven to low
level, then input data on the interface is interpreted as command. The D/CX signal also can be pulled high
level when the data on the interface is RAM data or command parameter.
The following figure shows the read cycle for the 8080-II MCU interface.
Figure 8.
RDX
Data Bus
D[17:10]、D[17:9]、
D[17:10]、
D[8:1]orD[17:0]
The slave assers D[17:0] 、 The host reads D[17:0] 、 The slave negates D[17:0] 、
D[17:10]、D[8:1]、D[17:9] or D[17:10]、D[8:1]、D[17:9] or D[17:10]、D[8:1]、D[17:9] or
D[17:10] lines when there is a D[17:10] lines when there is a D[17:10] lines
falling edge of RDX rising edge of RDX
CSX
RESX
D/CX
Interface
WRX
RDX
Command
D[17:0] Data (invalid) Data (valid)
Address
Host
Hi-Z
D[17:0](Host to LCD) Command
Note: Read data is only valid when the D/CX input is pulled high. If D/CX is driven low during read then the
display information outputs will be High-Z.
The selection of interface is done by IM [3:0] bits. Please refer to the Table in the following.
Table 8.
IM MCU-Interface CS SC
IM3 IM2 IM1 D/CX Function
0 Mode X L
3-line serial Read/Write command, parameter or
1 1 0 1 “L” -
interface display data.
4-line serial "H/L Read/Write command, parameter or
1 1 1 1 “L”
interface " display data.
3-line serial Read/Write command, parameter or
1 0 0 1 “L” -
interface display data.
4-line serial "H/L Read/Write command, parameter or
1 0 1 1 “L”
interface " display data.
GC9A01 supplies 3-lines/ 9-bit and 4-line/8-bit bi-directional serial interfaces for communication between host
and GC9A01. The 3-line serial mode consists of the chip enable input (CSX), the serial clock input (SCL) and
serial data Input/Output (SDA or SDI/SDO). The 4-line serial mode consists of the Data/ Command selection
input (D/CX), chip enable input (CSX), the serial clock input (SCL) and serial data Input/Output (SDA or
SDI/SDO) for data transmission. The data bus (D [17:0]), which are not used, must be connected to GND.
Serial clock (SCL) is used for interface with MCU only, so it can be stopped when no communication is
necessary.
The write mode of the interface means that host writes commands or data to GC9A01. The 3-lines serial data
packet contains a data/command select bit (D/CX) and a transmission byte. If the D/CX bit is “low”, the
transmission byte is interpreted as a command byte. If the D/CX bit is “high”, the transmission byte is stored
as the display data RAM(Memory write command ),or command register as parameter.
Any instruction can be sent in any order to GC9A01 and the MSB is transmitted first. The serial interface is
initialized when CSX is high status. In this state, SCL clock pulse and SDA data are no effect. A falling edge
on CSX enables the serial interface and indicates the start of data transmission. See the detailed data format for
3-/4-line serial interface.
Figure 10.
Data Format for 3-line Serial Interface
Transmission byte may be Command or Data
MSB LSB
D/C
D7 D6 D5 D4 D3 D2 D1 D0
X
Data/Command selectbit
Figure11.
Data Format for 4-line Serial Interface
Transmission byte may be Command or Data
MSB LSB
D7 D6 D5 D4 D3 D2 D1 D0
Host processor drives the CSX pin to low and starts by setting the D/CX bit on SDA. The bit is read by
GC9A01 on the first rising edge of SCL signal. On the next falling edge of SCL, the MSB data bit (D7) is set
on SDA by the host. On the next falling edge of SCL, the next bit (D6) is set on SDA. If the optional D/CX
signal is used, a byte is eight read cycle width. The 3/4-line serial interface writes sequence described in the
figure as below.
CSX
Host D/
(MCU to SDA 0 D7 D6 D5 D4 D3 D2 D1 D0
C
D7 D6 D5 D4 D3 D2 D1 D0
Driver)
SCL
Command Data/Command/Parame
ter
The CSX can be high level between the
data and next command.The SDA and
SCL are invalid during CSX is high level
Figure 13.
4-line Serial Interface Protocol
S TB TB P
CSX
D/CX 0 TB D/C
SCL
SDA D7 D6 D5 D4 D3 D2 D1 D0 D7 D6 D5 D4 D3 D2 D1 D0
Command Data/Command/Parameter
The read mode of interface means that the host reads register’s parameter from GC9A01. The host has to send
a command (Read ID or register command) and then the following byte is transmitted in the opposite direction.
GC9A01 latches the SDA (input data) at the rising edges of SCL (serial clock), and then shifts SDA (output
data) at falling edges of SCL (serial clock). After the read status command has been sent, the SDA line must be
set to tri-state and no later than at the falling edge of SCL of the last bit. The read mode has three types of
transmitted command data (8-/24-/32-bit) according command code.
Figure 14.
3-wire Serial Interface Protocol
3-wire Serial Protocol (for RDID1/RDID2/RDID3/0Ah/0Bh/0Ch/0Dh/0Eh/0Fh command:8-bit read)
S TB TB F S
CSX
SCL
D/ D/
D7 D6 D5 D4 D3 D2 D1 D0 D7 D6 D5 D4 D3 D2 D1 D0
Interface I SDA C C
D/ D/
D7 D6 D5 D4 D3 D2 D1 D0
C C
SDA
Interface II D7 D6 D5 D4 D3 D2 D1 D0
SDO
Figure 15.
3-wire Serial Protocol (for RDDID command:24-bit read)
S TB TB P S
CSX
SCL
D/C D7 D6 D5 D4 D3 D2 D1 D0 D/C
SDA
Interface II D23 D22 D21 D2 D1 D0
SDO
Figure 16.
3-wire Serial Protocol (for RDDST command:32-bit read)
S TB TB P S
CSX
SCL
D/C D7 D6 D5 D4 D3 D2 D1 D0 D/C
SDA
Interface II D31 D30 D29 D2 D1 D0
SDO
S TB TB P S
CSX
SCL
D/CX 0
D7 D6 D5 D4 D3 D2 D1 D0 D7 D6 D5 D4 D3 D2 D1 D0
Interface I SDA
D7 D6 D5 D4 D3 D2 D1 D0
SDI
Interface II D7 D6 D5 D4 D3 D2 D1 D0
SDO
Figure 18.
4-wire Serial Protocol (for RDDID command:24-bit read)
S TB TB P S
CSX
SCL
D/CX 0
D7 D6 D5 D4 D3 D2 D1 D0
SDI
Interface II D23 D22 D21 D2 D1 D0
SDO
Figure 19.
4-wire Serial Protocol (for RDDST command:32-bit read)
S TB TB P S
CSX
SCL
D/CX 0
D7 D6 D5 D4 D3 D2 D1 D0
SDI
Interface II D31 D30 D29 D2 D1 D0
SDO
If there is a break in data transmission by RESX pulse, while transferring a command or multiple parameter
command data, before Bit D0 of the byte has been completed, then the driver will reject the previous bits and
have reset the interface such that it will be ready to receive command data again when the chip select pin (CSX)
is activated after RESX have been high state.
Figure 20.
S TB TB P
CSX
RESX
Driver Wait for more than 10us
(MPU to Driver) SCL
Command/
Parameter/Data Command
If there is a break in data transmission by CSX pulse, while transferring a command or frame memory data or
multiple parameter command data, before Bit D0 of the byte has been completed, then the driver will reject the
previous bits and have reset the interface such that it will be ready to receive the same byte re-transmitted
when the chip select pin (CSX) is next activated.
Figure 21.
S TB TB P
CSX
Driver
SCL
(MPU to Driver)
If a two or more parameter command is being sent and a break occurs while sending any parameter before the
last one and if the host then sends a new command rather than continue to send the remained parameters that
was interrupted, then the parameters which had been successfully sent are stored and the parameter where the
break occurred is rejected. The interface is ready to receive next byte as shown below.
Parameter Parameter
Command1 Command2
11 12
If a two or more parameter command is being sent and a break occurs by the other command before the last
one is sent, then the parameters which had been successfully sent are stored and the other parameter of that
command remains previous value.
Figure 23.
Parameter11 is successfully sent,but other parameters
Break are not sent and broken by the other command
Parameter
Command1 Command2
11
It will be possible when transferring a command, frame memory data or multiple parameter data to invoke a
pause in the data transmission. If the chip select pin (CSX) is released to high state after a whole byte of a
frame memory data or multiple parameter data has been completed, then GC9A01 will wait and continue the
frame memory data or parameter data transmission from the point where it was paused. If the chip select pin is
released after a whole byte of a command has been completed, then the display module will receive either the
command’s parameters(if appropriate) or a new command when the chip select pin is next enabled as shown
below.
Condition 4:
Condition 1: The host continues to transmit the remain parameter
The host transmits a new Command (Parameter22) when a pause occurs after Parameter
(Command2) when a pause occurs after 21.
Command1.
Pause
Command1
Pause Condition 3:
The host transmits a new command (Command 3)
when a pause occurs after Parameter 11.
Parameter11 Command3
Condition 2:
Pause The host continues to transmit the remain parameter
(Parameter 11) when a pause occurs after Command 1.
Figure 25.
S TB TB P
CSX
SDA 0 D7 D6 D5 D4 D3 D2 D1 D0 D/C D7 D6 D5 D4 D3 D2 D1 D0
Driver
(MPU to Driver) SCL
Command Data/Command/Parameter
Figure 26.
CSX Pause
D/CX
RDX
WRX
D17 to D0 D17 to D0
D[17:0]
GC9A01 can provide two different kinds of color depth (16-bit/pixel and 18-bit/pixel) display data to the
graphic RAM. The data format is described for each interface. Data can be downloaded to the frame memory
by 2 methods.
The image data is sent to the frame memory in the successive frame writing, each time the frame memory is
filled by image data, the frame memory pointer is reset to the start point and the next frame is written.
Figure 27.
Start Stop
Image data is sent and at the end of each frame memory download, a command is sent to stop frame memory
writing. Then start memory write command is sent, and a new frame is downloaded.
Figure 28.
Start Stop
Start Frame Start Frame
Image Data Any Image Data Any Any
Memory Memory
Frame 1 Command Frame 2 Command Command
Write Write
Note 1: These methods are applied to all data transfer color modes on both serial and parallel interfaces.
Note 2: The frame memory can contain both odd and even number of pixels for both methods. Only complete
pixel data will be stored in the frame memory.
GC9A01 has two kinds of RGB interface and these interfaces can be selected by RCM [1:0] bits. When RCM
[1:0] bits are set to “10”, the DE mode is selected which utilizes VSYNC, HSYNC, DOTCLK, DE, D [17:0]
pins; when RCM [1:0] bits are set to “11”, the SYNC mode is selected which utilizes which utilizes VSYNC,
HSYNC,DOTCLK, D [17:0] pins. Using RGB interface must selection serial interface.
GC9A01 supports several pixel formats that can be selected by RIM bit of F6h command. The selection of a
given interfaces is done by setting RCM [1:0] as show in the following table.
Table 9
RCM[1: RI
DPI[1:0] RGB interface Mode RGB Mode Used Pins
0] M
18-bit RGB interface VSYNC,HSYNC,DE,DOTCLK,
1 0 0 1 1 0
(262K colors) DE Mode D[17:0]
16-bit RGB interface Valid data is VSYNC,HSYNC,DE,DOTCLK,
1 0 0 1 0 1
(65K colors) determined by D[17:13] & D[11:1]
6-bit RGB interface the DE signal VSYNC,HSYNC,DE,DOTCLK,
1 0 1 -
(262K colors) D[5:0]
18-bit RGB interface SYNC Mode In VSYNC,HSYNC,DOTCLK,
1 1 0 1 1 0
(262K colors) SYNC mode, D[17:0]
16-bit RGB interface DE signal is VSYNC,HSYNC,DOTCLK,
1 1 0 1 0 1
(65K colors) ignored;blankin D[17:13] & D[11:1]
g porch is
6-bit RGB interface VSYNC,HSYNC,DOTCLK,
1 1 1 - determined by
(262K colors) D[5:0]
B5h command
18-bit data bus interface (D[17:0] is used) , RIM=0
Figure 29.
D17 D16 D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0
18bpp Frame Memory Write R[5] R[4] R[3] R[2] R[1] R[0] G[5] G[4] G[3] G[2] G[1] G[0] B[5] B[4] B[3] B[2] B[1] B[0]
16-bit data bus interface (D[17:13] & D[11:1] is used) , DPI[2:0] = 101, and RIM=0
Figure 30.
D17 D16 D15 D14 D13 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1
16bpp Frame Memory Write R[4] R[3] R[2] R[1] R[0] G[5] G[4] G[3] G[2] G[1] G[0] B[4] B[3] B[2] B[1] B[0]
The LSB data of red/blue color are same as MSB data.
D5 D4 D3 D2 D1 D0 D5 D4 D3 D2 D1 D0 D5 D4 D3 D2 D1 D0
18bpp Frame Memory Write R[5] R[4] R[3] R[2] R[1] R[0] G[5] G[4] G[3] G[2] G[1] G[0] B[5] B[4] B[3] B[2] B[1] B[0]
Pixel clock (DOTCLK) is running all the time without stopping and used to enter VSYNC, HSYNC, DE and
LCD-DST-3014 GC9A01 Datasheet V1.0 Preliminary 38 / 192
GC9A01 Datasheet
D[17:0] states when there is a rising edge of the DOTCLK. Vertical synchronization (VSYNC) is used to tell
when there is received a new frame of the display. This is low enable and its state is read to the display module
by a rising edge of the DOTCLK signal.
Horizontal synchronization (HSYNC) is used to tell when there is received a new line of the frame. This is low
enable and its state is read to the display module by a rising edge of the DOTCLK signal.
In DE mode, Data Enable (DE) is used to tell when there is received RGB information that should be
transferred on the display. This is a high enable and its state is read to the display module by a rising edge of
the DOTCLK signal. D [17:0] are used to tell what is the information of the image that is transferred on the
display (When DE= ’0’ (low) and there is a rising edge of DOTCLK). D [17:0] can be ‘0’ (low) or ‘1’ (high).
These lines are read by a rising edge of the DOTCLK signal. In SYNC mode, the valid display data in inputted
in pixel unit via D [17:0] according to HFP/HBP settings of HSYNC signal and VFP/VBP setting of VSYNC.
In both RGB interface modes, the input display data is written to GRAM first then outputs corresponding
source voltage according the gray data from GRAM.
Figure32.
HBP
Hsync HAdr HFP
Vsync
VBP
Table 10.
Parameters Symbols Condition Min. Typ. Max. Units
Horizontal Synchronization Hsync 2 10 16 DOTCLK
Horizontal Back Porch HBP 2 20 24 DOTCLK
Horizontal Address HAdr - 320 - DOTCLK
Horizontal Front Porch HFP 2 10 16 DOTCLK
Vertical Synchronization Vsync 1 2 4 Line
Vertical Back Porch VBP 1 2 - Line
Vertical Address VAdr - 240 - Line
Vertical Front Porch VFP 3 4 - Line
Notes:
The timing chart of 18/16-bit RGB interface mode1 and mode 2 is shown as below.
Figure33.
SYNC Mode
. RCM[1:0]=”11”
VSYNC
HSYNC
ENABLE
VBP VFP
Active Area
Total Area
HSYNC
ENABLE
DOTCLK
D[5:0]
HBP HFP
1 line time
VSYNC
HSYNC
ENABLE
VBP VFP
Active Area
Total Area
HSYNC
ENABLE
DOTCLK
D[5:0]
HBP HFP
1 line time
VSYNC VLW>=1H
HSYNC
DOTCLK
ENABLE
D[5:0]
HLW>=2DOTCLKs
HSYNC 1H
DOTCLK
ENABLE DTST>=HLW
D[5:0] R G BR G B BRGB
Valid data
GC9A01 supports the VSYNC interface in synchronization with the frame-synchronizing signal VSYNC to
display the moving picture with the 8080-Ⅰ/8080-Ⅱ system interface. When the VSYNC interface is selected
to display a moving picture, the minimum GRAM update speed is limited and the VSYNC interface is enabled
by setting DM[1:0] = “10” and RM = “0”.
Figure35.
VSYNC
VDDI
ENABLE
MPU nCS
RS
nWR
DB[17:0]
Note 1:In the VSYNC mode,the pin ENABLE should connect to IOVCC.
In the VSYNC mode, the display operation is synchronized with the internal clock and VSYNC input and the
frame rate is determined by the pulse rate of VSYNC signal. All display data are stored in GRAM to minimize
total data transfer required for moving picture display.
Figure36.
VSYNC
Rewriting screen Rewriting screen
Write data to RAM data data
through system
interface
Display operation
synchronized with
internal clocks
Figure37.
Operation through
VSYNC interface
GC9A01 has an integrated 320x240x18-bit graphic type static RAM. This 172,800-byte memory allows
storing a 320xRGBx240 image with an 18-bit resolution (262K-color). There is no abnormal visible effect on
the display when there are simultaneous panel display read and interface read/write to the same location of the
frame memory.
GC9A01 supplies 18-/16-/9-/8-bit parallel MCU interface with 8080-Ⅰ/8080-Ⅱ series, 3-/4-line serial
interface and 6-/16-18-bit parallel RGB interface. The parallel MCU interface and serial interface mode can be
selected by external pins IM [3:0] and RGB interface mode can be selected by software command parameters
RCM[1:0].
The 3-line/9-bit serial bus interface of GC9A01 can be used by setting external pin as IM [3:0] to “1101” for
serial interface. The shown figure is the example of 3-line SPI interface.
LCD-DST-3014 GC9A01 Datasheet V1.0 Preliminary 45 / 192
GC9A01 Datasheet
Figure39.
3-line Serial Interface I
SCL
CSX
MPU SDA Driver
D[17:0]
Figure40.
SCL
CSX
MPU SDI Driver
SD0
D[17:0]
In 3-line serial interface, different display data format is available for two color depths supported by the LCM
listed below.
-4k colors, RGB 4, 4, 4 -bits input.
-65k colors, RGB 5, 6, 5 -bits input
-262k colors, RGB 6, 6, 6 -bits input.
1)4K-Colors:12-bit/pixel(RGB 4, 4, 4 -bits input).
Figure41.
SCL
Frame
memory R1 G1 B1 R2 G2 B2 R3 G3 B3
SCL
16-bit
Look-Up Table for 65k Colors mapping (16-bit to 18-bit )
18-bit
Frame
memory R1 G1 B1 R2 G2 B2 R3 G3 B3
Pixel n
D8 D7 D6 D5 D4 D3 D2 D1 D0 D8 D7 D6 D5 D4 D3 D2 D1 D0 D8 D7 D6 D5 D4 D3 D2 D1 D0
SDA 1 R1
5
R1
4
R1
3
R1
2
R1
1
R1
0
- - 1 G1
5
G1
4
G1
3
G1
2
G1
1
G1
0
- - 1 B1
5
B1
4
B1
3
B1
2
B1
1
B1
0
- -
SCL
18-bit
Frame
memory R1 G1 B1 R2 G2 B2 R3 G3 B3
The 4-line/8-bit serial bus interface of GC9A01 can be used by setting external pin as IM [3:0] to “1111” for
serial interface . The shown figure is the example of 4-line SPI interface.
Figure43.
SCL
D/CX
CSX
MPU Driver IC
SDA
D[17:0]
Figure44.
SCL
D/CX
CSX
MPU SDI Driver IC
SD0
D[17:0]
In 4-line serial interface, different display data format is available for two color depths supported by the LCM
listed below.
-4k colors, RGB 4, 4, 4 -bits input.
-65k colors, RGB 5, 6, 5 -bits input.
-262k colors, RGB 6, 6, 6 -bits input.
Figure44.
12 bit/pixel color order (R:4-bit,G:4-bit,B:4-bit),4096 colors
‘1’
RESX
IM[3:0]
CSX
D/CX 1 1 1
SCL
Frame
memory R1 G1 B1 R2 G2 B2 R3 G3 B3
Figure45.
16 bit/pixel color order (R:5-bit,G:6-bit,B:5-bit),65,536 colors
‘1’
RESX
IM[3:0]
CSX
D/CX 1 1 1
Frame
memory R1 G1 B1 R2 G2 B2 R3 G3 B3
D/CX 1 1 1
This mode is active when 2data_en (E9h[3]) set to “1” in 3-wire. Only frame pixle data write transitions are
sent in 2-data-line mode, register write/read is still sent in 3-wire.
The chip-select nCS (active low) enables and disables the serial interface. SCL is the serial data clock. SDA
and DCX are serial data lines.
Serial data must be input to SDA in the sequence A0, D15 to D10 and DCX in the sequence A0, D7 to D0. The
GC9A01 reads the data at the rising edge of SCL signal. The first bit of serial data A0 is data/command flag. It
must be set to "1", D15 to D0 bits are display RAM data.
Figure47.
nCS
SCL
A0 D7 D6 D5 D4 D3 D2 D1 D0
RS
Five data formats are supported in 2-data-line mode, which is indicated by 2data_mdt (E9h[2:0]) .
nCS
SCL
SDA A0 R4 R3 R2 R1 R0 G5 G4 G3
RS A0 G2 G1 G0 B4 B3 B2 B1 B0
nCS
SCL
SDA A0 R5 R4 R3 R2 R1 R0 G5 G4 G3
RS A0 G2 G1 G0 B5 B4 B3 B2 B1 B0
nCS
SCL
SDA A0 R5 R4 R3 R2 R1 R0 A0 B5 B4 B3 B2 B1 B0 A0 G5 G4 G3 G2 G1 G0
RS A0 G5 G4 G3 G2 G1 G0 A0 R5 R4 R3 R2 R1 R0 A0 B5 B4 B3 B2 B1 B0
nCS
SCL
SDA A0 R7 R6 R5 R4 R3 R2 R1 R0 G7 G6 G5 G4
RS A0 G3 G2 G1 G0 B7 B6 B5 B4 B3 B2 B1 B0
nCS
SCL
SDA A0 R7 R6 R5 R4 R3 R2 R1 R0 A0 B7 B6 B5 B4 B3 B2 B1 B0 A0 G5 G4 G5 G4 G3 G2 G1 G0
RS A0 G7 G6 G5 G4 G3 G2 G1 G0 A0 R7 R6 R5 R4 R3 R2 R1 R0 A0 B5 B4 B5 B4 B3 B2 B1 B0
The 8080-Ⅰsystem 8-bit parallel bus interface of GC9A01 can be used by setting external pin as IM [3:0]
to“0000”.The following shown figure is the example of interface with 8080-ⅠMCU system interface.
Figure53.
CSX
D/CX
WRX
MPU RDX Driver IC
D[7:0]
D[17:8]
Different display data formats are available for two color depths supported by listed below.
- 65K-Colors, RGB 5, 6, 5 -bits input data.
- 262K-Colors, RGB 6, 6, 6 -bits input data.
The 8080-II system 8-bit parallel bus interface of GC9A01 can be used by settings as IM [3:0] =”1001”. The
following shown figure is the example of interface with 8080-Ⅱ MCU system interface.
Figure54.
CSX
D/CX
WRX
MPU RDX Driver IC
D[17:10]
D[9:0]
Different display data formats are available for two color depths supported by listed below.
- 65K-Colors, RGB 5, 6, 5 -bits input data.
- 262K-Colors, RGB 6, 6, 6 -bits input data.
The 8080-I system 9-bit parallel bus interface of GC9A01 can be selected by setting hardware pin IM [3:0] to
“0010”. The following shown figure is the example of interface with 8080-ⅠMCU system interface.
Figure55.
CSX
D/CX
WRX
MPU RDX Driver IC
D[8:0]
D[17:9]
Table15.
Count 0 1 2 3 4 … 477 478 479 480
D/CX 0 1 1 1 1 … 1 1 1 1
D8 0R5 0G2 1R5 1G2 … 238R5 238G2 239R5 239G2
D7 C7 0R4 0G1 1R4 1G1 … 238R4 238G1 239R4 239G1
D6 C6 0R3 0G0 1R3 1G0 … 238R3 238G0 239R3 239G0
D5 C5 0R2 0B5 1R2 1B5 … 238R2 238B5 239R2 239B5
D4 C4 0R1 0B4 1R1 1B4 … 238R1 238B4 239R1 239B4
D3 C3 0R0 0B3 1R0 1B3 … 238R0 238B3 239R0 239B3
D2 C2 0G5 0B2 1G5 1B2 … 238G5 238B2 239G5 239B2
D1 C1 0G4 0B1 1G4 1B1 … 238G4 238B1 239G4 239B1
D0 C0 0G3 0B0 1G3 1B0 … 238G3 238B0 239G3 239B0
D[8:0]
The 8080-Ⅰsystem 16-bit parallel bus interface of GC9A01 can be selected by setting hardware pin IM[3:0] to
“0001”.The following shown figure is the example of interface with 8080-ⅠMCU system interface.
Figure57.
CSX
D/CX
WRX
MPU RDX Driver IC
D[15:0]
D[17:16]
Different display data format is available for two colors depth supported by listed below.
- 65K-Colors, RGB 5, 6, 5 -bits input data.
- 262K-Colors, RGB 6, 6, 6 -bits input data.
1)65K-Colors:16-bit/pixel(RGB 5, 6, 5 -bits input).
One pixel (3 sub-pixels) display data is sent by 1 transfer when DBI [2:0] bits of 3Ah register are set to “101”.
Table17.
Count 0 1 2 3 … 238 239 240
D/CX 0 1 1 1 … 1 1 1
D15 0R4 1R4 2R4 … 237R4 238R4 239R4
D14 0R3 1R3 2R3 … 237R3 238R3 239R3
D13 0R2 1R2 2R2 … 237R2 238R2 239R2
D12 0R1 1R1 2R1 … 237R1 238R1 239R1
D11 0R0 1R0 2R0 … 237R0 238R0 239R0
D10 0G5 1G5 2G5 … 237G5 238G5 239G5
D9 0G4 1G4 2G4 … 237G4 238G4 239G4
D8 0G3 1G3 2G3 … 237G3 238G3 239G3
D7 C7 0G2 1G2 2G2 … 237G2 238G2 239G2
D6 C6 0G1 1G1 2G1 … 237G1 238G1 239G1
D5 C5 0G0 1G0 2G0 … 237G0 238G0 239G0
D4 C4 0B4 1B4 2B4 … 237B4 238B4 239B4
D3 C3 0B3 1B3 2B3 … 237B3 238B3 239B3
D2 C2 0B2 1B2 2B2 … 237B2 238B2 239B2
D1 C1 0B1 1B1 2B1 … 237B1 238B1 239B1
D0 C0 0B0 1B0 2B0 … 237B0 238B0 239B0
2)262K-Colors:18-bit/pixel(RGB 6, 6, 6 -bits input).
One pixel (3 sub-pixels) display data is sent by 2 transfers when DBI [2:0] bits of 3Ah register are set to “110”.
1)MDT[1:0]=“00”
2)MDT[1:0]=“01”
Table19.
Count 0 1 2 3 … 477 478 479 480
D/CX 0 1 1 1 … 1 1 1 1
D15 0R5 0B5 1R5 1B5 … 238R5 238B5 239R5 239B5
D14 0R4 0B4 1R4 1B4 … 238R4 238B4 239R4 239B4
D13 0R3 0B3 1R3 1B3 … 238R3 238B3 239R3 239B3
D12 0R2 0B2 1R2 1B2 … 238R2 238B2 239R2 239B2
D11 0R1 0B1 1R1 1B1 … 238R1 238B1 239R1 239B1
D10 0R0 0B0 1R0 1B0 … 238R0 238B0 239R0 239B0
D9 …
D8 …
D7 C7 0G5 1G5 … 238G5 239G5
D6 C6 0G4 1G4 … 238G4 239G4
D5 C5 0G3 1G3 … 238G3 239G3
D4 C4 0G2 1G2 … 238G2 239G2
D3 C3 0G1 1G1 … 238G1 239G1
D2 C2 0G0 1G0 … 238G0 239G0
D1 C1 …
D0 C0 …
4)MDT[1:0]=“11”
Table21.
Count 0 1 2 3 … 477 478 479 480
D/CX 0 1 1 1 … 1 1 1 1
D15 0R3 1R3 … 238R3 239R3
D14 0R2 1R2 … 238R2 239R2
D13 0R1 1R1 … 238R1 239R1
D12 0R0 1R0 … 238R0 239R0
D11 0G5 1G5 … 238G5 239G5
D10 0G4 1G4 … 238G4 239G4
D9 0G3 1G3 … 238G3 239G3
D8 0G2 1G2 … 238G2 239G2
D7 C7 0G1 1G1 … 238G1 239G1
D6 C6 0G0 1G0 … 238G0 239G0
D5 C5 0B5 1B5 … 238B5 239B5
D4 C4 0B4 1B4 … 238B4 239B4
D3 C3 0B3 1B3 … 238B3 239B3
D2 C2 0B2 1B2 … 238B2 239B2
D1 C1 0R5 0B1 1R5 1B1 … 238R5 238B1 239R5 239B1
D0 C0 0R4 0B0 1R4 1B0 … 238R4 238B0 239R4 239B0
The 8080-II system 16-bit parallel bus interface of GC9A01 can be selected by settings IM [3:0] =”1000”. The
following shown figure is the example of interface with 8080- MCU system interface.
LCD-DST-3014 GC9A01 Datasheet V1.0 Preliminary 59 / 192
GC9A01 Datasheet
Figure58.
CSX
D/CX
WRX
MPU RDX Driver IC
D[17:10],D[8:1}
D[9],D[0]
Different display data format is available for two colors depth supported by listed below.
- 65K-Colors, RGB 5, 6, 5 -bits input data.
- 262K-Colors, RGB 6, 6, 6 -bits input data.
2)MDT[1:0]=01
Table24.
Count 0 1 2 3 … 477 478 479 480
D/CX 0 1 1 1 … 1 1 1 1
D17 0R5 0B5 1R5 1B5 … 238R5 238B5 239R5 239B5
D16 0R4 0B4 1R4 1B4 … 238R4 238B4 239R4 239B4
D15 0R3 0B3 1R3 1B3 … 238R3 238B3 239R3 239B3
D14 0R2 0B2 1R2 1B2 … 238R2 238B2 239R2 239B2
D13 0R1 0B1 1R1 1B1 … 238R1 238B1 239R1 239B1
D12 0R0 0B0 1R0 1B0 … 238R0 238B0 239R0 239B0
D11 …
D10 …
D8 C7 0G5 1G5 … 238G5 239G5
D7 C6 0G4 1G4 … 238G4 239G4
D6 C5 0G3 1G3 … 238G3 239G3
D5 C4 0G2 1G2 … 238G2 239G2
D4 C3 0G1 1G1 … 238G1 239G1
D3 C2 0G0 1G0 … 238G0 239G0
D2 C1 …
D1 C0 …
3)MDT[1:0]=10
Table25.
Count 0 1 2 3 … 477 478 479 480
D/CX 0 1 1 1 … 1 1 1 1
D17 0R5 0B1 1R5 1B1 … 238R5 238B1 239R5 239B1
D16 0R4 0B0 1R4 1B0 … 238R4 238B0 239R4 239B0
D15 0R3 1R3 … 238R3 239R3
D14 0R2 1R2 … 238R2 239R2
D13 0R1 1R1 … 238R1 239R1
D12 0R0 1R0 … 238R0 239R0
D11 0G5 1G5 … 238G5 239G5
D10 0G4 1G4 … 238G4 239G4
D8 C7 0G3 1G3 … 238G3 239G3
D7 C6 0G2 1G2 … 238G2 239G2
D6 C5 0G1 1G1 … 238G1 239G1
D5 C4 0G0 1G0 … 238G0 239G0
D4 C3 0B5 1B5 … 238B5 239B5
D3 C2 0B4 1B4 … 238B4 239B4
D2 C1 0B3 1B3 … 238B3 239B3
D1 C0 0B2 1B2 … 238B2 239B2
4)MDT[1:0]=11
Table26.
Count 0 1 2 3 … 477 478 479 480
D/CX 0 1 1 1 … 1 1 1 1
D17 0R3 1R3 … 238R3 239R3
D16 0R2 1R2 … 238R2 239R2
D15 0R1 1R1 … 238R1 239R1
D14 0R0 1R0 … 238R0 239R0
D13 0G5 1G5 … 238G5 239G5
D12 0G4 1G4 … 238G4 239G4
D11 0G3 1G3 … 238G3 239G3
D10 0G2 1G2 … 238G2 239G2
D8 C7 0G1 1G1 … 238G1 239G1
D7 C6 0G0 1G0 … 238G0 239G0
D6 C5 0B5 1B5 … 238B5 239B5
D5 C4 0B4 1B4 … 238B4 239B4
D4 C3 0B3 1B3 … 238B3 239B3
D3 C2 0B2 1B2 … 238B2 239B2
D2 C1 0R5 0B1 1R5 1B1 … 238R5 238B1 239R5 239B1
D1 C0 0R4 0B0 1R4 1B0 … 238R4 238B0 239R4 239B0
The 8080-I system 18-bit parallel bus interface of GC9A01 can be selected by setting hardware pin IM[3:0] to
“0011”.The following shown figure is the example of interface with 8080-I MCU system interface.
Figure58.
CSX
D/CX
WRX
MPU RDX
Driver IC
D[17:0]
Different display data format is available for one color depth only supported by listed below.
- 65K-Colors, RGB 5, 6, 5 -bits input data.
- 262K-Colors, RGB 6, 6, 6 -bits input data.
1) 65K-Colors:16-bit/pixel(RGB 5, 6, 5 -bits input).
One pixel (3 sub-pixels) display data is sent by 1 transfer when DBI [2:0] bits of 3Ah register are set to “101”.
Table27.
Count 0 1 2 3 … 238 239 240
D/CX 0 1 1 1 … 1 1 1
D17
D16
D15 0R4 1R4 2R4 … 237R4 238R4 239R4
D14 0R3 1R3 2R3 … 237R3 238R3 239R3
D13 0R2 1R2 2R2 … 237R2 238R2 239R2
D12 0R1 1R1 2R1 … 237R1 238R1 239R1
D11 0R0 1R0 2R0 … 237R0 238R0 239R0
D10 0G5 1G5 2G5 … 237G5 238G5 239G5
D9 0G4 1G4 2G4 … 237G4 238G4 239G4
D8 0G3 1G3 2G3 … 237G3 238G3 239G3
D7 C7 0G2 1G2 2G2 … 237G2 238G2 239G2
D6 C6 0G1 1G1 2G1 … 237G1 238G1 239G1
D5 C5 0G0 1G0 2G0 … 237G0 238G0 239G0
D4 C4 0B4 1B4 2B4 … 237B4 238B4 239B4
D3 C3 0B3 1B3 2B3 … 237B3 238B3 239B3
D2 C2 0B2 1B2 2B2 … 237B2 238B2 239B2
D1 C1 0B1 1B1 2B1 … 237B1 238B1 239B1
D0 C0 0B0 1B0 2B0 … 237B0 238B0 239B0
The 8080-II system 18-bit parallel bus interface mode can be selected by settings IM [3:0] =”1010”. The
following shown figure is the example of interface with 8080- MCU system interface.
Figure59.
CSX
D/CX
WRX
MPU RDX
Driver IC
D[17:0]
Different display data format is available for one color depth only supported by listed below.
- 65K-Colors, RGB 5, 6, 5 -bits input data.
- 262K-Colors, RGB 6, 6, 6 -bits input data.
The 6-bit RGB interface is selected by setting the RIM bit to “1”. When RCM [1:0] are set to “10” and DE
mode is selected, the display operation is synchronized with VSYNC, HSYNC and DOTCLK signals. The
display data are transferred to the internal GRAM in synchronization with the display operation via 6-bit RGB
data bus (D [5:0]) according to the data enable signal (DE) when RCM [1:0] are set to “10”. the valid display
data is inputted in pixel unit via D [5:0] according to the VFP/VBP and HFP/HBP settings. Unused pins must
be connected to GND to ensure normally operation. Registers can be set by the SPI system interface.
RGB
Assignment R5 R4 R3 R2 R1 R0 G5 G4 G3 G2 G1 G0 B5 B4 B3 B2 B1 B0
GC9A01 has data transfer counters to count the first, second, third data transfer in 6-bit RGB interface mode.
The transfer counter is always reset to the state of first data transfer on the falling edge of VSYNC. If a
mismatch arises in the number of each data transfer, the counter is reset to the state of first data transfer at the
start of the frame (i.e. on the falling edge of VSYNC) to restart data transfer in the correct order from the next
frame. This function is expedient for moving picture display, which requires consecutive data transfer in light
of minimizing effects from failed data transfer and enabling the system to return to a normal state.
Note that internal display operation is performed in units of pixels (RGB: taking 3 inputs of
DOTCLK).Accordingly, the number of DOTCLK inputs in one frame period must be a multiple of 3 to
complete data transfer correctly. Otherwise it will affect the display of that frame as well as the next frame.
The 16-bit RGB interface is selected by setting the DPI [2:0] bits to “101”. When RCM [1:0] are set to “10”
and DE mode is selected, the display operation is synchronized with VSYNC, HSYNC and DOTCLK signals.
The display data is transferred to the internal GRAM in synchronization with the display operation via 16-bit
RGB data bus (D[17:13] & D[11:0]) according to the data enable signal (DE). The RGB interface SYNC mode
is selected by setting the RCM [1:0] to “11”, the valid display data is inputted in pixel unit via D[17:13] &
D[11:0] according to the VFP/VBP and HFP/HBP settings. The unused D12 and D0 pins must be connected to
GND for ensure normally operation. Registers can be set by the SPI system interface.
Figure62.
Input
D17 D16 D15 D14 D13 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1
Data
Write
Data D17 D16 D15 D14 D13 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1
Register
Look-up Table for 65k colors mapping (16-bit to 18-bit)
The 18-bit RGB interface is selected by setting the DPI [2:0] bits to “110”. When RCM [1:0] are set to “10”
and DE mode is selected, the display operation is synchronized with VSYNC, HSYNC and DOTCLK signals.
The display data are transferred to the internal GRAM in synchronization with the display operation via 18-bit
RGB data bus (D [17:0]) according to the data enable signal (DE) when RCM [1:0] are set to “10”. The RGB
interface SYNC mode is selected by setting the RCM [1:0] to “11”, the valid display data is inputted in pixel
unit via D[17:0] according to the VFP/VBP and HFP/HBP settings. Registers can be set by the SPI system
interface.
Figure63.
Input
D17 D16 D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0
Data
RGB
R5 R4 R3 R2 R1 R0 G5 G4 G3 G2 G1 G0 B5 B4 B3 B2 B1 B0
Assignment
5. Function Description
The display data RAM stores display dots and consists of 1,382,400 bits (320x18x240 bits). There is no
restriction on access to the RAM even when the display data on the same address is loaded to DAC. There will
be no abnormal visible effect on the display when there is a simultaneous Panel Read and Interface Read or
Write to the same location of the Frame Memory.
Every pixel (18-bit) data in GRAM is located by a (Page, Column) address (Y, X). By specifying the arbitrary
window address SC, EC bits and SP, EP bits, it is possible to access the GRAM by setting RAMWR or
RAMRD commands from start positions of the window address.
GRAM address for display panel position as shown in the following table
Table31.
(00,00)h (00,01)h …… … (00, 13D)h (00, 13E)h (00,13F)h
(01,00)h (01,01)h …… … (01, 13D)h (01, 13E)h (01, 13F)h
(02,00)h (02,01)h …… … (02, 13D)h (02, 13E)h (02, 13F)h
(03,00)h (03,01)h …… … (03, 13D)h (03, 13E)h (03, 13F)h
. . . . . . . . . . . .
. . . . . .
D5 D6 D7 CASET PASET
0 0 0 Direct to Physical Column Pointer Direct to Physical Page Pointer
0 0 1 Direct to Physical Column Pointer Direct to (239-Physical Page Pointer)
0 1 0 Direct to (239-Physical Column Pointer) Direct to Physical Page Pointer
0 1 1 Direct to (239-Physical Column Pointer) Direct to (239-Physical Page Pointer)
1 0 0 Direct to Physical Page Pointer Direct to Physical Column Pointer
1 0 1 Direct to (239-Physical Page Pointer) Direct to Physical Column Pointer
1 1 0 Direct to Physical Page Pointer Direct to (239-Physical Column Pointer)
1 1 1 Direct to (239-Physical Page Pointer) Direct to (239-Physical Column Pointer)
Condition Column Counter Page counter
When RAMW R/RAMRD command is accepted Return to “Start column” Return to “Start Page”
Complete Pixel Read/Write action Increment by 1 No change
The Column values is large than “End Column” Return to “Start column” Increment by 1
The Page counter is large than “End Page” Return to “Start column” Return to “Start Page”
By setting the SS, the relation between the source output channel and the GRAM address can be changed as
reverse display. By setting the GS , the relation between the gate output channel and the GRAM address can be
changed as reverse display. By setting the BGR, the relation between the source output channel and the <R>,
<G>, <B> dot allocation can be reversed for different LCD color filter arrangement.
The following Tables show relations among the GRAM data allocation, the source output channel, and the R,
G, B dot allocation.
GRAM X address and display panel position:
GC9A01 supports three kinds of display mode: one is Normal Display Mode, the other is Partial Display Mode,
and Scrolling Display Mode.
In this mode, content of the frame memory within an area where column pointer is 0000h to 00EFh and page
pointer is 0000h to 00EFh is displayed.
To display a dot on leftmost top corner, store the dot data at (column pointer, page pointer) = (0,0)
Figure66.
When setting R37h, the scrolling display mode is active, and the vertical scrolling display
is specified by TFA, VSA ,BFA bits (R33h) and VSP bits (R37h).
There is defined different kind of updating orders for display in RGB interface mode
(RCM [1:0] =’1x’).
These updating are controlled by MY and MX bits. Data streaming direction from the host to the display is
described in the following figure.
Figure74.
S
Data stream from RGB
Interface is like in this figure
Start Point
(0,0)
End Point
E
(X,Y)
Physical
(0,0 ) Point Start Point
(0,0)
S
End Point
(X,Y)
E
S
Start Point
(0,0)
Physical
(0,0 ) Point
Start Point
(0,0)
Rules for updating order on display active area in RGB interface display mode:
Table37.
Condition Horizontal Counter Vertical Counter
An active VS signal is received Return to 0 Return to 0
Single Pixel information of the active area is
Increment by 1 No change
received
An active HS signal between two active area lines Return to 0 Increment by 1
The Horizontal counter value is larger than X and Return to 0 “Start
Return to “Start Page”
the Vertical counter value is larger than Y Column”
Note: Pixel order is RGB on the display.
The Tearing Effect output line supplies to the MPU a Panel synchronization signal. This signal can be enabled
or disabled by the Tearing Effect Line Off & On commands. The mode of the Tearing Effect signal is defined
by the parameter of the Tearing Effect Line On command. The signal can be used by the MPU to synchronize
Frame Memory Writing when displaying video images.
Mode 1, The Tearing Effect Output signal consists of V-Blanking Information only:
Figure79.
Tvdl Tvdh
tVdh= The LCD display is not updated from the Frame Memory
tvdl = The LCD display is updated from the Frame Memory (except Invisible Line – see below)
Mode 2, The Tearing Effect Output signal consists of V-Blanking and H-Blanking
Information, there is one V-sync and 240 H-sync pulses per field.
Figure80.
thdh= The LCD display is not updated from the Frame Memory
thdl= The LCD display is updated from the Frame Memory (except Invisible Line – see above)
Tvdl Tvdh
Vertical Timing
Thdh Thdl
Horizontal Timing
tr tf
0.8*IOVCC 0.8*IOVCC
0.2*IOVCC 0.2*IOVCC
The Tearing Effect Output Line is fed back to the MCU and should be used to avoid Tearing Effect.
The GC9A01 contains a 360 channels of source driver (S1~S360) which is used for driving the source line of
TFT LCD panel. The source driver converts the digital data from GRAM into the analog voltage for 360
channels and generates corresponding
gray scale voltage output, which can realize a 262K colors display simultaneously. Since the output circuit of
this source driver incorporates an operational amplifier, a positive and a negative voltage can be alternately
outputted from each channel.
The GC9A01 contains a 32 gate channels of gate driver (G1~G32) which is usedfor driving the gate. The gate
driver level is VGH when scan some line, VGL the other lines.
GS: Sets the direction of scan by the gate driver, The scan direction determined by GS = 0 can be reversed by
setting GS = 1.
SM: Sets the gate driver pin arrangement in combination with the GS bit to select the optimal scan mode for
the module.
Table39.
The power circuit of GC9A01 is used to generate supply voltages for LCD panel driving.
Figure83.
VCL Step
circuit3
AVDD
AVEE
Step
circuit1 BVDD
BVEE
VCI
VSSB
VGL
RVDD
Reference Voltage Step
Generation Circuit circuit2 VGH
VGH (5*VCI)
AVDD (2*VCI)
BVDD
VCI (2.4~3.3V)
VREGP
VCL (-VCI)
VREGN
AVEE BVEE
(-2*VCI) (-2*VCI)
VGL (-4*VCI)
GC9A01 incorporates the γ-correction function to display 262,144 colors for the LCD panel. The γ-correction
is performed with 3 groups of registers determining eight reference grayscale levels, which are gradient
adjustment, amplitude adjustment and fine-adjustment registers for positive and negative polarities, to make
GC9A01 available with liquid crystal panels of various characteristics.
Figure85.
VREG1A
VP0 4-bit
VN63
DAC V0
VP1
VN62 6-bit
DAC V1
VP2
VN61 6-bit
DAC V2
VP4
4-bit
V3
VN59
DAC V4
VP6
VN57 5-bit V5
VP13 DAC V6
VN50 4-bit V[7:12]
DAC V13
VP20
VN43 7-bit V[14:19]
DAC V20
V[21:26]
VP27
VN36 4-bit
DAC V27
V[28:35]
VP36 4-bit
VN27
DAC V36
V[37:42]
VP43
VN20 7-bit
DAC V43
VP50
4-bit
V[44:49]
VN13
DAC V50
VP57 V[51:56]
VN6 5-bit
VP59 DAC
V57
VN4 4-bit V58
DAC V59
VP60
VN3 6-bit V60
DAC V61
VP61
VN2 6-bit
DAC V62
VP63 4-bit
VN0
DAC V63
VREG1B
VREGP
VP0 4-bit
VN63
DAC V0
VP1
VN62 6-bit
DAC V1
VP2
VN61 6-bit
DAC V2
VP4
4-bit
V3
VN59
DAC V4
VP6
VN57 5-bit V5
VP13 DAC V6
VN50 4-bit V[7:12]
DAC V13
VP20
VN43 7-bit V[14:19]
DAC V20
V[21:26]
VP27
VN36 4-bit
DAC V27
V[28:35]
VP36 4-bit
VN27
DAC V36
V[37:42]
VP43
VN20 7-bit
DAC V43
VP50
4-bit
V[44:49]
VN13
DAC V50
VP57 V[51:56]
VN6 5-bit
VP59 DAC
V57
VN4 4-bit V58
DAC V59
VP60
VN3 6-bit V60
DAC V61
VP61
VN2 6-bit
DAC V62
VP63 4-bit
VN0
DAC V63
VREGN
V63
Positive polarity
Source output levels
Negative polarity
V0
6 level modes are defined they are in order of Maximum Power consumption to Minimum Power
Consumption:
1. Normal Mode On (full display), Idle Mode Off, Sleep Out.
In this mode, the display is able to show maximum 262,144 colors.
2. Partial Mode On, Idle Mode Off, Sleep Out.
In this mode part of the display is used with maximum 262,144 colors.
3. Normal Mode On (full display), Idle Mode On, Sleep Out.
In this mode, the full display area is used but with 8 colors.
4. Partial Mode On, Idle Mode On, Sleep Out.
In this mode, part of the display is used but with 8 colors.
5. Sleep In Mode.
In this mode, the DC : DC converter, Internal oscillator and panel driver circuit are stopped. Only the
MCU interface and memory works with IOVCC power supply. Contents of the memory are safe.
6. Power Off Mode.
In this mode, both VCI and IOVCC are removed.
Note1: Transition between modes 1-5 is controllable by MCU commands. Mode 6 is entered only when both
Power supplies are removed.
Figure89.
Normal display mode ON =NORON
Partial mode ON = PLTON Power ON sequence
Idle mode OFF =IDMON HW reset
Sleep OUT = SLPOUT SW reset
Sleep IN = SLPIN
SLPIN
Sleep OUT Sleep IN
Normal display mode ON SLPOUT Normal display mode ON
Idle mode ON Idle mode ON
SLPIN
Sleep OUT Sleep IN
Partial mode ON SLPOUT Partial mode ON
Idle mode OFF Idle mode OFF
Note 1: There is not any abnormal visual effect when there is changing from one power mode to another
power mode.
Note 2: There is not any limitation, which is not specified by User, when there is changing from one power
mode to another power mode.
There is an external output signal from brightness block, LEDPWM to control the LED driver IC in order to
control display brightness.
There are resister bits, DBV[7:0] of R51h, for display brightness of manual brightness setting. The LEDPWM
duty is calculated as DBV[7:0]/255 x period (affected by OSC frequency).
For example: LEDPWM period = 3ms, and DBV[7:0] = ‘200DEC’. Then LEDPWM duty = 200 / 255=78.1%.
Correspond to the LEDPWM period = 3 ms, the high-level of LEDPWM (high effective) = 2.344ms, and the
low-level of LEDPWM = 0.656ms.
Figure90.
One period
ON
Display
LED PWM Brightness
OFF
Table40.
Output or Bi-directional
After Power On After Hardware Reset
pins
DB17 to DB0 (Output driver) High-Z (Inactive) High-Z (Inactive )
SDA High-Z (Inactive) High-Z (Inactive)
SDO High-Z (Inactive) High-Z (Inactive)
TE Low Low
LEDPWM Low Low
Characteristics of output pins
Table41.
Input During Power After After Hardware During Power
pins On Process Power On Reset Off Process
RESX Input valid Input valid Input valid Input valid
CSX Input invalid Input valid Input valid Input invalid
WRX Input invalid Input valid Input valid Input invalid
RDX Input invalid Input valid Input valid Input invalid
D/CX Input invalid Input valid Input valid Input invalid
SDA Input invalid Input valid Input valid Input invalid
VSYNC Input invalid Input valid Input valid Input invalid
HSYNC Input invalid Input valid Input valid Input invalid
DE Input invalid Input valid Input valid Input invalid
DOTCLK Input invalid Input valid Input valid Input invalid
D[17:0] Input invalid Input valid Input valid Input invalid
IM[3:0] Input invalid Input valid Input valid Input invalid
Characteristics of input pins
6. Command
0 1 ↑ XX 1 1 0 1 1 0 1 1 DBh
Read ID2 1 ↑ 1 XX X X X X X X X X XX
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Flow Chart
RDDIDIF(04) Co mmand
Host Parameter
Driver Display
Sequential transfer
tttransfertransfer
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register
Partial Mode On, Idle Mode Off, Sleep Out Yes
Availability
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
It takes 120msec to get into Sleep In mode after SLPIN command issued.
Co mmand
SPLIN (10h)
Stop DC/DC Parameter
Converter
Display
Flow Chart Display whole blank screen
(Automatic No effect to DISP ON/OFF Stop Internal
commands) Oscillator Action
Drain charge
Mode
from LCD Sleep In Mode
panel
Sequential transfer
tttransfertransfer
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Start Internal
Oscillator Display
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Description
X = Don’t care
Restriction This command has no effect when module already is inversion OFF mode.
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Command
Display Inversion On Mode
Parameter
Display
Action
Mode
Display Inversion Off Mode
Sequential transfer
X = Don’t care
Restriction This command has no effect when module already is inversion ON mode.
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Command
Display Inversion Off Mode
Parameter
Display
Action
Mode
Display Inversion On Mode
Sequential transfer
Description
X = Don’t care
Restriction This command has no effect when module is already in display off mode.
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Command
Display On Mode
Parameter
Display
Action
Mode
Display Off Mode
Sequential transfer
29h Display ON
D/CX RDX WRX D17-8 D7 D6 D5 D4 D3 D2 D1 D0 HEX
Command 0 1 ↑ XX 0 0 1 0 1 0 0 1 29h
Parameter No Parameter
This command is used to recover from DISPLAY OFF mode. Output from the Frame
Memory is enabled.
This command makes no change of contents of frame memory.
This command does not change any other status.
memory Display Panel
Description
X = Don’t care
Restriction This command has no effect when module is already in display on mode.
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Command
Display Off Mode
Parameter
Display
Flow Chart DISPON(29h)
Action
Mode
Display ON Mode
Sequential transfer
Description
X = Don’t care
SC [15:0] always must be equal to or less than EC [15:0].
Restriction Note 1: When SC [15:0] or EC [15:0] is greater than 013Fh (When MADCTL’s B5 = 0) or 00EFh
(When MADCTL’s B5 = 1), data of out of range will be ignored
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
CASET(2Ah)
Command
PASET(2Bh)
If
Needed Parameter
Mode
RAMWR(2Ch)
Sequential transfer
Image Data If
Needed
D1[17:0],D2[17:0]..Dn[17:0]
Any Commend
Sc[15:0]
Description
EC[15:0]
X = Don’t care
SP [15:0] always must be equal to or less than EP [15:0]
Restriction Note 1: When SP [15:0] or EP [15:0] is greater than 00EFh (When MADCTL’s B5 = 0) or 013Fh
(When MADCTL’s B5 = 1), data of out of range will be ignored.
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Default
CASET(2Ah)
If
Needed
Command
PASET(2Bh)
Parameter
Mode
RAMWR(2Ch)
Sequential transfer
Image Data If
Needed
D1[17:0],D2[17:0]..Dn[17:0]
Any Commend
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Command
PASET(2Bh)
Parameter
Mode
RAMWR(2Ch)
Sequential transfer
Image Data
D1[17:0],D2[17:0]..Dn[17:0]
Any Commend
Start Row
SR[15:0]
Partial
Area
Etart Row
ER[15:0]
Description
Etart Row
ER[15:0]
Partial
Area
Start Row
SR[15:0]
Partial
Area
Etart Row
ER[15:0]
Start Row
SR[15:0]
Partial
Area
If End Row = Start Row then the Partial Area will be one row deep.
X = Don’t care.
Restriction SR [15…0] and ER [15…0] cannot be 0000h nor exceed 013Fh.
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Default Value
Status
SR [15:0] ER [15:0]
Default Power On Sequence 16’h0000h 16’h00EFh
SW Reset 16’h0000h 16’h00EF h
HW Reset 16’h0000h 16’h00EF h
PLTAR(30h)
Command
Action
PTLON(12h)
Mode
DISPOFF(28h)
Command
Parameter
NORON(13h)
Display
RAMWR(2Ch)
Mode
DISPON(29h)
Scroll Area
Description VSA[15:0]
Scroll Area
VSA[15:0]
X = Don’t care.
Restriction
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Default Value
Status
TFA [15:0] VSA [15:0]
Default Power On Sequence 16’h0000h 16’h00F0h
SW Reset 16’h0000h 16’h00F 0h
HW Reset 16’h0000h 16’h00F 0h
VSCRDEF (33h)
CASET(2Ah)
Only
required
1st & 2nd parameter : for nonrolling
scrolling
SC[15:0]
Chart EP[15:0]
Action
MADCTL
Mode
Optional : It may be
necessary to
Parameter redefine the Frame
Memory Write Sequential transfer
Direction
RAMRW(2Ch)
VSCRSADD(37h)
Scroll Mode
Note : The Frame Memory Window size ,must be defined correctly otherwise undesirable image will
be displayed.
2.Continuous Scroll :
CASET(2Ah)
Display
PASET(2Bh)
Action
1st & 2nd parameter :
SP[15:0]
Mode
RAMRW(2Ch)
VSCRSADD(37h)
(Optional )
DISPOFF(28h) To prevent Tearing Effect Image
Display
MORON(12h)/
PTLON(12h)
Scroll Mode
RAMRW(2Ch)
DISON(29h)
Note: Scroll Mode can be left by both the Normal Display Mode ON (13h) and Partial Mode ON
(12h) commands.
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
TE Line Output ON
Command
Parameter
TEOFF(34h)
Display
Flow Chart TE Line Output OFF
Action
Mode
Sequential transfer
When M=0:
The Tearing Effect Output line consists of V-Blanking information only:
tvdl tvdh
When M=1:
The Tearing Effect Output Line consists of both V-Blanking and H-Blanking information:
tvdl tvdh
Note: During Sleep In Mode with Tearing Effect Line On, Tearing Effect Output pin will be
active Low.
X = Don’t care.
Restriction This command has no effect when Tearing Effect output is already ON
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Parameter
TEON(35h)
Display
Flow Chart 1st Parameter: M bit
Action
TE Line Output ON
Mode
Sequential transfer
MX Column Address Order These 3 bits control MCU to memory write/read direction.
MV Row / Column Exchange
ML Vertical Refresh Order LCD vertical refresh direction control.
Note: When BGR bit is changed, the new setting is active immediately without update the content in
Frame Memory again.
Description
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Command
MADCTR(36h) Parameter
Display
Flow Chart 1st Parameter: MY, MX, MV, ML, RGB, MH
Action
Mode
Sequential transfer
Description
When MADCTL B4=1
Example:
When Top Fixed Area = Bottom Fixed Area = 00, Vertical Scrolling Area = 240 and VSP=’3’.
Note: (1) When new Pointer position and Picture Data are sent, the result on the display will
happen at the next Panel Scan to avoid tearing effect. VSP refers to the Frame Memory line
Pointer.
(2) This command is ignored when the GC9A01 enters Partial mode.
X = Don’t care
Restriction This command has no effect when Tearing Effect output is already ON
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out No
Partial Mode On, Idle Mode On, Sleep Out No
Sleep In Yes
Default Value
Status
VSP [15:0]
Default Power On Sequence 16’h0000h
SW Reset 16’h0000h
HW Reset 16’h0000h
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Command
Idle mode on
Parameter
IDMOFF(38h) Display
Flow Chart
Idle mode off Action
Mode
Sequential transfer
Description
Memory Contents vs. Display Color
R5 R4 R3 R2 G5 G4 G3 G2 B5 B4 B3 B2
R1 R0 G1 G0 B1 B0
Black 0XXXXX 0XXXXX 0XXXXX
Blue 0XXXXX 0XXXXX 1XXXXX
Red 1XXXXX 0XXXXX 0XXXXX
Magenta 1XXXXX 0XXXXX 1XXXXX
Green 0XXXXX 1XXXXX 0XXXXX
Cyan 0XXXXX 1XXXXX 1XXXXX
Yellow 1XXXXX 1XXXXX 0XXXXX
White 1XXXXX 1XXXXX 1XXXXX
X = Don’t care.
Restriction This command has no effect when module is already in idle off mode.
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Normal Mode On, Idle Mode On, Sleep Out Yes
Register
Partial Mode On, Idle Mode Off, Sleep Out Yes
Availability
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Command
Idle mode off
Parameter
IDMON(39h) Display
Flow Chart
Idle mode on Action
Mode
Sequential transfer
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Default Value
Status
DPI [2:0] DBI [2:0]
Default Power On Sequence 3’b110 3’b110
SW Reset No Change No Change
HW Reset 3’b110 3’b110
Command
COLMOD (3Ah)
Parameter
Mode
Sequential transfer
3Ch write_memory_continue
D RD WR D17-8 D7 D6 D5 D4 D3 D2 D1 D0 HEX
/C X X
X
D1[17..
Command 0 1 ↑ 0 0 1 1 1 1 0 0 3Ch
8]
1st Dx[17.. D1[ D1[ D1[ D1[ D1[ D1[ D1[ D1[ 0003F
1 1 ↑
Parameter 8] 7] 6] 5] 4] 3] 2] 1] 0] F
Xth D1[17.. Dx[ Dx[ Dx[ Dx[ Dx[ Dx[ Dx[ Dx[ 0003F
1 1 ↑
Parameter 8] 7] 6] 5] 4] 3] 2] 1] 0] F
Nth Dn[17.. Dn[ Dn[ Dn[ Dn[ Dn[ Dn[ Dn[ Dn[ 0003F
1 1 ↑
Parameter 8] 7] 6] 5] 4] 3] 2] 1] 0] F
This command transfers image data from the host processor to the display module’s frame
memory continuing from the
pixel location following the previous write_memory_continue or write_memory_start
command.
If set_address_mode B5 = 0:
Data is written continuing from the pixel location after the write range of the previous
write_memory_start or
write_memory_continue. The column register is then incremented and pixels are written to the
frame memory until the
column register equals the End Column (EC) value. The column register is then reset to SC and
the page register is
incremented. Pixels are written to the frame memory until the page register equals the End Page
(EP) value and the
column register equals the EC value, or the host processor sends another command. If the
Description number of pixels exceeds (EC –SC + 1) * (EP – SP + 1) the extra pixels are ignored.
If set_address_mode B5 = 1:
Data is written continuing from the pixel location after the write range of the previous
write_memory_start or
write_memory_continue. The page register is then incremented and pixels are written to the
frame memory until the page register equals the End Page (EP) value. The page register is then
reset to SP and the column register is incremented. Pixels are written to the frame memory until
the column register equals the End column (EC) value and the page register equals the EP value,
or the host processor sends another command. If the number of pixels exceeds (EC – SC + 1) *
(EP –SP + 1) the extra pixels are ignored.
Sending any other command can stop frame Write.
Frame Memory Access and Interface setting (B3h), WEMODE=0
When the transfer number of data exceeds (EC-SC+1)*(EP-SP+1), the exceeding data will be
ignored.
Frame Memory Access and Interface setting (B3h), WEMODE=1
LCD-DST-3014 GC9A01 Datasheet V1.0 Preliminary 137 / 192
GC9A01 Datasheet
When the transfer number of data exceeds (EC-SC+1)*(EP-SP+1), the column and page number
will be reset, and the
exceeding data will be written into the following column and page.
A write_memory_start should follow a set_column_address, set_page_address or
Restriction set_address_mode to define the write
address. Otherwise, data written with write_memory_continue is written to undefined addresses.
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Command
write_memory_continue
Parameter
Mode
Sequential transfer
44h Set_Tear_Scanline
D/CX RDX WRX D17-8 D7 D6 D5 D4 D3 D2 D1 D0 HEX
Command 0 1 ↑ XX 0 1 0 0 0 1 0 0 44h
st
1 STS
1 1 ↑ XX 0 0 0 0 0 0 0 00
Parameter [8]
2nd STS STS STS STS STS STS STS STS
1 1 ↑ XX 00
Parameter [7] [6] [5] [4] [3] [2] [1] [0]
This command turns on the display Tearing Effect output signal on the TE signal line when the
display reaches line equal the value of STS[8:0]
tvdl tvdh
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
TE Output On or Off
Command
Parameter
Set_tear_scanline
Display
Flow Chart Send 1st parameter STS[8]
Action
Sequential transfer
TE Output Nth line
45h Get_Scanline
RD WR D17- D7 D6 D5 D4 D3 D2 D1 D0 HE
D/CX
X X 8 X
Command 0 1 ↑ XX 0 1 0 0 0 1 0 1 45h
GT
1st
1 ↑ 1 XX 0 0 0 0 0 0 0 S 00
Parameter
[8]
GT GT GT GT GT GT GT GT
2nd
1 ↑ 1 XX S S S S S S S S 00
Parameter
[7] [6] [5] [4] [3] [2] [1] [0]
This command returns the setting value of STS[8:0] .
Description
When in Sleep Mode, the value returned by get_scanline is undefined.
Restriction None
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register
Normal Mode On, Idle Mode On, Sleep Out Yes
Availabilit
Partial Mode On, Idle Mode Off, Sleep Out Yes
y
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
get_scanline Command
Parameter
Wait 3us
Display
Flow Chart
Dummy Read
Action
Sequential transfer
Send 2nd parameter GTS[7:0]
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
WRDISBV Command
Parameter
DBV[7:0]
Display
Flow
Chart
New Display Brightness Value Action
Loaded
Mode
Sequential transfer
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Default Value
Status
BCTRL DD BL
Default Power On Sequence 1’b0 1’b0 1’b0
SW Reset 1’b0 1’b0 1’b0
HW Reset 1’b0 1’b0 1’b0
WRCTRLD Command
Parameter
BCTRL,DD,BL
Display
Flow Chart
New Control Action
Value Loaded
Mode
Sequential transfer
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Default Value
Status
(After MTP program)
Default Power On Sequence 8’h00
SW Reset 8’h00
HW Reset 8’h00
Command
RDID3(DCh)
Host Parameter
Driver Display
Flow Chart
1st Parameter: Dummy Read Action
2nd Parameter: Send ID3[7:0]
Mode
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Default Value
Status
(After MTP program)
Default Power On Sequence 8’h9A
SW Reset 8’h9A
HW Reset 8’h9A
Command
RDID3(DCh)
Host Parameter
Driver Display
Flow Chart
1st Parameter: Dummy Read Action
2nd Parameter: Send ID3[7:0]
Mode
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Default Value
Status
(After MTP program)
Default Power On Sequence 8’h01
SW Reset 8’h01
HW Reset 8’h01
Command
RDID3(DCh)
Host Parameter
Driver Display
Flow Chart
1st Parameter: Dummy Read Action
2nd Parameter: Send ID3[7:0]
Mode
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Default Value
Status RCM[1:
VSPL HSPL DPL EPL
0]
Default
Power On Sequence 2’b00 1’b0 1’b0 1’b0 1’b1
SW Reset 2’b00 1’b0 1’b0 1’b0 1’b1
HW Reset 2’b00 1’b0 1’b0 1’b0 1’b1
11101 30
11110 31
11101 30
11110 31
11111 32
HBP Number of HSYNC of f ont/back
[4:0] porch
11101 30
11110 31
11111 32
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Default Value
Status
VFP [6:0] VBP [6:0] HBP [4:0]
Default Power On Sequence 7’h08 7’h08 5’h14
SW Reset 7’h08 7’h08 5’h14
HW Reset 7’h08 7’h08 5’h14
GS: Sets the direction of scan by the gate driver in the range determined by SCN [4:0] and NL
[4:0]. The scan direction determined by GS = 0 can be reversed by setting GS = 1.
GS Gate Output Scan Direction
0 G1→G32
1 G32→G1
Description
SM: Sets the gate driver pin arrangement in combination with the GS bit to select the optimal
scan mode for the module
NL [5:0]: Sets the number of lines to drive the LCD at an interval of 8 lines. The GRAM
address mapping is not affected
by the number of lines set by NL [5:0]. The number of lines must be the same or more than the
number of lines necessary
for the size of the liquid crystal panel.
LCD Drive LCD Drive
NL [5:0] Line NL [5:0] Line
Setting
0 0 0 0 0 0 prohibited 0 1 0 1 0 1 176 lines
0 0 0 0 0 1 16 lines 0 1 0 1 1 0 184 lines
0 0 0 0 1 0 24 lines 0 1 0 1 1 1 192 lines
0 0 0 0 1 1 32 lines 0 1 1 0 0 0 200 lines
Default Value
Status
Default - GS SS SM
Power On Sequence - 1’b0 1’b0 1’b0
HW Reset - 1’b0 1’b0 1’b0
Note: During Sleep In Mode with Tearing Effect Line On, Tearing Effect Output pin will be
active Low.
X = Don’t care.
Restriction This command has no effect when Tearing Effect output is already ON
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Parameter
TEON(35h)
Display
Flow Chart 1st Parameter: M bit
Action
TE Line Output ON
Mode
Sequential transfer
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Default Value
Status
MDT[1:0] DM [1:0] RM RIM
Default
Power On Sequence 2’b00 2’b00 1’b0 1’b0
SW Reset 2’b00 2’b00 1’b0 1’b0
HW Reset 2’b00 2’b00 1’b0 1’b0
Status Availability
Register Normal Mode On, Idle Mode Off, Sleep Out Yes
Availabilit Normal Mode On, Idle Mode On, Sleep Out Yes
y Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Default Value
Status
DINV[3:0]
Default Power On
4’h1
Sequence
SW Reset 4’h1
HW Reset 4’h1
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register
Normal Mode On, Idle Mode On, Sleep Out Yes
Availability
Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Default Value
Status
2DATA_EN 2DATA_MDT[2:0]
Default
Power On Sequence 1’b0 3’b000
SW Reset 1’b0 3’b000
HW Reset 1’b0 3’b000
VCIRE: Select the external reference voltage Vci or internal reference voltage VCIR.
Description VCIRE=0 Internal reference voltage 2.5V (default)
VCIRE =1 External reference voltage Vci
Default Value
Status
VCIRE
Default Power On Sequence 1’b0
SW Reset 1’b0
HW Reset 1’b0
Set the voltage level value to output the VREG1A and VREG1B OUT level, which is a
reference level for the grayscale voltage level.(Table is valid when vrh=0x28)
VREG1A=(vrh+vbp_d)*0.02+4
VREG1B=vbp_d*0.02+0.3
vreg1_vbp_d[6:0] VREG1A/V VREG1B/V
7'h00 4.8 0.3
Description
… … …
N (N+40)*0.02+4 N*0.02+0.3
… … …
7’h3C 6 1.5
… …
7’h7F 7.34 2.84
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register
Normal Mode On, Idle Mode On, Sleep Out Yes
Availability
Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Default Value
Status
vreg1_vbp_d[6:0]
Default Power On Sequence 7h3c
SW Reset 7h3c
HW Reset 7h3c
Set the voltage level value to output the VREG2A OUT level, which is a reference level for
the grayscale voltage level(Table is valid when vrh=0x28)
VREG2A=(vbn_d-vrh)*0.02-3.4
VREG2B=vbn_d*0.02+0.3
vreg1_vbn_d[6:0] VREG2A/V VREG2B/V
7'h00 -4.2 0.3
Description
… … …
N N*0.02-4.2 N*0.02+0.3
… … …
7’h3C -3 1.5
… … …
7’h7F -1.66 2.84
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register
Normal Mode On, Idle Mode On, Sleep Out Yes
Availability
Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Default Value
Status
vreg1_vbn_d[6:0]
Default Power On Sequence 7’h3C
SW Reset 7’h3C
HW Reset 7’h3C
Set the voltage level value to output the VREG1A OUT level, which is a reference level for
the grayscale voltage level. (Table is valid when vbp_d=0x3C and vbn_d=0x3C)
VREG1A=(vrh+vbp_d)*0.02+4
VREG2A=(vbn_d-vrh)*0.02-3.4
vrh[5:0] VREG1A/V VREG2A/V
6'h00 5.2 -2.2
Description
… … …
N (N+60)*0.02+4 (100-N)*0.02-4.2
… … …
6’h28 6 -3
… … …
6’h3F 6.46 -3.46
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register
Normal Mode On, Idle Mode On, Sleep Out Yes
Availability
Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Default Value
Status
vrh[5:0]
Default Power On Sequence 6’h28
SW Reset 6’h28
HW Reset 6’h28
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Default Value
Status
vdd_ad[3:0]
Default Power On Sequence 4’b48
SW Reset 4’b48
HW Reset 4’b48
Inter_command is low
Command
write command
Parameter
Inter register enable 1 (FEh)
Description
Display
write command
Inter register enable 2 (EFh) Action
Mode
Inter_command is high
Sequential transfer
Restriction
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Default
Inter_command is low
Command
write command
Parameter
Inter register enable 1 (FEh)
Description
Display
write command
Inter register enable 2 (EFh) Action
Mode
Inter_command is high
Sequential transfer
Restriction
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Default
F0h SET_GAMMA1
D/C RD WRX D17-8 D7 D6 D5 D4 D3 D2 D1 D0 HE
X X X
Command 0 1 ↑ XX 1 1 1 1 0 0 0 0 F0h
dig2gam_d
1st Parameter 1 1 ↑ XX ig2j0_n[1: dig2gam_vr1_n[5:0] 80
0]
dig2gam_d
2nd
1 1 ↑ XX ig2j1_n[1: dig2gam_vr2_n[5:0] 03
Parameter
0]
3st Parameter 1 1 ↑ XX dig2gam_vr4_n[4:0] 08
nd
4 1 ↑ XX
1 dig2gam_vr6_n[4:0] 06
Parameter
5st Parameter 1 1 ↑ XX dig2gam_vr0_n[3:0] dig2gam_vr13_n[3:0] 05
nd
6 1 ↑ XX
1 dig2gam_vr20_n[6:0] 2B
Parameter
dig2gam_dig2j0_n[1:0]: γ gradient adjustment register for negative polarity
dig2gam_dig2j1_n[1:0]: γ gradient adjustment register for negative polarity
dig2gam_vr0_n[3:0]: γ gradient adjustment register for negative polarity
dig2gam_vr1_n[5:0]: γ gradient adjustment register for negative polarity
Description dig2gam_vr2_n[5:0]: γ gradient adjustment register for negative polarity
dig2gam_vr4_n[4:0]: γ gradient adjustment register for negative polarity
dig2gam_vr6_n[4:0]: γ gradient adjustment register for negative polarity
dig2gam_vr13_n[3:0]: γ gradient adjustment register for negative polarity
dig2gam_vr20_n[6:0]: γ gradient adjustment register for negative polarity
Restriction Inter_command should be set high to enable this command
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mode On, Id e Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
F1h SET_GAMMA2
D/C RD WRX D17-8 D7 D6 D5 D4 D3 D2 D1 D0 HE
X X X
Command 0 1 ↑ XX 1 1 1 1 0 0 0 1 F1h
st
1 Parameter 1 1 ↑ XX dig2gam_vr43_n[6:0] 41
nd
2 1 ↑ XX dig2gam_vr27_n[
1 dig2gam_vr57_n[4:0] 97
Parameter 2:0]
1 ↑ XX dig2gam_vr36_n[
3st Parameter 1 dig2gam_vr59_n[4:0] 98
2:0]
4nd 1 ↑ XX
1 dig2gam_vr61_n[5:0] 13
Parameter
5st Parameter 1 1 ↑ XX dig2gam_vr62_n[5:0] 17
nd
6 1 ↑ XX
1 dig2gam_vr50_n[3:0] dig2gam_vr63_n[3:0] CD
Parameter
dig2gam_vr43_p[6:0]: γ gradient adjustment register for negative polarity
dig2gam_vr27_p[2:0]: γ gradient adjustment register for negative polarity
dig2gam_vr57_p[4:0]: γ gradient adjustment register for negative polarity
dig2gam_vr59_p[4:0]: γ gradient adjustment register for negative polarity
Description dig2gam_vr36_p[2:0]: γ gradient adjustment register for negative polarity
dig2gam_vr61_p[5:0]: γ gradient adjustment register for negative polarity
dig2gam_vr62_p[5:0]: γ gradient adjustment register for negative polarity
dig2gam_vr50_p[3:0]: γ gradient adjustment register for negative polarity
dig2gam_vr63_p[3:0]: γ gradient adjustment register for negative polarity
Restriction Inter_command should be set high to enable this command
Status Availability
Normal Mode On, Idle Mode Off, Sleep Out Yes
Register Normal Mo e On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Default Value
dig2gam_ dig2gam_ dig2gam_ dig2gam_ dig2gam_
dig2gam_v
Status vr27_p[2: vr57_p[4: vr59_p[4: vr36_p[2: vr61_p[5:
r43_p[6:0]
0] 0] 0] 0] 0]
Default
Power On
7’h41 3’h04 5’h17 5’h18 3’h04 6’h13
Sequence
SW Reset 7’h41 3’h04 5’h17 5’h18 3’h04 6’h13
HW
7’h41 3’h04 5’h17 5’h18 3’h04 6’h13
Reset
Default Value
dig2gam_ dig2gam_
dig2gam_v
Status vr50_p[3: vr63_p[3:
r62_p[5:0]
0] 0]
Default Power On
6’h17 4’h0C 4’h0D
Sequence
SW Reset 6’h17 4’h0C 4’h0D
HW
6’h17 4’h0C 4’h0D
Reset
F2h SET_GAMMA3
D/C RD WRX D17-8 D7 D6 D5 D4 D3 D2 D1 D0 HE
X X X
Command 0 1 ↑ XX 1 1 1 1 0 0 1 0 F2h
dig2gam_d
1st Parameter 1 1 ↑ XX ig2j0_p[1: dig2gam_vr1_p[5:0] 40
0]
dig2gam_d
2nd
1 1 ↑ XX ig2j1_p[1: dig2gam_vr2_p[5:0] 03
Parameter
0]
3st Parameter 1 1 ↑ XX dig2gam_vr4_p[4:0] 08
nd
4 1 ↑ XX
1 dig2gam_vr6_p[4:0] 0B
Parameter
5st Parameter 1 1 ↑ XX dig2gam_vr0_p[3:0] dig2gam_vr13_p[3:0] 08
nd
6 1 ↑ XX
1 dig2gam_vr20_p[6:0] 2E
Parameter
dig2gam_dig2j0_p[1:0]: γ gradient adjustment register for positive polarity
dig2gam_dig2j1_p[1:0]: γ gradient adjustment register for positive polarity
dig2gam_vr1_p[5:0]: γ gradient adjustment register for positive polarity
dig2gam_vr2_p[5:0]: γ gradient adjustment register for positive polarity
dig2gam_vr4_p[4:0]: γ gradient adjustment register for positive polarity
Description
dig2gam_vr6_p[4:0]: γ gradient adjustment register for positive polarity
dig2gam_vr0_p[3:0]: γ gradient adjustment register for positive polarity
dig2gam_vr13_p[3:0]: γ gradient adjustment register for positive polarity
dig2gam_vr20_p[6:0]: γ gradient adjustment register for positive polarity
Status Availability
Normal Mode On, Idle M de Off, Sleep Out Yes
Register Normal Mode On, Idle Mode On, Sleep Out Yes
Availability Partial Mode On, Idle Mode Off, Sleep Out Yes
Partial Mode On, Idle Mode On, Sleep Out Yes
Sleep In Yes
Default Value
dig2gam_d dig2gam_ dig2gam_ dig2gam_ dig2gam_ dig2gam_
Status ig2j0_p[1: dig2j1_p[ vr1_p[5:0] vr2_p[5:0] vr4_p[4:0] vr6_p[4:0]
0] 1:0]
Default
Power On
2’h01 2’h00 6’h00 6’h03 5’h08 5’h0B
Sequence
SW Reset 2’h01 2’h00 6’h00 6’h03 5’h08 5’h0B
HW
2’h01 2’h00 6’h00 6’h03 5’h08 5’h0B
Reset
Default Value
dig2gam_ dig2gam_
dig2gam_v
Status vr13_p[3: vr20_p[6:
r0_p[3:0]
0] 0]
Default Power On
4’h00 4’h08 7’h2E
Sequence
SW Reset 4’h00 4’h08 7’h2E
HW
4’h00 4’h08 7’h2E
Reset
F3h SET_GAMMA4
D/C RD WRX D17-8 D7 D6 D5 D4 D3 D2 D1 D0 HE
X X X
Command 0 1 ↑ XX 1 1 1 1 0 0 1 1 F3h
st
1 Parameter 1 1 ↑ XX dig2gam_vr43_p[6:0] 3F
nd
2 1 ↑ XX dig2gam_vr27_p[
1 dig2gam_vr57_p[4:0] 98
Parameter 2:0]
1 ↑ XX dig2gam_vr36_p[
3st Parameter 1 dig2gam_vr59_p[4:0] B4
2:0]
4nd 1 ↑ XX
1 dig2gam_vr61_p[5:0] 14
Parameter
5st Parameter 1 1 ↑ XX dig2gam_vr62_p[5:0] 18
nd
6 1 ↑ XX
1 dig2gam_vr50_p[3:0] dig2gam_vr63_p[3:0] CD
Parameter
dig2gam_vr43_p[6:0]: γ gradient adjustment register for positive polarity
dig2gam_vr27_p[2:0]: γ gradient adjustment register for positive polarity
dig2gam_vr57_p[4:0]: γ gradient adjustment register for positive polarity
dig2gam_vr36_p[2:0]: γ gradient adjustment register for positive polarity
Description dig2gam_vr59_p[4:0]: γ gradient adjustment register for positive polarity
dig2gam_vr61_p[5:0]: γ gradient adjustment register for positive polarity
dig2gam_vr62_p[5:0]: γ gradient adjustment register for positive polarity
dig2gam_vr50_p[3:0]: γ gradient adjustment register for positive polarity
dig2gam_vr63_p[3:0]: γ gradient adjustment register for positive polarity
Restriction Inter_command should be set high to enable this command
Default Value
dig2gam_ dig2gam_ dig2gam_ dig2gam_ dig2gam_
dig2gam_v
Status vr27_p[2: vr57_p[4: vr36_p[2: vr59_p[4: vr61_p[5:
r43_p[6:0]
0] 0] 0] 0] 0]
Default
Power On
7’h3F 3’h04 5’h18 3’h05 5’h14 6’h14
Sequence
SW Reset 7’h3F 3’h04 5’h18 3’h05 5’h14 6’h14
HW
7’h3F 3’h04 5’h18 3’h05 5’h14 6’h14
Reset
Default Value
dig2gam_ dig2gam_
dig2gam_v
Status vr50_p[3: vr63_p[3:
r62_p[5:0]
0] 0]
Default Power On
6’h18 4’h0C 4’h0D
Sequence
SW Reset 6’h18 4’h0C 4’h0D
HW
6’h18 4’h0C 4’h0D
Reset
7. Electrical Characteristics
The absolute maximum rating is listed on following table. When GC9A01 is used out of the absolute
maximum ratings, GC9A01 may be permanently damaged. To use GC9A01 within the following electrical
characteristics limitation is strongly recommended for normal operation. If these electrical characteristic
conditions are exceeded during normal operation, GC9A01 will malfunction and cause poor reliability.
Table43.
Item Symbol Unit Value
Supply voltage VCI V -0.3~+4.6
Supply voltage(Logic) IOVCC V -0.3~+4.6
Supply voltage(Digital) DVDD V -0.3~+2.0
Driver supply voltage VGH-VGL V -0.3~+27.0
Logic input voltage range VIN V -0.3~IOVCC+0.3
Logic output voltage range VO V -0.3~IOVCC+0.3
Operation temperature Topr ℃ -40~+80
Storage temperature Tstg ℃ -40~+80
Note: If the absolute maximum rating of even is one of the above parameters is exceeded even momentarily,
the quality of the product may be degraded. Absolute maximum ratings, therefore specify the values exceeding
which the product may be physically damaged. Be sure to use the product within the range of the absolute
maximum ratings.
7.2. DC Characteristics
General DC Characteristics
Table44.
Item Symbol Unit Condition Min. Typ. Max. Note
Power and Operation Voltage
Analog Operating Operating
VCI V 2.5 2.8 3.3 Note2
Voltage voltage
Logic Operating I/O supply
IOVCC V 1.65 2.8 3.3 Note2
Voltage voltage
Digital Operating Digital supply
DVDD V - 1.34 - Note2
voltage voltage
Gate Driver High
VGH V - 12.0 - 13.0 Note3
Voltage
Gate Driver Low
VGL V - -11.0 - -18.0 Note3
Voltage
Driver Supply
- V |VGH-VGL| 20 - 27 Note3
Voltage
Input and Output
Logic High Level 0.7*IO
VIH V - - IOVCC Note1,2,3
Input Voltage VCC
Logic Low Level 0.3*IO
VIL V - VSSC - Note1,2,3
Input Voltage VCC
Logic High Level 0.8*IO
VOH V IOL=-1.0mA - IOVCC Note1,2,3
Output Voltage VCC
Logic Low Level 0.2*IO
VOL V IOL=1.0mA VSSC - Note1,2,3
Output Voltage VCC
Logic High Level
IIH uA - - - 1 Note1,2,3
Input Current
Logic Low Level
IIL uA - -1 - - Note1,2,3
Input Current
Logic Input Leakage VIN=IOVCC
ILEA uA -0.1 - +0.1 Note1,2,3
Current or VSSC
Source Driver
VREG VREG
Source Output Range Vsout V - - Note4
2 1
Note 1: IOVCC=1.65 to 3.3V, VCI=2.5 to 3.3V, AGND=VSS=0V, Ta=-30 to 70 (to +85 no damage)℃
Note2: Please supply digital IOVCC voltage equal or less than analog VCI voltage.
Note3: CSX, RDX, WRX, D[17:0], D/CX, RESX, TE, DOTCLK, VSYNC, HSYNC, DE, SDA, SCL, IM3, IM2,
IM1,IM0, and Test pins.
Note4: When the measurements are performed with LCD module. Measurement Points are like Note3.
Note5: VCI=2.6V
7.3. AC Characteristics
Figure90.
D/CX
tast taht
tchw tcs tchw
CSX
tcsf
twc
WRX twrl
twrh
tdst tdht
D[17:0]
(Write)
tast taht
trcs/trcsfm
trc/trcfm
RDX trdl/trdlfm
trdh/trdhfm
trat/tratfm trodh
D[17:0]
(Read)
Table45.
ma Uni
Signal Symbol Parameter min x t Description
tast Address setup time 0 - ns
DCX
taht Address hold time(Write/Read) 0 - ns
tchw CSX "H" pulse width 0 - ns
tcs Chip Select setup time(Write) 15 - ns
CSX trcs Chip Select setup time(Read ID) 45 - ns
trcsfm Chip Select setup time(Read FM) 355 - ns
tcsf Chip Select Wait time (Write/Read) 10 - ns
twc Write Cycle 66 - ns
WRX twrh Write Control pulse H duration 15 - ns
twrl Write Control pulse L duration 15 - ns
trcfm Read Cycle (FM) 380 - ns
RDX(FM
trdhfm Read Control H duration(FM) 180 - ns
)
trdlfm Read Control L duration(FM) 200 - ns
trc Read Cycle (ID) 160 - ns
RDX(ID) trdh Read Control H pulse duration 90 - ns
trdl Read Control L pulse duration 70 - ns
D[17:0], tdst Write data setup time 10 - ns For maximum
D[15:0], tdht Write data hold time 10 - ns CL=30pF
CSX timings :
Figure92.
tchw
CSX
WRX
RDX
tcsf Min.5ns
Note: Logic high and low levels are specified as 30% and 70% of IOVCC for Input signals.
Write to read or read to write timings:
Figure92.
CSX ‘0’
WRX
RDX
trdh
twrh trdhfm
Note: Logic high and low levels are specified as 30% and 70% of IOVCC for Input signals.
Figure93.
D/CX
tast taht
tchw tcs tchw
CSX
tcsf
twc
WRX twrl
twrh
tdst tdht
D[17:0]
(Write)
tast taht
trcs/trcsfm
trc/trcfm
RDX trdl/trdlfm
trdh/trdhfm
trat/tratfm trodh
D[17:0]
(Read)
Table46.
Signal Symbol Parameter min max Unit Description
tast Address setup time 0 - ns
DCX
taht Address hold time(Write/Read) 0 - ns
tchw CSX "H" pulse width 0 - ns
tcs Chip Select setup time(Write) 15 - ns
CSX trcs Chip Select setup time(Read ID) 45 - ns
trcsfm Chip Select setup time(Read FM) 355 - ns
tcsf Chip Select Wait time (Write/Read) 10 - ns
twc Write Cycle 66 - ns
WRX twrh Write Control pulse H duration 15 - ns
twrl Write Control pulse L duration 15 - ns
trcfm Read Cycle (FM) 380 - ns
RDX(FM
trdhfm Read Control H duration(FM) 180 - ns
)
trdlfm Read Control L duration(FM) 200 - ns
trc Read Cycle (ID) 160 - ns
RDX(ID) trdh Read Control pulse H duration 90 - ns
trdl Read Control pulse L duration 70 - ns
D[17:0], tdst Write data setup time 10 - ns
D[17:10] tdht Write data hold time 10 - ns For maximum
&D[8:1], trat Read access time - 40 ns CL=30pF For
D[17:10] tratfm Read access time - 340 ns minimum CL=8pF
,D[17:9] trod Read output disable time 20 80 ns
Note: Ta = -30 to 70 °C, IOVCC=1.65V to 3.3V, VCI=2.5V to 3.3V, VSS=0V.
LCD-DST-3014 GC9A01 Datasheet V1.0 Preliminary 187 / 192
GC9A01 Datasheet
Figure94.
tr≤15ns tf≤15ns
70% 70%
30% 30%
CSX timings :
Figure95.
tchw
CSX
WRX
RDX
tcsf Min.5ns
Note: Logic high and low levels are specified as 30% and 70% of IOVCC for Input signals.
Write to read or read to write timings:
Figure96.
CSX ‘0’
WRX
RDX
trdh
twrh trdhfm
Note: Logic high and low levels are specified as 30% and 70% of IOVCC for Input signals.
Figure97.
tchw tchw
tcss tcsh
CSX
SCL
Host
tf tshw tshr
tr
tsds tsdh
SDA(DIN)
(Host)
tacc toh
Driver
SDA(DOUT) Hi-Z
(Driver)
Table47.
Uni
Signal Symbol Parameter min max t Description
tscycw Serial Clock Cycle (Write) 10 - ns
tshw SCL "H" Pulse Width (Write) 5 - ns
tslw SCL "L" Pulse Width (Write) 5 - ns
SCL
tscycr Serial Clock Cycle (Read) 150 - ns
tshr SCL "H" Pulse Width (Read) 60 - ns
tslr SCL "L" Pulse Width (Read) 60 - ns
SDA/SDI tsds Data setup time (Write) 5 - ns
(Input) tsdh Data hold time (Write) 5 - ns
SDA/SD0(Outp
) tacc Access time (Read) 10 - ns
tscc SCL-CSX 10 - ns
tchw CSX "H" Pulse Width 10 - ns
CSX
tcss 20 - ns
tcsh CSX-SCL Time 40 - ns
Figure98.
CSX
tcss tcsh
D/CX
tas tah
twc/trc
twrl/trdl twrh/trdh
SCL
tds tdh
SDA(SDI)
tacc tod
SDA(SDO)
Table48.
Signal Symbol Parameter min max Unit Description
tcss Chip select time (Write) 20 - ns
CSX
tcsh Chip select hold time (Read) 40 - ns
twc Serial Clock Cycle (Write) 10 - ns
twrh SCL "H" Pulse Width (Write) 5 - ns
twrl SCL "L" Pulse Width (Write) 5 - ns
SCL
trc Serial Clock Cycle (Read) 150 - ns
trdh SCL "H" Pulse Width (Read) 60 - ns
trdl SCL "L" Pulse Width (Read) 60 - ns
tas D/CX setup time 10 - ns
D/CX
tah D/CX hold time (Write/Read) 10 - ns
SDA/SDI tds Data setup time (Write) 5 - ns
(Input) tdh Data hold time (Write) 5 - ns
SDA/SD0
(Output) tacc Access time (Read) 10 - ns
Figure100.
trgbf tsyncs
trgbr
VSYNC VIH
HSYNC VIL
tens tenh
ENABLE VIH VIH
VIL VIL
trgbf PWDL trgbr PWDH
VIH VIH VIH
DOTCLK
VIL VIL tcycd
tpds tpdh
D[17:0]
VIH Write Data VIH
VIL VIL
Table49.
ma Uni
Signal Symbol Parameter min x t Description
VSYNC/HSYN tsyncs VSYNC/HSYNC setup time 15 - ns
C tsynch VSYNC/HSYNC hold time 15 - ns
tens DE setup time 15 - ns
DE
tenh DE hold time 15 - ns
tpos Data setup time 15 - ns 18/16-bit bus
D[17:0]
tpdh Date hold time 15 - ns RGB interface
PWDH DOTCLK high-level period 15 - ns mode
PWDL DOTCLK low-level period 15 - ns
DOTCLK tcycd DOTCLK cycle time 100 - ns
DOTCLK,HSYNC,VSYNC rise/fall
trgbr,trgbf time - 15 ns
VSYNC/HSYN tsyncs VSYNC/HSYNC setup time 15 - ns
C tsynch VSYNC/HSYNC hold time 15 - ns
tens DE setup time 15 - ns
DE
tenh DE hold time 15 - ns
tpos Data setup time 15 - ns
D[17:0] 6-bit bus RGB
tpdh Date hold time 15 - ns
interface mode
PWDH DOTCLK high-level pulse period 15 - ns
PWDL DOTCLK low-level pulse period 15 - ns
DOTCLK tcycd DOTCLK cycle time 100 - ns
DOTCLK,HSYNC,VSYNC rise/fall
trgbr,trgbf time - 15 ns
Note: Ta = -30 to 70 °C, IOVCC=1.65V to 3.3V, VCI=2.5V to 3.3V, AGND=VSS=0V
tr≤15ns tf≤15ns
70% 70%
30% 30%