70616e Dspic33epxxxmu806810814 and Pic24epxxxgu810814 Data Sheet
70616e Dspic33epxxxmu806810814 and Pic24epxxxgu810814 Data Sheet
70616e Dspic33epxxxmu806810814 and Pic24epxxxgu810814 Data Sheet
Preliminary DS70616E
dsPIC33EPXXXMU806/810/814
and PIC24EPXXXGU810/814
Data Sheet
High-Performance, 16-bit
Digital Signal Controllers
and Microcontrollers
DS70616E-page 2 Preliminary 2009-2011 Microchip Technology Inc.
Information contained in this publication regarding device
applications and the like is provided only for your convenience
and may be superseded by updates. It is your responsibility to
ensure that your application meets with your specifications.
MICROCHIP MAKES NO REPRESENTATIONS OR
WARRANTIES OF ANY KIND WHETHER EXPRESS OR
IMPLIED, WRITTEN OR ORAL, STATUTORY OR
OTHERWISE, RELATED TO THE INFORMATION,
INCLUDING BUT NOT LIMITED TO ITS CONDITION,
QUALITY, PERFORMANCE, MERCHANTABILITY OR
FITNESS FOR PURPOSE. Microchip disclaims all liability
arising from this information and its use. Use of Microchip
devices in life support and/or safety applications is entirely at
the buyers risk, and the buyer agrees to defend, indemnify and
hold harmless Microchip from any and all damages, claims,
suits, or expenses resulting from such use. No licenses are
conveyed, implicitly or otherwise, under any Microchip
intellectual property rights.
Trademarks
The Microchip name and logo, the Microchip logo, dsPIC,
KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART,
PIC
32
logo, rfPIC and UNI/O are registered trademarks of
Microchip Technology Incorporated in the U.S.A. and other
countries.
FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor,
MXDEV, MXLAB, SEEVAL and The Embedded Control
Solutions Company are registered trademarks of Microchip
Technology Incorporated in the U.S.A.
Analog-for-the-Digital Age, Application Maestro, chipKIT,
chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net,
dsPICworks, dsSPEAK, ECAN, ECONOMONITOR,
FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP,
Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB,
MPLINK, mTouch, Omniscient Code Generation, PICC,
PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE,
rfLAB, Select Mode, Total Endurance, TSHARC,
UniWinDriver, WiperLock and ZENA are trademarks of
Microchip Technology Incorporated in the U.S.A. and other
countries.
SQTP is a service mark of Microchip Technology Incorporated
in the U.S.A.
All other trademarks mentioned herein are property of their
respective companies.
2009-2011, Microchip Technology Incorporated, Printed in
the U.S.A., All Rights Reserved.
Printed on recycled paper.
ISBN: 978-1-61341-589-4
Note the following details of the code protection feature on Microchip devices:
Microchip products meet the specification contained in their particular Microchip Data Sheet.
Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the
intended manner and under normal conditions.
There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our
knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchips Data
Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
Microchip is willing to work with the customer who is concerned about the integrity of their code.
Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not
mean that we are guaranteeing the product as unbreakable.
Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our
products. Attempts to break Microchips code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts
allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.
Microchip received ISO/TS-16949:2009 certification for its worldwide
headquarters, design and wafer fabrication facilities in Chandler and
Tempe, Arizona; Gresham, Oregon and design centers in California
and India. The Companys quality system processes and procedures
are for its PIC
MCUs and dsPIC
DSCs, KEELOQ
code hopping
devices, Serial EEPROMs, microperipherals, nonvolatile memory and
analog products. In addition, Microchips quality system for the design
and manufacture of development systems is ISO 9001:2000 certified.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 3
dsPIC33EPXXXMU806/810/814
and PIC24EPXXXGU810/814
Operating Range:
Up to 60 MIPS Operation (at 3.0V-3.6V):
- Industrial temperature range (-40C to +85C)
- Extended temperature range (-40C to +125C)
High-Performance MCU CPU:
(All Devices)
Modified Harvard Architecture
C Compiler Optimized Instruction Set
16-bit Wide Data Path
24-bit Wide Instructions
Linear Program Memory Addressing up to 4M
Instruction Words
Linear Data Memory Addressing up to 64 Kbytes
73 Base Instructions: mostly with an effective
instruction execution throughput of one instruction
per cycle
Flexible and Powerful Indirect Addressing mode
Software Stack
16x16 Integer Multiply Operations
32/16 and 16/16 Integer Divide Operations
Up to 16-bit Shifts
Additional High-Performance DSC CPU
Features: (dsPIC33EPXXXMU8XX
Devices Only)
11 Additional Instructions
Two 40-bit Accumulators with Rounding and
Saturation Options
Additional Flexible and Powerful Addressing
modes:
- Modulo
- Bit-Reversed
Single-Cycle Multiply and Accumulate:
- Accumulator write back for DSP operations
- Dual data fetch
Single-Cycle shifts for up to 40-bit Data
16x16 Fractional Multiply/Divide Operations
Hardware Real-Time Clock and Calendar
(RTCC):
Provides clock, calendar, and alarm functions
Direct Memory Access (DMA):
15-Channel Hardware DMA:
- Allows for transfer of data to/from any data mem-
ory location
Up to 4 Kbytes Dual Ported DMA Buffer Area
(DPSRAM) to store data transferred via DMA:
- Allows for fast data transfer between RAM and a
peripheral while CPU is executing code (no cycle
stealing)
Most Peripherals Support DMA
Interrupt Controller:
13-Cycle Fixed Latency or 9- to 13-Cycle Variable
Latency (user-selectable)
Up to 116 Available Interrupt Sources
Up to Five External Interrupts
Seven Programmable Priority Levels
Seven Processor Exceptions
Timers/Capture/Compare/Standard PWM:
Up to nine dedicated 16-bit timers:
- Can pair up to make four 32-bit timers
- One timer runs as a Real-Time Clock with an
external 32.768 kHz oscillator
- Programmable prescaler
Output Compare modules can be configured to
provide up to a total of 25 general purpose timers
Input Capture (up to 16 channels):
- Independent 16-bit time base
- Capture on up, down or both edges
- 16-bit capture input functions
- 4-deep FIFO on each capture
- Synchronous, Triggered and Cascaded
modes
Output Compare (up to 16 channels):
- Independent 16-bit time base
- Single or Dual 16-bit Compare mode
- 16-bit Glitchless PWM mode
- Synchronous, Triggered and Cascaded
modes
- Configurable as independent general
purpose timers
High-Performance, 16-bit Digital Signal Controllers
and Microcontrollers
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 4 Preliminary 2009-2011 Microchip Technology Inc.
Digital I/O:
Peripheral Pin Select (PPS) Functionality
Wake-up/Interrupt-on-Change for up to 122 pins
Output Pins can drive from 3.0V to 3.6V
Up to 5V Output with Open Drain Configuration
Up to 8 or 10 mA sink on I/O pins
Up to 8 mA or 12 mA source on I/O pins
On-Chip Flash and SRAM:
Flash Program Memory (up to 512 Kbytes)
Flash Auxiliary Memory (up to 24 Kbytes):
- Can be used as Bootloader space or for
EEPROM emulation without stalling the CPU
Data SRAM (up to 52 Kbytes)
Read/Write Security for Program Flash and
Auxiliary Memory
System Management:
Flexible Clock Options:
- External, crystal, resonator, internal RC
- Fully integrated Phase-Locked Loop (PLL)
- Extremely low jitter PLL
- Auxiliary PLL for USB clocking
- Reference clock output
Programmable Power-up Timer
Oscillator Start-up Timer
Watchdog Timer with its own RC Oscillator
Fail-Safe Clock Monitor
Multiple Reset Sources
Power Management:
On-chip 1.8V Voltage Regulator
Switch between Clock Sources in Real Time
Idle, Sleep, and Doze modes with Fast Wake-up
CMOS Flash Technology:
Low-Power, High-Speed Flash Technology
Fully Static Design
3.3V (10%) Operating Voltage
Industrial and Extended Temperature
Low-Power Consumption
Analog-to-Digital Converters (ADCs):
10-bit, 1.1 Msps or 12-bit, 500 Ksps Conversion:
- Two and four simultaneous samples (10-bit mode)
- Up to 32 input channels with auto-scanning
- Conversion start can be manual or
synchronized with one of 13 trigger sources
- Conversions in Sleep mode
- 2 LSb max integral nonlinearity
- 1 LSb max differential nonlinearity
Additional 10-bit, 1.1 Msps ADC, with up to 16
Input Channels
Data Converter Interface (DCI) Module:
Codec Interface
Supports I
2
S and AC97 Protocols
Up to 16-bit Data Words, up to 16 Words per
Frame:
- 4-word deep TX and RX buffers
Comparator Module:
Three Analog Comparators with Programmable
Input/Output Configuration
Blanking and Filtering Options
Internal or External Voltage References
Motor Control Peripherals:
(dsPIC33EPXXXMU806/810/814 Devices
Only)
Motor Control PWM:
- Two master time base modules can control
dual 3-phase motors simultaneously
- Up to seven PWM generators
- Two PWM outputs per PWM generator
- Individual period and duty cycle for each
PWM output
- Dead-time insertion and correction
- Duty cycle, dead time, phase shift and
frequency resolution of 8.32 ns
- Seven independent Fault and current-limit
inputs
- Center-Aligned, Edge-Aligned, Push-Pull,
Multi-Phase, Variable Phase, Fixed Off-time,
Current Reset and Current Limit modes
- Output override control
- Output Chopping (gated) mode
- Special Event Triggers
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 5
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
Motor Control Peripherals (Continued):
(dsPIC33EPXXXMU806/810/814 Devices
Only)
Quadrature Encoder Interface (QEI):
- 32-bit position counter
- 32-bit Index pulse counter
- 32-bit Interval timer
- 16-bit velocity counter
- 32-bit Position Initialization/Capture/Compare
High register
- 32-bit Position Compare Low register
- x4 Quadrature Count mode
- External Up/Down Count mode
- External Gated Count mode
- External Gated Timer mode
- Internal Timer mode
- Can be configured as a general purpose timer
Communication Modules:
USB On-The-Go (OTG):
- USB v2.0 On-The-Go (OTG) compliant
- Dual role capable can act as either Host or
Peripheral
- Low-speed (1.5 Mbps) and Full-speed
(12 Mbps) USB operation in Host mode
- High-precision PLL for USB
- Supports up to 32 endpoints (16 bidirectional):
USB module can use any RAM location on the
device as USB endpoint buffers:
- On-chip USB transceiver
- Interface for Off-chip USB transceiver
- On-chip pull-up and pull-down resistors
4-wire SPI (up to four modules):
- Framing supports I/O interface to simple
codecs
- Supports 8-bit and 16-bit data
- Supports all serial clock formats and
sampling modes
I
2
C (up to two modules):
- Full Multi-Master Slave mode support
- 7-bit and 10-bit addressing
- Bus collision detection and arbitration
- Integrated signal conditioning
- Slave address masking
- IPMI support
- SMBus support
Communication Modules (Continued):
UART (up to four modules):
- Interrupt on address bit detect
- Interrupt on UART error
- Wake-up on Start bit from Sleep mode
- 4-character TX and RX FIFO buffers
- LIN bus support
- IrDA
C
R
C
G
e
n
e
r
a
t
o
r
1
0
-
b
i
t
/
1
2
-
b
i
t
A
D
C
(
8
)
U
S
B
I
/
O
P
i
n
s
1
6
-
b
i
t
T
i
m
e
r
(
3
,
4
)
I
n
p
u
t
C
a
p
t
u
r
e
O
u
t
p
u
t
C
o
m
p
a
r
e
(
w
i
t
h
P
W
M
)
M
o
t
o
r
C
o
n
t
r
o
l
P
W
M
(
C
h
a
n
n
e
l
s
)
(
5
)
Q
E
I
U
A
R
T
w
i
t
h
I
r
D
A
S
P
I
E
C
A
N
E
x
t
e
r
n
a
l
I
n
t
e
r
r
u
p
t
s
(
6
)
D
M
A
C
o
n
t
r
o
l
l
e
r
(
C
h
a
n
n
e
l
s
)
D
C
I
A
n
a
l
o
g
C
o
m
p
a
r
a
t
o
r
s
/
I
n
p
u
t
s
P
e
r
C
o
m
p
a
r
a
t
o
r
(
7
)
P
a
r
a
l
l
e
l
M
a
s
t
e
r
P
o
r
t
dsPIC33EP256MU806 64
QFN,
TQFP
280 28 9 16 16 8 2 4 4 2 5 15 1 3/4 1 2 1
2 ADC,
24 ch
1 Y 51
dsPIC33EP256MU810
100 TQFP
280 28 9 16 16 12 2 4 4 2 5 15 1 3/4 1 2 1
2 ADC,
32 ch
1 Y 83
121 XBGA
dsPIC33EP256MU814 144
TQFP,
LQFP
280 28 9 16 16 14 2 4 4 2 5 15 1 3/4 1 2 1
2 ADC,
32 ch
1 Y 122
dsPIC33EP512MU810
100 TQFP
536 52 9 16 16 12 2 4 4 2 5 15 1 3/4 1 2 1
2 ADC,
32 ch
1 Y 83
121 XBGA
dsPIC33EP512MU814 144
TQFP,
LQFP
536 52 9 16 16 14 2 4 4 2 5 15 1 3/4 1 2 1
2 ADC,
32 ch
1 Y 122
PIC24EP256GU810
100 TQFP
280 28 9 16 16 0 0 4 4 2 5 15 1 3/4 1 2 1
2 ADC,
32 ch
1 Y 83
121 XBGA
PIC24EP256GU814 144
TQFP,
LQFP
280 28 9 16 16 0 0 4 4 2 5 15 1 3/4 1 2 1
2 ADC,
32 ch
1 Y 122
PIC24EP512GU810
100 TQFP
536 52 9 16 16 0 0 4 4 2 5 15 1 3/4 1 2 1
2 ADC,
32 ch
1 Y 83
121 XBGA
PIC24EP512GU814 144
TQFP,
LQFP
536 52 9 16 16 0 0 4 4 2 5 15 1 3/4 1 2 1
2 ADC,
32 ch
1 Y 122
Note 1: Flash size is inclusive of 24 Kbytes of auxiliary Flash.
2: RAM size is inclusive of 4 Kbytes of DMA RAM (DPSRAM) for all devices.
3: Up to eight of these timers can be combined into four 32-bit timers.
4: Eight out of nine timers are remappable.
5: PWM faults and Sync signals are remappable.
6: Four out of five interrupts are remappable.
7: Comparator output is remappable.
8: The ADC2 module supports 10-bit mode only.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 7
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
Pin Diagrams
64-Pin QFN
Note 1: The RPn/RPIn pins can be used by any remappable peripheral with some limitation. See
Section 11.4 Peripheral Pin Select for available peripherals and for information on limitations.
2: Every I/O port pin (RAx-RGx) can be used as change notification (CNAx-CNGx). See Section 11.0
I/O Ports for more information.
= Pins are up to 5V tolerant
48
4
9
1
dsPIC33EP256MU806
3
2
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
5
0
5
1
5
2
5
3
5
4
5
5
5
6
5
7
5
8
5
9
6
0
6
1
6
2
6
3
6
4
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
3
1
3
0
2
9
2
8
2
7
2
6
2
5
2
4
2
3
2
2
2
1
2
0
1
9
1
8
1
7
AN29/PWM3H/PMD5/RP85/RE5
AN31/PWM4H/PMD7/RP87/RE7
C1IN3-/SCK2/PMA5/RP118/RG6
C1IN1-/SDI2/PMA4/RPI119/RG7
C2IN3-/SDO2/PMA3/RP120/RG8
MCLR
C2IN1-/PMA2/RPI121/RG9
VDD
PGEC3/AN1/VREF-/RPI33/RB1
PGED3/AN0/VREF+/RPI32/RB0
VSS
AN30/PWM4L/PMD6/RPI86/RE6
PGEC2/SOSCO/C3IN1-/T1CK/RPI62/RC14
PGED2/SOSCI/C3IN3-/RPI61/RC13
INT0/DMH/RP64/RD0
PMCS1/RPI75/RD11
ASCL1/PMCS2/RPI74/RD10
ASDA1/DPLN/RPI73/RD9
RTCC/DMLN/RPI72/RD8
VSS
OSC2/CLKO/RC15
OSC1/RPI60/RC12
VDD
USBID/RP99/RF3
A
N
2
8
/
P
W
M
3
L
/
P
M
D
4
/
R
P
8
4
/
R
E
4
A
N
2
7
/
P
W
M
2
H
/
P
M
D
3
/
R
P
I
8
3
/
R
E
3
A
N
2
6
/
P
W
M
2
L
/
P
M
D
2
/
R
P
8
2
/
R
E
2
A
N
2
5
/
P
W
M
1
H
/
P
M
D
1
/
R
P
I
8
1
/
R
E
1
A
N
2
4
/
P
W
M
1
L
/
P
M
D
0
/
R
P
8
0
/
R
E
0
V
C
M
P
S
T
2
/
R
P
9
7
/
R
F
1
V
C
M
P
S
T
1
/
R
P
9
6
/
R
F
0
V
D
D
V
C
A
P
C
3
I
N
1
+
/
V
C
M
P
S
T
3
/
R
P
7
1
/
R
D
7
C
3
I
N
2
-
/
R
P
7
0
/
R
D
6
P
M
R
D
/
R
P
6
9
/
R
D
5
P
M
W
R
/
R
P
6
8
/
R
D
4
P
M
B
E
/
R
P
6
7
/
R
D
3
D
P
H
/
R
P
6
6
/
R
D
2
V
C
P
C
O
N
/
R
P
6
5
/
R
D
1
P
G
E
C
1
/
A
N
6
/
R
P
I
3
8
/
R
B
6
P
G
E
D
1
/
A
N
7
/
R
C
V
/
R
P
I
3
9
/
R
B
7
A
V
D
D
A
V
S
S
A
N
8
/
P
M
A
6
/
R
P
I
4
0
/
R
B
8
A
N
9
P
M
A
7
/
/
R
P
I
4
1
/
R
B
9
T
M
S
/
A
N
1
0
/
C
V
R
E
F
/
P
M
A
1
3
/
R
P
I
4
2
/
R
B
1
0
T
D
O
/
A
N
1
1
/
P
M
A
1
2
/
R
P
I
4
3
/
R
B
1
1
V
S
S
V
D
D
T
C
K
/
A
N
1
2
/
P
M
A
1
1
/
R
P
I
4
4
/
R
B
1
2
T
D
I
/
A
N
1
3
/
P
M
A
1
0
/
R
P
I
4
5
/
R
B
1
3
A
N
1
4
/
P
M
A
1
/
R
P
I
4
6
/
R
B
1
4
A
N
1
5
/
P
M
A
0
/
R
P
I
4
7
/
R
B
1
5
S
D
A
2
/
P
M
A
9
/
R
P
1
0
0
/
R
F
4
S
C
L
2
/
P
M
A
8
/
R
P
1
0
1
/
R
F
5
D+/RG2
D-/RG3
VUSB
VBUS
AN5/C1IN1+/VBUSON/VBUSST/RPI37/RB5
AN4/C1IN2-/USBOEN/RPI36/RB4
AN3/C2IN1+/VPIO/RPI35/RB3
AN2/C2IN2-/VMIO/RPI34/RB2
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 8 Preliminary 2009-2011 Microchip Technology Inc.
Pin Diagrams (Continued)
64-Pin TQFP
Note 1: The RPn/RPIn pins can be used by any remappable peripheral with some limitation. See
Section 11.4 Peripheral Pin Select for available peripherals and for information on limitations.
2: Every I/O port pin (RAx-RGx) can be used as change notification (CNAx-CNGx). See Section 11.0
I/O Ports for more information.
= Pins are up to 5V tolerant
48
47
46
45
44
43
42
41
4
9
5
0
5
1
5
2
5
3
5
4
5
5
5
6
5
7
5
8
5
9
6
0
6
1
6
2
6
3
6
4
40
39
38
37
36
35
34
33
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
3
1
3
0
2
9
2
8
2
7
2
6
2
5
2
4
2
3
2
2
2
1
2
0
1
9
1
8
1
7
dsPIC33EP256MU806
3
2
AN29/PWM3H/PMD5/RP85/RE5
AN31/PWM4H/PMD7/RP87/RE7
C1IN3-/SCK2/PMA5/RP118/RG6
C1IN1-/SDI2/PMA4/RPI119/RG7
C2IN3-/SDO2/PMA3/RP120/RG8
MCLR
C2IN1-/PMA2/RPI121/RG9
VDD
AN5/C1IN1+/VBUSON/VBUSST/RPI37/RB5
AN4/C1IN2-/USBOEN/RPI36/RB4
AN3/C2IN1+/VPIO/RPI35/RB3
AN2/C2IN2-/VMIO/RPI34/RB2
PGEC3/AN1/VREF-/RPI33/RB1
PGED3/AN0/VREF+/RPI32/RB0
VSS
AN30/PWM4L/PMD6/RPI86/RE6
PGEC2/SOSCO/C3IN1-/T1CK/RPI62/RC14
PGED2/SOSCI/C3IN3-/RPI61/RC13
INT0/DMH/RP64/RD0
PMCS1/RPI75/RD11
ASCL1/PMCS2/RPI74/RD10
ASDA1/DPLN/RPI73/RD9
RTCC/DMLN/RPI72/RD8
VSS
OSC2/CLKO/RC15
OSC1/RPI60/RC12
VDD
USBID/RP99/RF3
A
N
2
8
/
P
W
M
3
L
/
P
M
D
4
/
R
P
8
4
/
R
E
4
A
N
2
7
/
P
W
M
2
H
/
P
M
D
3
/
R
P
I
8
3
/
R
E
3
A
N
2
6
/
P
W
M
2
L
/
P
M
D
2
/
R
P
8
2
/
R
E
2
A
N
2
5
/
P
W
M
1
H
/
P
M
D
1
/
R
P
I
8
1
/
R
E
1
A
N
2
4
/
P
W
M
1
L
/
P
M
D
0
/
R
P
8
0
/
R
E
0
V
C
M
P
S
T
2
/
R
P
9
7
/
R
F
1
V
C
M
P
S
T
1
/
R
P
9
6
/
R
F
0
V
D
D
V
C
A
P
C
3
I
N
1
+
/
V
C
M
P
S
T
3
/
R
P
7
1
/
R
D
7
C
3
I
N
2
-
/
R
P
7
0
/
R
D
6
P
M
R
D
/
R
P
6
9
/
R
D
5
P
M
W
R
/
R
P
6
8
/
R
D
4
P
M
B
E
/
R
P
6
7
/
R
D
3
D
P
H
/
R
P
6
6
/
R
D
2
V
C
P
C
O
N
/
R
P
6
5
/
R
D
1
P
G
E
C
1
/
A
N
6
/
R
P
I
3
8
/
R
B
6
P
G
E
D
1
/
A
N
7
/
R
C
V
/
R
P
I
3
9
/
R
B
7
A
V
D
D
A
V
S
S
A
N
8
/
P
M
A
6
/
R
P
I
4
0
/
R
B
8
A
N
9
P
M
A
7
/
/
R
P
I
4
1
/
R
B
9
T
M
S
/
A
N
1
0
/
C
V
R
E
F
/
P
M
A
1
3
/
R
P
I
4
2
/
R
B
1
0
T
D
O
/
A
N
1
1
/
P
M
A
1
2
/
R
P
I
4
3
/
R
B
1
1
V
S
S
V
D
D
T
C
K
/
A
N
1
2
/
P
M
A
1
1
/
R
P
I
4
4
/
R
B
1
2
T
D
I
/
A
N
1
3
/
P
M
A
1
0
/
R
P
I
4
5
/
R
B
1
3
A
N
1
4
/
P
M
A
1
/
R
P
I
4
6
/
R
B
1
4
A
N
1
5
/
P
M
A
0
/
R
P
I
4
7
/
R
B
1
5
S
D
A
2
/
P
M
A
9
/
R
P
1
0
0
/
R
F
4
S
C
L
2
/
P
M
A
8
/
R
P
1
0
1
/
R
F
5
D+/RG2
D-/RG3
VUSB
VBUS
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 9
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
Pin Diagrams (Continued)
100-Pin TQFP
Note 1: The RPn/RPIn pins can be used by any remappable peripheral with some limitation. See
Section 11.4 Peripheral Pin Select for available peripherals and for information on limitations.
2: Every I/O port pin (RAx-RGx) can be used as change notification (CNAx-CNGx). See Section 11.0
I/O Ports for more information.
= Pins are up to 5V tolerant
75
1
0
0
2
6
dsPIC33EP512MU810
2
7
2
8
2
9
3
0
3
1
3
2
3
3
3
4
3
5
3
6
3
7
3
8
3
9
4
0
4
1
4
2
4
3
4
4
4
5
4
6
4
7
4
8
4
9
5
0
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
9
9
9
8
9
7
9
6
9
5
9
4
9
3
9
2
9
1
9
0
8
9
8
8
8
7
8
6
8
5
8
4
8
3
8
2
8
1
8
0
7
9
7
8
7
7
7
6
P
G
E
C
1
/
A
N
6
/
R
P
I
3
8
/
R
B
6
P
G
E
D
1
/
A
N
7
/
R
C
V
/
R
P
I
3
9
/
R
B
7
V
R
E
F
-
/
R
A
9
V
R
E
F
+
/
R
A
1
0
A
V
D
D
A
V
S
S
A
N
8
/
P
M
A
6
/
R
P
I
4
0
/
R
B
8
A
N
9
/
P
M
A
7
/
/
R
P
I
4
1
/
R
B
9
A
N
1
0
/
C
V
R
E
F
/
P
M
A
1
3
/
R
P
I
4
2
/
R
B
1
0
A
N
1
1
/
P
M
A
1
2
/
R
P
I
4
3
/
R
B
1
1
V
S
S
V
D
D
T
C
K
/
R
P
I
1
7
/
R
A
1
R
P
1
0
9
/
R
F
1
3
R
P
1
0
8
/
R
F
1
2
A
N
1
2
/
P
M
A
1
1
/
R
P
I
4
4
/
R
B
1
2
A
N
1
3
/
P
M
A
1
0
/
R
P
I
4
5
/
R
B
1
3
A
N
1
4
/
P
M
A
1
/
R
P
I
4
6
/
R
B
1
4
A
N
1
5
/
P
M
A
0
/
R
P
I
4
7
/
R
B
1
5
V
S
S
V
D
D
R
P
I
7
8
/
R
D
1
4
R
P
7
9
/
R
D
1
5
S
D
A
2
/
P
M
A
9
/
R
P
1
0
0
/
R
F
4
S
C
L
2
/
P
M
A
8
/
R
P
1
0
1
/
R
F
5
PGEC2/SOSCO/C3IN1-/T1CK/RPI62/RC14
PGED2/SOSCI/C3IN3-/RPI61/RC13
INT0/DMH/RP64/RD0
PMCS1/RPI75/RD11
ASCL1/PMCS2/RPI74/RD10
ASDA1/DPLN/RPI73/RD9
RTCC/DMLN/RPI72/RD8
RPI31/RA15
RPI30/RA14
VSS
OSC2/CLKO/RC15
OSC1/RPI60/RC12
VDD
TDO/RPI21/RA5
TDI/RPI20/RA4
ASDA2/RPI19/RA3
ASCL2/RPI18/RA2
RP98/RF2
USBID/RP99/RF3
A
N
2
8
/
P
W
M
3
L
/
P
M
D
4
/
R
P
8
4
/
R
E
4
A
N
2
7
/
P
W
M
2
H
/
P
M
D
3
/
R
P
I
8
3
/
R
E
3
A
N
2
6
/
P
W
M
2
L
/
P
M
D
2
/
R
P
8
2
/
R
E
2
R
P
1
2
5
/
R
G
1
3
R
P
I
1
2
4
/
R
G
1
2
R
P
1
2
6
/
R
G
1
4
A
N
2
5
/
P
W
M
1
H
/
P
M
D
1
/
R
P
I
8
1
/
R
E
1
A
N
2
4
/
P
W
M
1
L
/
P
M
D
0
/
R
P
8
0
/
R
E
0
A
N
2
3
/
R
P
I
2
3
/
R
A
7
A
N
2
2
/
R
P
I
2
2
/
R
A
6
R
P
1
1
2
/
R
G
0
R
P
1
1
3
/
R
G
1
V
C
M
P
S
T
2
/
R
P
9
7
/
R
F
1
V
C
M
P
S
T
1
/
R
P
9
6
/
R
F
0
V
D
D
V
C
A
P
C
3
I
N
1
+
/
V
C
M
P
S
T
3
/
R
P
7
1
/
R
D
7
C
3
I
N
2
-
/
R
P
7
0
/
R
D
6
P
M
R
D
/
R
P
6
9
/
R
D
5
P
M
W
R
/
R
P
6
8
/
R
D
4
R
P
I
7
7
/
R
D
1
3
R
P
I
7
6
/
R
D
1
2
P
M
B
E
/
R
P
6
7
/
R
D
3
D
P
H
/
R
P
6
6
/
R
D
2
V
C
P
C
O
N
/
R
P
6
5
/
R
D
1
D+/RG2
D-/RG3
VUSB
VBUS
dsPIC33EP256MU810
VSS 1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
AN29/PWM3H/PMD5/RP85/RE5
AN31/PWM4H/PMD7/RP87/RE7
C1IN3-/SCK2/PMA5/RP118/RG6
C1IN1-/SDI2/PMA4/RPI119/RG7
C2IN3-/SDO2/PMA3/RP120/RG8
MCLR
C2IN1-/PMA2/RPI121/RG9
VDD
AN2/C2IN2-/VMIO/RPI34/RB2
PGEC3/AN1/RPI33/RB1
PGED3/AN0/RPI32/RB0
VSS
AN30/PWM4L/PMD6/RPI86/RE6
VDD
TMS/RPI16/RA0
AN20/RPI88/RE8
AN21/RPI89/RE9
RP127/RG15
AN16/PWM5L/RPI49/RC1
AN17/PWM5H/RPI50/RC2
AN18/PWM6L/RPI51/RC3
AN19/PWM6H/RPI52/RC4
RP104/RF8
AN5/C1IN1+/VBUSON//VBUSST/RPI37/RB5
AN4/C1IN2-/USBOEN/RPI36/RB4
AN3/C2IN1+/VPIO/RPI35/RB3
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 10 Preliminary 2009-2011 Microchip Technology Inc.
Pin Diagrams (Continued)
100-Pin TQFP
Note 1: The RPn/RPIn pins can be used by any remappable peripheral with some limitation. See
Section 11.4 Peripheral Pin Select for available peripherals and for information on limitations.
2: Every I/O port pin (RAx-RGx) can be used as change notification (CNAx-CNGx). See Section 11.0
I/O Ports for more information.
= Pins are up to 5V tolerant
75
1
0
0
2
6
2
7
2
8
2
9
3
0
3
1
3
2
3
3
3
4
3
5
3
6
3
7
3
8
3
9
4
0
4
1
4
2
4
3
4
4
4
5
4
6
4
7
4
8
4
9
5
0
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
9
9
9
8
9
7
9
6
9
5
9
4
9
3
9
2
9
1
9
0
8
9
8
8
8
7
8
6
8
5
8
4
8
3
8
2
8
1
8
0
7
9
7
8
7
7
7
6
P
G
E
C
1
/
A
N
6
/
R
P
I
3
8
/
R
B
6
P
G
E
D
1
/
A
N
7
/
R
C
V
/
R
P
I
3
9
/
R
B
7
V
R
E
F
-
/
R
A
9
V
R
E
F
+
/
R
A
1
0
A
V
D
D
A
V
S
S
A
N
8
/
P
M
A
6
/
R
P
I
4
0
/
R
B
8
A
N
9
/
P
M
A
7
/
/
R
P
I
4
1
/
R
B
9
A
N
1
0
/
C
V
R
E
F
/
P
M
A
1
3
/
R
P
I
4
2
/
R
B
1
0
A
N
1
1
/
P
M
A
1
2
/
R
P
I
4
3
/
R
B
1
1
V
S
S
V
D
D
T
C
K
/
R
P
I
1
7
/
R
A
1
R
P
1
0
9
/
R
F
1
3
R
P
1
0
8
/
R
F
1
2
A
N
1
2
/
P
M
A
1
1
/
R
P
I
4
4
/
R
B
1
2
A
N
1
3
/
P
M
A
1
0
/
R
P
I
4
5
/
R
B
1
3
A
N
1
4
/
P
M
A
1
/
R
P
I
4
6
/
R
B
1
4
A
N
1
5
/
P
M
A
0
/
R
P
I
4
7
/
R
B
1
5
V
S
S
V
D
D
R
P
I
7
8
/
R
D
1
4
R
P
7
9
/
R
D
1
5
S
D
A
2
/
P
M
A
9
/
R
P
1
0
0
/
R
F
4
S
C
L
2
/
P
M
A
8
/
R
P
1
0
1
/
R
F
5
PGEC2/SOSCO/C3IN1-/T1CK/RPI62/RC14
PGED2/SOSCI/C3IN3-/RPI61/RC13
INT0/DMH/RP64/RD0
PMCS1/RPI75/RD11
ASCL1/PMCS2/RPI74/RD10
ASDA1/DPLN/RPI73/RD9
RTCC/DMLN/RPI72/RD8
RPI31/RA15
RPI30/RA14
VSS
OSC2/CLKO/RC15
OSC1/RPI60/RC12
VDD
TDO/RPI21/RA5
TDI/RPI20/RA4
ASDA2/RPI19/RA3
ASCL2/RPI18/RA2
RP98/RF2
USBID/RP99/RF3
A
N
2
8
/
P
M
D
4
/
R
P
8
4
/
R
E
4
A
N
2
7
/
P
M
D
3
/
R
P
I
8
3
/
R
E
3
A
N
2
6
/
P
M
D
2
/
R
P
8
2
/
R
E
2
R
P
1
2
5
/
R
G
1
3
R
P
I
1
2
4
/
R
G
1
2
R
P
1
2
6
/
R
G
1
4
A
N
2
5
/
P
M
D
1
/
R
P
I
8
1
/
R
E
1
A
N
2
4
/
P
M
D
0
/
R
P
8
0
/
R
E
0
A
N
2
3
/
R
P
I
2
3
/
R
A
7
A
N
2
2
/
R
P
I
2
2
/
R
A
6
R
P
1
1
2
/
R
G
0
R
P
1
1
3
/
R
G
1
V
C
M
P
S
T
2
/
R
P
9
7
/
R
F
1
V
C
M
P
S
T
1
/
R
P
9
6
/
R
F
0
V
D
D
V
C
A
P
C
3
I
N
1
+
/
V
C
M
P
S
T
3
/
R
P
7
1
/
R
D
7
C
3
I
N
2
-
/
R
P
7
0
/
R
D
6
P
M
R
D
/
R
P
6
9
/
R
D
5
P
M
W
R
/
R
P
6
8
/
R
D
4
R
P
I
7
7
/
R
D
1
3
R
P
I
7
6
/
R
D
1
2
P
M
B
E
/
R
P
6
7
/
R
D
3
D
P
H
/
R
P
6
6
/
R
D
2
V
C
P
C
O
N
/
R
P
6
5
/
R
D
1
D+/RG2
D-/RG3
VUSB
VBUS
VSS 1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
AN29/PMD5/RP85/RE5
AN31/PMD7/RP87/RE7
C1IN3-/SCK2/PMA5/RP118/RG6
C1IN1-/SDI2/PMA4/RPI119/RG7
C2IN3-/SDO2/PMA3/RP120/RG8
MCLR
C2IN1-/PMA2/RPI121/RG9
VDD
AN5/C1IN1+/VBUSON/VBUSST/RPI37/RB5
AN4/C1IN2-/USBOEN/RPI36/RB4
AN3/C2IN1+/VPIO/RPI35/RB3
AN2/C2IN2-/VMIO/RPI34/RB2
PGEC3/AN1/RPI33/RB1
PGED3/AN0/RPI32/RB0
VSS
AN30/PMD6/RPI86/RE6
VDD
TMS/RPI16/RA0
AN20/RPI88/RE8
AN21/RPI89/RE9
RP127/RG15
AN16/RPI49/RC1
AN17/RPI50/RC2
AN18/RPI51/RC3
AN19/RPI52/RC4
PIC24EP512GU810
PIC24EP256GU810
RP104/RF8
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 11
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
Pin Diagrams (Continued)
121-Pin XBGA
(1)
1 2 3 4 5 6 7 8 9 10 11
A
RE4 RE3 RG13 RE0 RG0 RF1 VDD NC RD12 RD2 RD1
B
NC RG15 RE2 RE1 RA7 RF0 VCAP RD5 RD3 VSS RC14
C
RE6 VDD RG12 RG14 RA6 NC RD7 RD4 NC RC13 RD11
D
RC1 RE7 RE5 NC NC NC RD6 RD13 RD0 NC RD10
E
RC4 RC3 RG6 RC2 NC RG1 NC RA15 RD8 RD9 RA14
F
MCLR RG8 RG9 RG7 VSS NC NC VDD RC12 VSS RC15
G
RE8 RE9 RA0 NC VDD VSS VSS NC RA5 RA3 RA4
H
RB5 RB4 NC NC NC VDD NC VBUS VUSB RG2 RA2
J
RB3 RB2 RB7 AVDD RB11 RA1 RB12 NC NC RF8 RG3
K
RB1 RB0 RA10 RB8 NC RF12 RB14 VDD RD15 RF3 RF2
L
RB6 RA9 AVSS RB9 RB10
RF13
RB13 RB15 RD14 RF4 RF5
dsPIC33EP256MU810
Note 1: Refer to Table 2 for full pin names.
= Pins are up to 5V tolerant
dsPIC33EP512MU810
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 12 Preliminary 2009-2011 Microchip Technology Inc.
TABLE 2: PIN NAMES: dsPIC33EP256MU810 AND dsPIC33EP512MU810
DEVICES
(1,2)
Pin
Number
Full Pin Name
Pin
Number
Full Pin Name
A1 AN28/PWM3L/PMD4/RP84/RE4 E8 RPI31/RA15
A2 AN27/PWM2H/PMD3/RPI83/RE3 E9 RTCC/DMLN/RPI72/RD8
A3 RP125/RG13 E10 ASDA1/DPLN/RPI73/RD9
A4 AN24/PWM1L/PMD0/RP80/RE0 E11 RPI30/RA14
A5 RP112/RG0 F1 MCLR
A6 VCMPST2/RP97/RF1 F2 C2IN3-/SDO2/PMA3/RP120/RG8
A7 VDD F3 C2IN1-/PMA2/RPI121/RG9
A8 No Connect F4 C1IN1-/SDI2/PMA4/RPI119/RG7
A9 RPI76/RD12 F5 VSS
A10 DPH/RP66/RD2 F6 No Connect
A11 VCPCON/RP65/RD1 F7 No Connect
B1 No Connect F8 VDD
B2 RP127/RG15 F9 OSC1/RPI60/RC12
B3 AN26/PWM2L/PMD2/RP82/RE2 F10 VSS
B4 AN25/PWM1H/PMD1/RPI81/RE1 F11 OSC2/CLKO/RC15
B5 AN23/RPI23/RA7 G1 AN20/RPI88/RE8
B6 VCMPST1/RP96/RF0 G2 AN21/RPI89/RE9
B7 VCAP G3 TMS/RPI16/RA0
B8 PMRD/RP69/RD5 G4 No Connect
B9 PMBE/RP67/RD3 G5 VDD
B10 VSS G6 VSS
B11 PGEC2/SOSCO/C3IN1-/T1CK/RPI62/RC14 G7 VSS
C1 AN30/PWM4L/PMD6/RPI86/RE6 G8 No Connect
C2 VDD G9 TDO/RPI21/RA5
C3 RPI124/RG12 G10 ASDA2/RPI19/RA3
C4 RP126/RG14 G11 TDI/RPI20/RA4
C5 AN22/RPI22/RA6 H1 AN5/C1IN1+/VBUSON/VBUSST/RPI37/RB5
C6 No Connect H2 AN4/C1IN2-/USBOEN/RPI36/RB4
C7 C3IN1+/VCMPST3/RP71/RD7 H3 No Connect
C8 PMWR/RP68/RD4 H4 No Connect
C9 No Connect H5 No Connect
C10 PGED2/SOSCI/C3IN3-/RPI61/RC13 H6 VDD
C11 PMCS1/RPI75/RD11 H7 No Connect
D1 AN16/PWM5L/RPI49/RC1 H8 VBUS
D2 AN31/PWM4H/PMD7/RP87/RE7 H9 VUSB
D3 AN29/PWM3H/PMD5/RP85/RE5 H10 D+/RG2
D4 No Connect H11 ASCL2/RPI18/RA2
D5 No Connect J1 AN3/C2IN1+/VPIO/RPI35/RB3
D6 No Connect J2 AN2/C2IN2-/VMIO/RPI34/RB2
D7 C3IN2-/RP70/RD6 J3 PGED1/AN7/RCV/RPI39/RB7
D8 RPI77/RD13 J4 AVDD
D9 INT0/DMH/RP64/RD0 J5 AN11/PMA12/RPI43/RB11
D10 No Connect J6 TCK/RPI17/RA1
D11 ASCL1/PMCS2/RPI74/RD10 J7 AN12/PMA11/RPI44/RB12
E1 AN19/PWM6H/RPI52/RC4 J8 No Connect
E2 AN18/PWM6L/RPI51/RC3 J9 No Connect
E3 C1IN3-/SCK2/PMA5/RP118/RG6 J10 RP104/RF8
E4 AN17/PWM5H/RPI50/RC2 J11 D-/RG3
E5 No Connect K1 PGEC3/AN1/RPI33/RB1
E6 RP113/RG1 K2 PGED3/AN0/RPI32/RB0
E7 No Connect K3 VREF+/RA10
Note 1: The RPn/RPIn pins can be used by any remappable peripheral with some limitation. See Section 11.4 Peripheral Pin Select for
available peripherals and for information on limitations.
2: Every I/O port pin (RAx-RGx) can be used as change notification (CNAx-CNGx). See Section 11.0 I/O Ports for more information.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 13
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
K4 AN8/PMA6/RPI40/RB8 L3 AVSS
K5 No Connect L4 AN9/PMA7//RPI41/RB9
K6 RP108/RF12 L5 AN10/CVREF/PMA13/RPI42/RB10
K7 AN14/PMA1/RPI46/RB14 L6 RP109/RF13
K8 VDD L7 AN13/PMA10/RPI45/RB13
K9 RP79/RD15 L8 AN15/PMA0/RPI47/RB15
K10 USBID/RP99/RF3 L9 RPI78/RD14
K11 RP98/RF2 L10 SDA2/PMA9/RP100/RF4
L1 PGEC1/AN6/RPI38/RB6 L11 SCL2/PMA8/RP101/RF5
L2 VREF-/RA9
TABLE 2: PIN NAMES: dsPIC33EP256MU810 AND dsPIC33EP512MU810
DEVICES
(1,2)
(CONTINUED)
Pin
Number
Full Pin Name
Pin
Number
Full Pin Name
Note 1: The RPn/RPIn pins can be used by any remappable peripheral with some limitation. See Section 11.4 Peripheral Pin Select for
available peripherals and for information on limitations.
2: Every I/O port pin (RAx-RGx) can be used as change notification (CNAx-CNGx). See Section 11.0 I/O Ports for more information.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 14 Preliminary 2009-2011 Microchip Technology Inc.
Pin Diagrams (Continued)
121-Pin XBGA
(1)
1 2 3 4 5 6 7 8 9 10 11
A
RE4 RE3 RG13 RE0 RG0 RF1 VDD NC RD12 RD2 RD1
B
NC RG15 RE2 RE1 RA7 RF0 VCAP RD5 RD3 VSS RC14
C
RE6 VDD RG12 RG14 RA6 NC RD7 RD4 NC RC13 RD11
D
RC1 RE7 RE5 NC NC NC RD6 RD13 RD0 NC RD10
E
RC4 RC3 RG6 RC2 NC RG1 NC RA15 RD8 RD9 RA14
F
MCLR RG8 RG9 RG7 VSS NC NC VDD RC12 VSS RC15
G
RE8 RE9 RA0 NC VDD VSS VSS NC RA5 RA3 RA4
H
RB5 RB4 NC NC NC VDD NC VBUS VUSB RG2 RA2
J
RB3 RB2 RB7 AVDD RB11 RA1 RB12 NC NC RF8 RG3
K
RB1 RB0 RA10 RB8 NC RF12 RB14 VDD RD15 RF3 RF2
L
RB6 RA9 AVSS RB9 RB10
RF13
RB13 RB15 RD14 RF4 RF5
Note 1: Refer to Table 3 for full pin names.
= Pins are up to 5V tolerant
PIC24EP512GU810
PIC24EP256GU810
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 15
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
TABLE 3: PIN NAMES: PIC24EP256GU810 AND PIC24EP512GU810
DEVICES
(1,2)
Pin
Number
Full Pin Name
Pin
Number
Full Pin Name
A1 AN28/PMD4/RP84/RE4 E8 RPI31/RA15
A2 AN27/PMD3/RPI83/RE3 E9 RTCC/DMLN/RPI72/RD8
A3 RP125/RG13 E10 ASDA1/DPLN/RPI73/RD9
A4 AN24/PMD0/RP80/RE0 E11 RPI30/RA14
A5 RP112/RG0 F1 MCLR
A6 VCMPST2/RP97/RF1 F2 C2IN3-/SDO2/PMA3/RP120/RG8
A7 VDD F3 C2IN1-/PMA2/RPI121/RG9
A8 No Connect F4 C1IN1-/SDI2/PMA4/RPI119/RG7
A9 RPI76/RD12 F5 VSS
A10 DPH/RP66/RD2 F6 No Connect
A11 VCPCON/RP65/RD1 F7 No Connect
B1 No Connect F8 VDD
B2 RP127/RG15 F9 OSC1/RPI60/RC12
B3 AN26/PMD2/RP82/RE2 F10 VSS
B4 AN25/PMD1/RPI81/RE1 F11 OSC2/CLKO/RC15
B5 AN23/RPI23/RA7 G1 AN20/RPI88/RE8
B6 VCMPST1/RP96/RF0 G2 AN21/RPI89/RE9
B7 VCAP G3 TMS/RPI16/RA0
B8 PMRD/RP69/RD5 G4 No Connect
B9 PMBE/RP67/RD3 G5 VDD
B10 VSS G6 VSS
B11 PGEC2/SOSCO/C3IN1-/T1CK/RPI62/RC14 G7 VSS
C1 AN30/PMD6/RPI86/RE6 G8 No Connect
C2 VDD G9 TDO/RPI21/RA5
C3 RPI124/RG12 G10 ASDA2/RPI19/RA3
C4 RP126/RG14 G11 TDI/RPI20/RA4
C5 AN22/RPI22/RA6 H1 AN5/C1IN1+/VBUSON/VBUSST/RPI37/RB5
C6 No Connect H2 AN4/C1IN2-/USBOEN/RPI36/RB4
C7 C3IN1+/VCMPST3/RP71/RD7 H3 No Connect
C8 PMWR/RP68/RD4 H4 No Connect
C9 No Connect H5 No Connect
C10 PGED2/SOSCI/C3IN3-/RPI61/RC13 H6 VDD
C11 PMCS1/RPI75/RD11 H7 No Connect
D1 AN16/RPI49/RC1 H8 VBUS
D2 AN31/PMD7/RP87/RE7 H9 VUSB
D3 AN29/PMD5/RP85/RE5 H10 D+/RG2
D4 No Connect H11 ASCL2/RPI18/RA2
D5 No Connect J1 AN3/C2IN1+/VPIO/RPI35/RB3
D6 No Connect J2 AN2/C2IN2-/VMIO/RPI34/RB2
D7 C3IN2-/RP70/RD6 J3 PGED1/AN7/RCV/RPI39/RB7
D8 RPI77/RD13 J4 AVDD
D9 INT0/DMH/RP64/RD0 J5 AN11/PMA12/RPI43/RB11
D10 No Connect J6 TCK/RPI17/RA1
D11 ASCL1/PMCS2/RPI74/RD10 J7 AN12/PMA11/RPI44/RB12
E1 AN19/RPI52/RC4 J8 No Connect
E2 AN18/RPI51/RC3 J9 No Connect
E3 C1IN3-/SCK2/PMA5/RP118/RG6 J10 RP104/RF8
E4 AN17/RPI50/RC2 J11 D-/RG3
E5 No Connect K1 PGEC3/AN1/RPI33/RB1
E6 RP113/RG1 K2 PGED3/AN0/RPI32/RB0
E7 No Connect K3 VREF+/RA10
Note 1: The RPn/RPIn pins can be used by any remappable peripheral with some limitation. See Section 11.4 Peripheral Pin Select for
available peripherals and for information on limitations.
2: Every I/O port pin (RAx-RGx) can be used as change notification (CNAx-CNGx). See Section 11.0 I/O Ports for more information.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 16 Preliminary 2009-2011 Microchip Technology Inc.
K4 AN8/PMA6/RPI40/RB8 L3 AVSS
K5 No Connect L4 AN9/PMA7/RPI41/RB9
K6 RP108/RF12 L5 AN10/CVREF/PMA13/RPI42/RB10
K7 AN14/PMA1/RPI46/RB14 L6 RP109/RF13
K8 VDD L7 AN13/PMA10/RPI45/RB13
K9 RP79/RD15 L8 AN15/PMA0/RPI47/RB15
K10 USBID/RP99/RF3 L9 RPI78/RD14
K11 RP98/RF2 L10 SDA2/PMA9/RP100/RF4
L1 PGEC1/AN6/RPI38/RB6 L11 SCL2/PMA8/RP101/RF5
L2 VREF-/RA9
TABLE 3: PIN NAMES: PIC24EP256GU810 AND PIC24EP512GU810
DEVICES
(1,2)
(CONTINUED)
Pin
Number
Full Pin Name
Pin
Number
Full Pin Name
Note 1: The RPn/RPIn pins can be used by any remappable peripheral with some limitation. See Section 11.4 Peripheral Pin Select for
available peripherals and for information on limitations.
2: Every I/O port pin (RAx-RGx) can be used as change notification (CNAx-CNGx). See Section 11.0 I/O Ports for more information.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 17
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
Pin Diagrams (Continued)
144-Pin TQFP, 144-pin LQFP
Note 1: The RPn/RPIn pins can be used by any remappable peripheral with some limitation. See
Section 11.4 Peripheral Pin Select for available peripherals and for information on limitations.
2: Every I/O port pin (RAx-RKx) can be used as change notification (CNAx-CNKx). See Section 11.0
I/O Ports for more information.
= Pins are up to 5V tolerant
108
1
3
9
1
3
7
dsPIC33EP512MU814
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
3
8
3
9
4
0
4
1
4
2
4
3
4
4
4
5
4
6
4
7
4
8
4
9
5
0
5
1
5
2
5
3
5
4
5
5
5
6
5
7
5
8
5
9
6
0
6
1
107
106
105
104
103
102
101
100
99
98
97
96
95
94
93
92
91
90
89
88
87
86
85
84
1
3
8
1
3
7
1
3
6
1
3
5
1
3
4
1
3
3
1
3
2
1
3
1
1
3
0
1
2
9
1
2
8
1
2
7
1
2
6
1
2
5
1
2
4
1
2
3
1
2
2
1
2
1
1
2
0
1
1
9
1
1
8
1
1
7
1
1
6
1
1
5
1
4
4
1
4
3
1
4
2
1
4
1
1
4
0
26
27
28
29
30
31
32
33
34
35
36
1
1
4
1
1
3
1
1
2
1
1
1
1
1
0
1
0
9
83
82
81
80
79
78
77
76
75
74
73
6
2
6
3
6
4
6
5
6
6
6
7
6
8
6
9
7
0
7
1
7
2
AN29/PWM3H/RP85/RE5
AN31/PWM4H/RP87/RE7
C1IN3-/SCK2/RP118/RG6
C1IN1-/SDI2/RPI119/RG7
C2IN3-/SDO2/RP120/RG8
MCLR
C2IN1-/RPI121/RG9
VDD
AN5/C1IN1+/VBUSON/VBUSST/RPI37/RB5
AN4/C1IN2-/USBOEN/RPI36/RB4
AN3/C2IN1+/VPIO/RPI35/RB3
AN2/C2IN2-/VMIO/RPI34/RB2
PGEC3/AN1/RPI33/RB1
PGED3/AN0/RPI32/RB0
VSS
AN30/PWM4L/RPI86/RE6
VDD
VSS
TMS/RPI16/RA0
AN20/RPI88/RE8
AN21/RPI89/RE9
RK0
RK1
RJ14
RJ15
RP127/RG15
PWM7L/PMA8/RJ8
PWM7H/PMA9/RJ9
PMA10/RJ10
PMA11/RJ11
AN16/PWM5L/RPI49/RC1
AN17/PWM5H/RPI50/RC2
AN18/PWM6L/RPI51/RC3
AN19/PWM6H/RPI52/RC4
PMA12/RJ12
PMA13/RJ13
A
N
2
8
/
P
W
M
3
L
/
R
P
8
4
/
R
E
4
A
N
2
7
/
P
W
M
2
H
/
R
P
I
8
3
/
R
E
3
A
N
2
6
/
P
W
M
2
L
/
R
P
8
2
/
R
E
2
V
S
S
R
P
1
2
5
/
R
G
1
3
R
P
I
1
2
4
/
R
G
1
2
R
P
1
2
6
/
R
G
1
4
A
N
2
5
/
P
W
M
1
H
/
R
P
I
8
1
/
R
E
1
A
N
2
4
/
P
W
M
1
L
/
R
P
8
0
/
R
E
0
P
M
A
7
/
R
J
7
P
M
A
6
/
R
J
6
P
M
A
5
/
R
J
5
P
M
A
4
/
R
J
4
A
N
2
3
/
R
P
I
2
3
/
R
A
7
A
N
2
2
/
R
P
I
2
2
/
R
A
6
R
P
1
1
2
/
R
G
0
R
P
1
1
3
/
R
G
1
V
C
M
P
S
T
2
/
R
P
9
7
/
R
F
1
V
C
M
P
S
T
1
/
R
P
9
6
/
R
F
0
V
S
S
V
D
D
V
C
A
P
C
3
I
N
1
+
/
V
C
M
P
S
T
3
/
R
P
7
1
/
R
D
7
C
3
I
N
2
-
/
R
P
7
0
/
R
D
6
R
P
6
9
/
R
D
5
R
P
6
8
/
R
D
4
P
M
A
3
/
R
J
3
P
M
A
2
/
R
J
2
P
M
A
1
/
R
J
1
P
M
A
0
/
R
J
0
R
P
I
7
7
/
R
D
1
3
R
P
I
7
6
/
R
D
1
2
V
D
D
R
P
6
7
/
R
D
3
D
P
H
/
R
P
6
6
/
R
D
2
V
C
P
C
O
N
/
R
P
6
5
/
R
D
1
VSS
PGEC2/SOSCO/C3IN1-/T1CK/RPI62/RC14
PGED2/SOSCI/C3IN3-/RPI61/RC13
INT0/DMH/RP64/RD0
RH15
RH14
RH13
RH12
RPI75/RD11
ASCL1/RPI74/RD10
ASDA1/DPLN/RPI73/RD9
RTCC/DMLN/RPI72/RD8
RPI31/RA15
RPI30/RA14
PMCS1/RK11
PMCS2/RK12
VSS
OSC2/CLKO/RC15
OSC1/RPI60/RC12
VDD
TDO/RPI21/RA5
TDI/RPI20/RA4
ASDA2/RPI19/RA3
ASCL2/RPI18/RA2
RH11
RH10
RH9
RH8
RP104/RF8
RP98/RF2
USBID/RP99/RF3
VSS
P
G
E
C
1
/
A
N
6
/
R
P
I
3
8
/
R
B
6
P
G
E
D
1
/
A
N
7
/
R
C
V
/
R
P
I
3
9
/
R
B
7
V
R
E
F
-
/
R
A
9
V
R
E
F
+
/
R
A
1
0
A
V
D
D
A
V
S
S
P
M
D
0
/
R
H
0
P
M
D
1
/
R
H
1
P
M
D
2
/
R
H
2
P
M
D
3
/
R
H
3
A
N
8
/
R
P
I
4
0
/
R
B
8
A
N
9
/
R
P
I
4
1
/
R
B
9
A
N
1
0
/
C
V
R
E
F
/
R
P
I
4
2
/
R
B
1
0
A
N
1
1
/
R
P
I
4
3
/
R
B
1
1
V
S
S
V
D
D
P
M
R
D
/
R
K
1
5
P
M
W
R
/
R
K
1
4
P
M
B
E
/
R
K
1
3
T
C
K
/
R
P
I
1
7
/
R
A
1
R
P
1
0
9
/
R
F
1
3
R
P
1
0
8
/
R
F
1
2
A
N
1
2
/
R
P
I
4
4
/
R
B
1
2
A
N
1
3
/
R
P
I
4
5
/
R
B
1
3
A
N
1
4
/
R
P
I
4
6
/
R
B
1
4
A
N
1
5
/
R
P
I
4
7
/
R
B
1
5
V
S
S
V
D
D
P
M
D
4
/
R
H
4
P
M
D
5
/
R
H
5
P
M
D
6
/
R
H
6
P
M
D
7
/
R
H
7
R
P
I
7
8
/
R
D
1
4
R
P
7
9
/
R
D
1
5
S
D
A
2
/
R
P
1
0
0
/
R
F
4
S
C
L
2
/
R
P
1
0
1
/
R
F
5
D+/RG2
D-/RG3
VUSB
VBUS
dsPIC33EP256MU814
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 18 Preliminary 2009-2011 Microchip Technology Inc.
Pin Diagrams (Continued)
144-Pin TQFP, 144-pin LQFP
Note 1: The RPn/RPIn pins can be used by any remappable peripheral with some limitation. See Section 11.4
Peripheral Pin Select for available peripherals and for information on limitations.
2: Every I/O port pin (RAx-RKx) can be used as change notification (CNAx-CNKx). See Section 11.0 I/O
Ports for more information.
= Pins are up to 5V tolerant
108
1
3
9
1
3
7
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
3
8
3
9
4
0
4
1
4
2
4
3
4
4
4
5
4
6
4
7
4
8
4
9
5
0
5
1
5
2
5
3
5
4
5
5
5
6
5
7
5
8
5
9
6
0
6
1
107
106
105
104
103
102
101
100
99
98
97
96
95
94
93
92
91
90
89
88
87
86
85
84
1
3
8
1
3
7
1
3
6
1
3
5
1
3
4
1
3
3
1
3
2
1
3
1
1
3
0
1
2
9
1
2
8
1
2
7
1
2
6
1
2
5
1
2
4
1
2
3
1
2
2
1
2
1
1
2
0
1
1
9
1
1
8
1
1
7
1
1
6
1
1
5
1
4
4
1
4
3
1
4
2
1
4
1
1
4
0
26
27
28
29
30
31
32
33
34
35
36
1
1
4
1
1
3
1
1
2
1
1
1
1
1
0
1
0
9
83
82
81
80
79
78
77
76
75
74
73
6
2
6
3
6
4
6
5
6
6
6
7
6
8
6
9
7
0
7
1
7
2
AN29/RP85/RE5
AN31/RP87/RE7
C1IN3-/SCK2/RP118/RG6
C1IN1-/SDI2/RPI119/RG7
C2IN3-/SDO2/RP120/RG8
MCLR
C2IN1-/RPI121/RG9
VDD
AN5/C1IN1+/VBUSON/VBUSST/RPI37/RB5
AN4/C1IN2-/USBOEN/RPI36/RB4
AN3/C2IN1+/VPIO/RPI35/RB3
AN2/C2IN2-/VMIO/RPI34/RB2
PGEC3/AN1/RPI33/RB1
PGED3/AN0/RPI32/RB0
VSS
AN30/RPI86/RE6
VDD
VSS
TMS/RPI16/RA0
AN20/RPI88/RE8
AN21/RPI89/RE9
RK0
RK1
RJ14
RJ15
RP127/RG15
PMA8/RJ8
PMA9/RJ9
PMA10/RJ10
PMA11/RJ11
AN16/RPI49/RC1
AN17/RPI50/RC2
AN18/RPI51/RC3
AN19/RPI52/RC4
PMA12/RJ12
PMA13/RJ13
A
N
2
8
/
R
P
8
4
/
R
E
4
A
N
2
7
/
R
P
I
8
3
/
R
E
3
A
N
2
6
/
R
P
8
2
/
R
E
2
V
S
S
R
P
1
2
5
/
R
G
1
3
R
P
I
1
2
4
/
R
G
1
2
R
P
1
2
6
/
R
G
1
4
A
N
2
5
/
R
P
I
8
1
/
R
E
1
A
N
2
4
/
R
P
8
0
/
R
E
0
P
M
A
7
/
R
J
7
P
M
A
6
/
R
J
6
P
M
A
5
/
R
J
5
P
M
A
4
/
R
J
4
A
N
2
3
/
R
P
I
2
3
/
R
A
7
A
N
2
2
/
R
P
I
2
2
/
R
A
6
R
P
1
1
2
/
R
G
0
R
P
1
1
3
/
R
G
1
V
C
M
P
S
T
2
/
R
P
9
7
/
R
F
1
V
C
M
P
S
T
1
/
R
P
9
6
/
R
F
0
V
S
S
V
D
D
V
C
A
P
C
3
I
N
1
+
/
V
C
M
P
S
T
3
/
R
P
7
1
/
R
D
7
C
3
I
N
2
-
/
R
P
7
0
/
R
D
6
R
P
6
9
/
R
D
5
R
P
6
8
/
R
D
4
P
M
A
3
/
R
J
3
P
M
A
2
/
R
J
2
P
M
A
1
/
R
J
1
P
M
A
0
/
R
J
0
R
P
I
7
7
/
R
D
1
3
R
P
I
7
6
/
R
D
1
2
V
D
D
R
P
6
7
/
R
D
3
D
P
H
/
R
P
6
6
/
R
D
2
V
C
P
C
O
N
/
R
P
6
5
/
R
D
1
VSS
PGEC2/SOSCO/C3IN1-/T1CK/RPI62/RC14
PGED2/SOSCI/C3IN3-/RPI61/RC13
INT0/DMH/RP64/RD0
RH15
RH14
RH13
RH12
RPI75/RD11
ASCL1/RPI74/RD10
ASDA1/DPLN/RPI73/RD9
RTCC/DMLN/RPI72/RD8
RPI31/RA15
RPI30/RA14
PMCS1/RK11
PMCS2/RK12
VSS
OSC2/CLKO/RC15
OSC1/RPI60/RC12
VDD
TDO/RPI21/RA5
TDI/RPI20/RA4
ASDA2/RPI19/RA3
ASCL2/RPI18/RA2
RH11
RH10
RH9
RH8
RP104/RF8
RP98/RF2
USBID/RP99/RF3
VSS
P
G
E
C
1
/
A
N
6
/
R
P
I
3
8
/
R
B
6
P
G
E
D
1
/
A
N
7
/
R
C
V
/
R
P
I
3
9
/
R
B
7
V
R
E
F
-
/
R
A
9
V
R
E
F
+
/
R
A
1
0
A
V
D
D
A
V
S
S
P
M
D
0
/
R
H
0
P
M
D
1
/
R
H
1
P
M
D
2
/
R
H
2
P
M
D
3
/
R
H
3
A
N
8
/
R
P
I
4
0
/
R
B
8
A
N
9
/
R
P
I
4
1
/
R
B
9
A
N
1
0
/
C
V
R
E
F
/
R
P
I
4
2
/
R
B
1
0
A
N
1
1
/
R
P
I
4
3
/
R
B
1
1
V
S
S
V
D
D
P
M
R
D
/
R
K
1
5
P
M
W
R
/
R
K
1
4
P
M
B
E
/
R
K
1
3
T
C
K
/
R
P
I
1
7
/
R
A
1
R
P
1
0
9
/
R
F
1
3
R
P
1
0
8
/
R
F
1
2
A
N
1
2
/
R
P
I
4
4
/
R
B
1
2
A
N
1
3
/
R
P
I
4
5
/
R
B
1
3
A
N
1
4
/
R
P
I
4
6
/
R
B
1
4
A
N
1
5
/
R
P
I
4
7
/
R
B
1
5
V
S
S
V
D
D
P
M
D
4
/
R
H
4
P
M
D
5
/
R
H
5
P
M
D
6
/
R
H
6
P
M
D
7
/
R
H
7
R
P
I
7
8
/
R
D
1
4
R
P
7
9
/
R
D
1
5
S
D
A
2
/
R
P
1
0
0
/
R
F
4
S
C
L
2
/
R
P
1
0
1
/
R
F
5
D+/RG2
D-/RG3
VUSB
VBUS
PIC24EP512GU814
PIC24EP256GU814
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 19
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
Table of Contents
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814 Product Families................................................................................ 6
1.0 Device Overview ........................................................................................................................................................................ 21
2.0 Guidelines for Getting Started with 16-bit Digital Signal Controllers and Microcontrollers......................................................... 29
3.0 CPU............................................................................................................................................................................................ 33
4.0 Memory Organization................................................................................................................................................................. 43
5.0 Flash Program Memory............................................................................................................................................................ 125
6.0 Resets ..................................................................................................................................................................................... 129
7.0 Interrupt Controller ................................................................................................................................................................... 133
8.0 Direct Memory Access (DMA) .................................................................................................................................................. 147
9.0 Oscillator Configuration............................................................................................................................................................ 163
10.0 Power-Saving Features............................................................................................................................................................ 175
11.0 I/O Ports ................................................................................................................................................................................... 189
12.0 Timer1 ...................................................................................................................................................................................... 249
13.0 Timer2/3, Timer4/5, Timer6/7 and Timer8/9 ............................................................................................................................ 251
14.0 Input Capture............................................................................................................................................................................ 257
15.0 Output Compare....................................................................................................................................................................... 261
16.0 High-Speed PWM Module (dsPIC33EPXXXMU806/810/814 Devices Only)........................................................................... 267
17.0 Quadrature Encoder Interface (QEI) Module (dsPIC33EPXXXMU806/810/814 Devices Only) .............................................. 295
18.0 Serial Peripheral Interface (SPI)............................................................................................................................................... 309
19.0 Inter-Integrated Circuit (I
2
C).............................................................................................................................................. 315
20.0 Universal Asynchronous Receiver Transmitter (UART) ........................................................................................................... 323
21.0 Enhanced CAN (ECAN) Module........................................................................................................................................... 329
22.0 USB On-The-Go (OTG) Module............................................................................................................................................... 355
23.0 10-bit/12-bit Analog-to-Digital Converter (ADC) ....................................................................................................................... 381
24.0 Data Converter Interface (DCI) Module.................................................................................................................................... 395
25.0 Comparator Module.................................................................................................................................................................. 401
26.0 Real-Time Clock and Calendar (RTCC) .................................................................................................................................. 413
27.0 Programmable Cyclic Redundancy Check (CRC) Generator .................................................................................................. 423
28.0 Parallel Master Port (PMP)....................................................................................................................................................... 429
29.0 Special Features ...................................................................................................................................................................... 437
30.0 Instruction Set Summary.......................................................................................................................................................... 445
31.0 Development Support............................................................................................................................................................... 455
32.0 Electrical Characteristics.......................................................................................................................................................... 459
33.0 Packaging Information.............................................................................................................................................................. 531
Appendix A: Revision History............................................................................................................................................................. 551
Index ................................................................................................................................................................................................. 561
The Microchip Web Site..................................................................................................................................................................... 567
Customer Change Notification Service .............................................................................................................................................. 567
Customer Support .............................................................................................................................................................................. 567
Reader Response.............................................................................................................................................................................. 568
Product Identification System ............................................................................................................................................................ 569
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 20 Preliminary 2009-2011 Microchip Technology Inc.
TO OUR VALUED CUSTOMERS
It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip
products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and
enhanced as new volumes and updates are introduced.
If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via
E-mail at [email protected] or fax the Reader Response Form in the back of this data sheet to (480) 792-4150. We
welcome your feedback.
Most Current Data Sheet
To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:
http://www.microchip.com
You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page.
The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).
Errata
An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current
devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of
silicon and revision of document to which it applies.
To determine if an errata sheet exists for a particular device, please check with one of the following:
Microchips Worldwide Web site; http://www.microchip.com
Your local Microchip sales office (see last page)
When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are
using.
Customer Notification System
Register on our web site at www.microchip.com to receive the most current information on all of our products.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 21
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
1.0 DEVICE OVERVIEW
This document contains device-specific information for
the dsPIC33EPXXXMU806/810/814 and
PIC24EPXXXGU810/814 Digital Signal Controller
(DSC) and Microcontroller (MCU) devices. The
dsPIC33EPXXXMU806/810/814 devices contain
extensive Digital Signal Processor (DSP) functionality
with a high-performance 16-bit MCU architecture.
Figure 1-1 illustrates a general block diagram of the
core and peripheral modules in the
dsPIC33EPXXXMU806/810/814 and
PIC24EPXXXGU810/814 families of devices.
Table 1-1 lists the functions of the various pins shown
in the pinout diagrams.
Note 1: This data sheet summarizes the features
of the dsPIC33EPXXXMU806/810/814
and PIC24EPXXXGU810/814 families of
devices. It is not intended to be a compre-
hensive resource. To complement the
information in this data sheet, refer to the
related section of the dsPIC33E/PIC24E
Family Reference Manual, which is
available from the Microchip web site
(www.microchip.com)
2: Some registers and associated bits
described in this section may not be
available on all devices. Refer to
Section 4.0 Memory Organization in
this data sheet for device-specific register
and bit information.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 22 Preliminary 2009-2011 Microchip Technology Inc.
FIGURE 1-1: dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814 BLOCK DIAGRAM
PORTA
PORTB
PORTD
PORTC
Power-up
Timer
Oscillator
Start-up Timer
Instruction
Decode and
Control
OSC1/CLKI
MCLR
VDD, VSS
UART1-
Timing
Generation
ECAN1,
16
PCH PCL
16
Program Counter
16-bit ALU
24
24
24
24
X Data Bus
I
R
I2C1,
DCI
PCU
ADC1,
Timers
Input
Capture
Output
Compare
16
16
16
16 x 16
W Reg Array
Divide
Support
Engine
(1)
DSP
R
O
M
L
a
t
c
h
16
Y Data Bus
(1)
EA MUX
X RAGU
X WAGU
Y AGU
(1)
AVDD, AVSS
UART4 SPI4
16
24
16
16
16
16
16
16
16
8
Interrupt
Controller
PSV and Table
Data Access
Control Block
Stack
Control
Logic
Loop
Control
Logic
Data Latch Data Latch
Y Data
RAM
(1)
X Data
RAM
Address
Latch
Address
Latch
Control Signals
to Various Blocks
16
SPI1-
Data Latch
16
16
16
X Address Bus
Y
A
d
d
r
e
s
s
B
u
s
24
L
i
t
e
r
a
l
D
a
t
a
ADC2
Program Memory
Watchdog
Timer
POR/BOR
Address Latch
PMP
Comparator
CRC
RTCC
USB OTG
I2C2 ECAN2
QEI1
(1)
,
PWM
(1)
QEI2
(1)
(3 Channel)
PORTE
PORTF
PORTG
PORTH
PORTJ
PORTK
Remappable
Pins
Note 1: This feature or peripheral is only available on dsPIC33EPXXXMU806/810/814 devices.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 23
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
TABLE 1-1: PINOUT I/O DESCRIPTIONS
Pin Name
Pin
Type
Buffer
Type
PPS Description
AN0-AN31 I Analog No Analog input channels.
CLKI
CLKO
I
O
ST/
CMOS
No
No
External clock source input. Always associated with OSC1 pin function.
Oscillator crystal output. Connects to crystal or resonator in Crystal
Oscillator mode. Optionally functions as CLKO in RC and EC modes.
Always associated with OSC2 pin function.
OSC1
OSC2
I
I/O
ST/
CMOS
No
No
Oscillator crystal input. ST buffer when configured in RC mode; CMOS
otherwise.
Oscillator crystal output. Connects to crystal or resonator in Crystal
Oscillator mode. Optionally functions as CLKO in RC and EC modes.
SOSCI
SOSCO
I
O
ST/
CMOS
No
No
32.768 kHz low-power oscillator crystal input; CMOS otherwise.
32.768 kHz low-power oscillator crystal output.
IC1-IC16 I ST Yes Capture inputs 1 through 16.
OCFA
OCFB
OCFC
OC1-OC16
I
I
I
O
ST
ST
ST
Yes
Yes
Yes
Yes
Compare Fault A input (for Compare channels).
Compare Fault B input (for Compare channels).
Compare Fault C input (for Compare channels).
Compare outputs 1 through 16.
INT0
INT1
INT2
INT3
INT4
I
I
I
I
I
ST
ST
ST
ST
ST
No
Yes
Yes
Yes
Yes
External interrupt 0.
External interrupt 1.
External interrupt 2.
External interrupt 3.
External interrupt 4.
RA0-RA7, RA9,
RA10, RA14, RA15
I/O ST No PORTA is a bidirectional I/O port.
RB0-RB15 I/O ST No PORTB is a bidirectional I/O port.
RC1-RC4,
RC12-RC15
I/O ST No PORTC is a bidirectional I/O port.
RD0-RD15 I/O ST No PORTD is a bidirectional I/O port.
RE0-RE9 I/O ST No PORTE is a bidirectional I/O port.
RF0-RF5, RF8
RF12, RF13
I/O ST No PORTF is a bidirectional I/O port.
RG0, RG1
RG2, RG3
RG6-RG9,
RG12-RG15
I/O
I
I/O
ST
ST
ST
No
No
No
PORTG is a bidirectional I/O port.
PORTG input pins.
PORTG is a bidirectional I/O port.
RH0-RH15 I/O ST No PORTH is a bidirectional I/O port.
RJ0-RJ15 I/O ST No PORTJ is a bidirectional I/O port.
RK0-RK1,
RK11-RK15
I/O ST No PORTK is a bidirectional I/O port.
Legend: CMOS = CMOS compatible input or output Analog = Analog input P = Power
ST = Schmitt Trigger input with CMOS levels O = Output I = Input
PPS = Peripheral Pin Select TTL = TTL input buffer
Note 1: This pin is available on dsPIC33EPXXXMU806/810/814 devices only.
2: AVDD must be connected at all times.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 24 Preliminary 2009-2011 Microchip Technology Inc.
T1CK
T2CK
T3CK
T4CK
T5CK
T6CK
T7CK
T8CK
T9CK
I
I
I
I
I
I
I
I
I
ST
ST
ST
ST
ST
ST
ST
ST
ST
No
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Yes
Timer1 external clock input.
Timer2 external clock input.
Timer3 external clock input.
Timer4 external clock input.
Timer5 external clock input.
Timer6 external clock input.
Timer7 external clock input.
Timer8 external clock input.
Timer9 external clock input.
U1CTS
U1RTS
U1RX
U1TX
I
O
I
O
ST
ST
Yes
Yes
Yes
Yes
UART1 clear to send.
UART1 ready to send.
UART1 receive.
UART1 transmit.
U2CTS
U2RTS
U2RX
U2TX
I
O
I
O
ST
ST
Yes
Yes
Yes
Yes
UART2 clear to send.
UART2 ready to send.
UART2 receive.
UART2 transmit.
U3CTS
U3RTS
U3RX
U3TX
I
O
I
O
ST
ST
Yes
Yes
Yes
Yes
UART3 clear to send.
UART3 ready to send.
UART3 receive.
UART3 transmit.
U4CTS
U4RTS
U4RX
U4TX
I
O
I
O
ST
ST
Yes
Yes
Yes
Yes
UART4 clear to send.
UART4 ready to send.
UART4 receive.
UART4 transmit.
SCK1
SDI1
SDO1
SS1
I/O
I
O
I/O
ST
ST
ST
Yes
Yes
Yes
Yes
Synchronous serial clock input/output for SPI1.
SPI1 data in.
SPI1 data out.
SPI1 slave synchronization or frame pulse I/O.
SCK2
SDI2
SDO2
SS2
I/O
I
O
I/O
ST
ST
ST
Yes
Yes
Yes
Yes
Synchronous serial clock input/output for SPI2.
SPI2 data in.
SPI2 data out.
SPI2 slave synchronization or frame pulse I/O.
SCK3
SDI3
SDO3
SS3
I/O
I
O
I/O
ST
ST
ST
Yes
Yes
Yes
Yes
Synchronous serial clock input/output for SPI3.
SPI3 data in.
SPI3 data out.
SPI3 slave synchronization or frame pulse I/O.
SCK4
SDI4
SDO4
SS4
I/O
I
O
I/O
ST
ST
ST
Yes
Yes
Yes
Yes
Synchronous serial clock input/output for SPI4.
SPI4 data in.
SPI4 data out.
SPI4 slave synchronization or frame pulse I/O.
ASCL1
ASDA1
I/O
I/O
ST
ST
No
No
Alternate synchronous serial clock input/output for I2C1.
Alternate synchronous serial data input/output for I2C1.
TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED)
Pin Name
Pin
Type
Buffer
Type
PPS Description
Legend: CMOS = CMOS compatible input or output Analog = Analog input P = Power
ST = Schmitt Trigger input with CMOS levels O = Output I = Input
PPS = Peripheral Pin Select TTL = TTL input buffer
Note 1: This pin is available on dsPIC33EPXXXMU806/810/814 devices only.
2: AVDD must be connected at all times.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 25
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
SCL2
SDA2
ASCL2
ASDA2
I/O
I/O
I/O
I/O
ST
ST
ST
ST
No
No
No
No
Synchronous serial clock input/output for I2C2.
Synchronous serial data input/output for I2C2.
Alternate synchronous serial clock input/output for I2C2.
Alternate synchronous serial data input/output for I2C2.
TMS
TCK
TDI
TDO
I
I
I
O
ST
ST
ST
No
No
No
No
JTAG Test mode select pin.
JTAG test clock input pin.
JTAG test data input pin.
JTAG test data output pin.
INDX1
(1)
HOME1
(1)
QEA1
(1)
QEB1
(1)
CNTCMP1
(1)
I
I
I
I
O
ST
ST
ST
ST
Yes
Yes
Yes
Yes
Yes
Quadrature Encoder Index1 Pulse input.
Quadrature Encoder Home1 Pulse input.
Quadrature Encoder Phase A input in QEI1 mode. Auxiliary Timer
External Clock input in Timer mode.
Quadrature Encoder Phase A input in QEI1 mode. Auxiliary Timer
External Gate input in Timer mode.
Quadrature Encoder Compare Output 1.
INDX2
(1)
HOME2
(1)
QEA2
(1)
QEB2
(1)
CNTCMP2
(1)
I
I
I
I
O
ST
ST
ST
ST
Yes
Yes
Yes
Yes
Yes
Quadrature Encoder Index2 Pulse input.
Quadrature Encoder Home2 Pulse input.
Quadrature Encoder Phase A input in QEI2 mode. Auxiliary Timer
External Clock input in Timer mode.
Quadrature Encoder Phase A input in QEI2 mode. Auxiliary Timer
External Gate input in Timer mode.
Quadrature Encoder Compare Output 2.
COFS
(1)
CSCK
(1)
CSDI
(1)
CSDO
(1)
I/O
I/O
I
O
ST
ST
ST
Yes
Yes
Yes
Yes
Data Converter Interface frame synchronization pin.
Data Converter Interface serial clock input/output pin.
Data Converter Interface serial data input pin.
Data Converter Interface serial data output pin.
C1RX
C1TX
I
O
ST
Yes
Yes
ECAN1 bus receive pin.
ECAN1 bus transmit pin.
C2RX
C2TX
I
O
ST
Yes
Yes
ECAN2 bus receive pin.
ECAN2 bus transmit pin.
RTCC O No Real-Time Clock Alarm Output.
CVREF O ANA No Comparator Voltage Reference Output.
C1IN1+, C1IN2-,
C1IN1-, C1IN3-
C1OUT
I
O
ANA
No
Yes
Comparator 1 Inputs
Comparator 1 Output.
C2IN1+, C2IN2-,
C2IN1-, C2IN3-
C2OUT
I
O
ANA
No
Yes
Comparator 2 Inputs.
Comparator 2 Output.
C3IN1+, C3IN2-,
C2IN1-, C3IN3-
C3OUT
I
O
ANA
No
Yes
Comparator 3 Inputs.
Comparator 3 Output.
TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED)
Pin Name
Pin
Type
Buffer
Type
PPS Description
Legend: CMOS = CMOS compatible input or output Analog = Analog input P = Power
ST = Schmitt Trigger input with CMOS levels O = Output I = Input
PPS = Peripheral Pin Select TTL = TTL input buffer
Note 1: This pin is available on dsPIC33EPXXXMU806/810/814 devices only.
2: AVDD must be connected at all times.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 26 Preliminary 2009-2011 Microchip Technology Inc.
PMA0
PMA1
PMA2 -PMA13
PMBE
PMCS1, PMCS2
PMD0-PMD7
PMRD
PMWR
I/O
I/O
O
O
O
I/O
O
O
TTL/ST
TTL/ST
TTL/ST
No
No
No
No
No
No
No
No
Parallel Master Port Address Bit 0 Input (Buffered Slave modes) and
Output (Master modes).
Parallel Master Port Address Bit 1 Input (Buffered Slave modes) and
Output (Master modes).
Parallel Master Port Address Bits 2 - 13 (Demultiplexed Master Modes).
Parallel Master Port Byte Enable Strobe.
Parallel Master Port Chip Select 1 and 2 Strobe.
Parallel Master Port Data (Demultiplexed Master mode) or Address/
Data (Multiplexed Master modes).
Parallel Master Port Read Strobe.
Parallel Master Port Write Strobe.
FLT1-FLT7
(1)
DTCMP1-DTCMP7
(1)
PWM1L-PWM7L
(1)
PWM1H-PWM7H
(1)
SYNCI1, SYNCI2
(1)
SYNCO1, SYNCO2
(1)
I
I
O
O
I
O
ST
ST
ST
Yes
Yes
No
No
Yes
Yes
PWM Fault input 1 through 7.
PWM Dead Time Compensation Input.
PWM Low output 1 through 7.
PWM High output 1 through 7.
PWM Synchronization Inputs 1 and 2.
PWM Synchronization Output 1 and 2.
VBUS
VUSB
VBUSON
D+
D-
USBID
USBOEN
VBUSST
VCPCON
VCMPST1
VCMPST2
VCMPST3
VMIO
VPIO
DMH
DPH
DMLN
DPLN
RCV
I
P
O
I/O
I/O
I
O
I
O
I
I
I
I/O
I/O
O
O
O
O
I
Analog
Analog
Analog
ST
ST
ST
ST
ST
ST
ST
ST
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
No
USB Bus Power Monitor.
USB Internal Transceiver Supply. If the USB module is not being used,
this pin must be connected to VDD.
USB Host and On-The-Go (OTG) Bus Power Control Output.
USB D+ I/O pin.
USB D- I/O pin.
USB OTG ID Detect.
USB Output Enabled Control (for external transceiver).
USB Boost Controller Overcurrent Detection.
USB Boost Controller PWM Signal.
USB External Comparator 1 Input.
USB External Comparator 2 Input.
USB External Comparator 3 Input.
USB Differential Minus Input/Output (external transceiver).
USB Differential Plus Input/Output (external transceiver).
D- External Pull-up Control Output.
D+ External Pull-up Control Output.
D- External Pull-down Control Output.
D+ External Pull-down Control Output.
USB Receive Input (from external transceiver).
PGED1
PGEC1
PGED2
PGEC2
PGED3
PGEC3
I/O
I
I/O
I
I/O
I
ST
ST
ST
ST
ST
ST
No
No
No
No
No
No
Data I/O pin for programming/debugging communication channel 1.
Clock input pin for programming/debugging communication channel 1.
Data I/O pin for programming/debugging communication channel 2.
Clock input pin for programming/debugging communication channel 2.
Data I/O pin for programming/debugging communication channel 3.
Clock input pin for programming/debugging communication channel 3.
MCLR I/P ST
No
Master Clear (Reset) input. This pin is an active-low Reset to the
device.
AVDD
(2)
P P No Positive supply for analog modules. This pin must be connected at all
times.
AVSS P P No Ground reference for analog modules.
TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED)
Pin Name
Pin
Type
Buffer
Type
PPS Description
Legend: CMOS = CMOS compatible input or output Analog = Analog input P = Power
ST = Schmitt Trigger input with CMOS levels O = Output I = Input
PPS = Peripheral Pin Select TTL = TTL input buffer
Note 1: This pin is available on dsPIC33EPXXXMU806/810/814 devices only.
2: AVDD must be connected at all times.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 27
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
VDD P No Positive supply for peripheral logic and I/O pins.
VCAP P No CPU logic filter capacitor connection.
VSS P No Ground reference for logic and I/O pins.
VREF+ I Analog No Analog voltage reference (high) input.
VREF- I Analog No Analog voltage reference (low) input.
TABLE 1-1: PINOUT I/O DESCRIPTIONS (CONTINUED)
Pin Name
Pin
Type
Buffer
Type
PPS Description
Legend: CMOS = CMOS compatible input or output Analog = Analog input P = Power
ST = Schmitt Trigger input with CMOS levels O = Output I = Input
PPS = Peripheral Pin Select TTL = TTL input buffer
Note 1: This pin is available on dsPIC33EPXXXMU806/810/814 devices only.
2: AVDD must be connected at all times.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 28 Preliminary 2009-2011 Microchip Technology Inc.
1.1 Referenced Sources
This device data sheet is based on the following
individual chapters of the dsPIC33E/PIC24E Family
Reference Manual. These documents should be
considered as the general reference for the operation
of a particular module or device feature.
Section 1. Introduction (DS70573)
Section 2. CPU (DS70359)
Section 3. Data Memory (DS70595)
Section 4. Program Memory (DS70613)
Section 5. Flash Programming (DS70609)
Section 6. Interrupts (DS70600)
Section 7. Oscillator (DS70580)
Section 8. Reset (DS70602)
Section 9. Watchdog Timer and Power-Saving Modes (DS70615)
Section 10. I/O Ports (DS70598)
Section 11. Timers (DS70362)
Section 12. Input Capture (DS70352)
Section 13. Output Compare (DS70358)
Section 14. High-Speed PWM (DS70645)
Section 15. Quadrature Encoder Interface (QEI) (DS70601)
Section 16. Analog-to-Digital Converter (ADC) (DS70621)
Section 17. UART (DS70582)
Section 18. Serial Peripheral Interface (SPI) (DS70569)
Section 19. Inter-Integrated Circuit (I
2
C) (DS70330)
Section 20. Data Converter Interface (DCI) (DS70356)
Section 21. Enhanced Controller Area Network (ECAN) (DS70353)
Section 22. Direct Memory Access (DMA) (DS70348)
Section 23. CodeGuard Security (DS70634)
Section 24. Programming and Diagnostics (DS70608)
Section 25. USB On-The-Go (OTG) (DS70571)
Section 26. Op amp/Comparator (DS70357)
Section 27. Programmable Cyclic Redundancy Check (CRC) (DS70346)
Section 28. Parallel Master Port (PMP) (DS70576)
Section 29. Real-Time Clock and Calendar (RTCC) (DS70584)
Section 30. Device Configuration (DS70618)
Note: To access the documents listed below,
browse to the documentation section of
the dsPIC33EP256MU806 product page
on the Microchip web site
(www.microchip.com) or select a family
reference manual section from the
following list.
In addition to parameters, features, and
other documentation, the resulting page
provides links to the related family
reference manual sections.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 29
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
2.0 GUIDELINES FOR GETTING
STARTED WITH 16-BIT
DIGITAL SIGNAL
CONTROLLERS AND
MICROCONTROLLERS
2.1 Basic Connection Requirements
Getting started with the dsPIC33EPXXXMU806/810/814
and PIC24EPXXXGU810/814 families of 16-bit DSC and
microcontrollers requires attention to a minimal set of
device pin connections before proceeding with
development. The following is a list of pin names, which
must always be connected:
All VDD and VSS pins (see Section 2.2
Decoupling Capacitors)
All AVDD and AVSS pins (regardless if ADC module
is not used) (see Section 2.2 Decoupling
Capacitors)
VCAP (see Section 2.3 CPU Logic Filter
Capacitor Connection (VCAP))
MCLR pin (see Section 2.4 Master Clear (MCLR)
Pin)
PGECx/PGEDx pins used for In-Circuit Serial
Programming (ICSP) and debugging purposes
(see Section 2.5 ICSP Pins)
OSC1 and OSC2 pins when external oscillator
source is used (see Section 2.6 External
Oscillator Pins)
Additionally, the following pins may be required:
VUSB pin is used when utilizing the USB module.
If the USB module is not used, VUSB must be
connected to VDD.
VREF+/VREF- pins is used when external voltage
reference for ADC module is implemented
2.2 Decoupling Capacitors
The use of decoupling capacitors on every pair of
power supply pins, such as VDD, VSS, VUSB, AVDD
and AVSS is required.
Consider the following criteria when using decoupling
capacitors:
Value and type of capacitor: Recommendation of
0.1 F (100 nF), 10-20V. This capacitor should be a
low-ESR and have resonance frequency in the
range of 20 MHz and higher. It is recommended to
use ceramic capacitors.
Placement on the printed circuit board: The
decoupling capacitors should be placed as close to
the pins as possible. It is recommended to place the
capacitors on the same side of the board as the
device. If space is constricted, the capacitor can be
placed on another layer on the PCB using a via;
however, ensure that the trace length from the pin to
the capacitor is within one-quarter inch (6 mm) in
length.
Handling high frequency noise: If the board is
experiencing high frequency noise, above tens of
MHz, add a second ceramic-type capacitor in paral-
lel to the above described decoupling capacitor. The
value of the second capacitor can be in the range of
0.01 F to 0.001 F. Place this second capacitor
next to the primary decoupling capacitor. In
high-speed circuit designs, consider implementing a
decade pair of capacitances as close to the power
and ground pins as possible. For example, 0.1 F in
parallel with 0.001 F.
Maximizing performance: On the board layout
from the power supply circuit, run the power and
return traces to the decoupling capacitors first, and
then to the device pins. This ensures that the decou-
pling capacitors are first in the power chain. Equally
important is to keep the trace length between the
capacitor and the power pins to a minimum, thereby
reducing PCB track inductance.
FIGURE 2-1: RECOMMENDED
MINIMUM CONNECTION
Note 1: This data sheet summarizes the features
of the dsPIC33EPXXXMU806/810/814
and PIC24EPXXXGU810/814 families of
devices. It is not intended to be a compre-
hensive reference source. To comple-
ment the information in this data sheet,
refer to the related section of the
dsPIC33E/PIC24E Family Reference
Manual, which is available from the
Microchip web site (www.microchip.com)
2: Some registers and associated bits
described in this section may not be
available on all devices. Refer to
Section 4.0 Memory Organization in
this data sheet for device-specific register
and bit information.
Note: The AVDD and AVSS pins must be
connected independent of the ADC
voltage reference source. The voltage
difference between AVDD and VDD cannot
exceed 300 mV at any time during
operation or start-up.
dsPIC33EP
V
D
D
V
S
S
VDD
VSS
VSS
VDD
A
V
D
D
A
V
S
S
V
D
D
V
S
S
0.1 F
Ceramic
0.1 F
Ceramic
0.1 F
Ceramic
0.1 F
Ceramic
C
R
VDD
MCLR
0.1 F
Ceramic
V
C
A
P
10O
R1
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 30 Preliminary 2009-2011 Microchip Technology Inc.
2.2.1 TANK CAPACITORS
On boards with power traces running longer than six
inches in length, it is suggested to use a tank capacitor
for integrated circuits including DSCs to supply a local
power source. The value of the tank capacitor should
be determined based on the trace resistance that con-
nects the power supply source to the device, and the
maximum current drawn by the device in the applica-
tion. In other words, select the tank capacitor so that it
meets the acceptable voltage sag at the device. Typical
values range from 4.7 F to 47 F.
2.3 CPU Logic Filter Capacitor
Connection (VCAP)
A low-ESR (< 1 Ohms) capacitor is required on the
VCAP pin, which is used to stabilize the voltage
regulator output voltage. The VCAP pin must not be
connected to VDD, and must have a capacitor greater
than 4.7 F (10 F is recommended), 16V connected
to ground. The type can be ceramic or tantalum. See
Section 32.0 Electrical Characteristics for
additional information.
The placement of this capacitor should be close to the
VCAP. It is recommended that the trace length not
exceeds one-quarter inch (6 mm). See Section 29.2
On-Chip Voltage Regulator for details.
2.4 Master Clear (MCLR) Pin
The MCLR pin provides two specific device
functions:
Device Reset
Device Programming and Debugging
During device programming and debugging, the
resistance and capacitance that can be added to the
pin must be considered. Device programmers and
debuggers drive the MCLR pin. Consequently,
specific voltage levels (VIH and VIL) and fast signal
transitions must not be adversely affected. Therefore,
specific values of R and C will need to be adjusted
based on the application and PCB requirements.
For example, as shown in Figure 2-2, it is
recommended that the capacitor C, be isolated from
the MCLR pin during programming and debugging
operations.
Place the components as shown in Figure 2-2 within
one-quarter inch (6 mm) from the MCLR pin.
FIGURE 2-2: EXAMPLE OF MCLR PIN
CONNECTIONS
Note 1: R s 10 kO is recommended. A suggested
starting value is 10 kO. Ensure that the MCLR
pin VIH and VIL specifications are met.
2: R1 s 470O will limit any current flowing into
MCLR from the external capacitor C, in the
event of MCLR pin breakdown, due to
Electrostatic Discharge (ESD) or Electrical
Overstress (EOS). Ensure that the MCLR pin
VIH and VIL specifications are met.
C
R1
(2)
R
(1)
VDD
MCLR
dsPIC33EP
JP
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 31
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
2.5 ICSP Pins
The PGECx and PGEDx pins are used for ICSP and
debugging purposes. It is recommended to keep the
trace length between the ICSP connector and the ICSP
pins on the device as short as possible. If the ICSP con-
nector is expected to experience an ESD event, a
series resistor is recommended, with the value in the
range of a few tens of Ohms, not to exceed 100 Ohms.
Pull-up resistors, series diodes and capacitors on the
PGECx and PGEDx pins are not recommended as they
will interfere with the programmer/debugger communi-
cations to the device. If such discrete components are
an application requirement, they should be removed
from the circuit during programming and debugging.
Alternatively, refer to the AC/DC characteristics and
timing requirements information in the respective
device Flash programming specification for information
on capacitive loading limits and pin input voltage high
(VIH) and input low (VIL) requirements.
Ensure that the Communication Channel Select (i.e.,
PGECx/PGEDx pins) programmed into the device
matches the physical connections for the ICSP to
MPLAB
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
5
1
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
TABLE 4-1: CPU CORE REGISTER MAP FOR dsPIC33EPXXXMU806/810/814 DEVICES ONLY
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
W0 0000 W0 (WREG) 0000
W1
0002
W1 0000
W2
0004
W2 0000
W3
0006
W3 0000
W4
0008
W4 0000
W5
000A
W5 0000
W6
000C
W6 0000
W7
000E
W7 0000
W8
0010
W8 0000
W9
0012
W9 0000
W10
0014
W10 0000
W11
0016
W11 0000
W12
0018
W12 0000
W13
001A
W13 0000
W14
001C
W14 0000
W15
001E
W15 1000
SPLIM
0020
SPLIM 0000
ACCAL
0022
ACCAL 0000
ACCAH
0024
ACCAH 0000
ACCAU
0026
Sign-extension of ACCA<39> ACCAU 0000
ACCBL
0028
ACCBL 0000
ACCBH
002A
ACCBH 0000
ACCBU
002C
Sign-extension of ACCB<39> ACCBU 0000
PCL
002E
PCL 0000
PCH
0030
PCH 0000
DSRPAG
0032
DSRPAG 0001
DSWPAG
0034
DSWPAG 0001
RCOUNT
0036
RCOUNT 0000
DCOUNT
0038
DCOUNT 0000
DOSTARTL
003A
DOSTARTL 0000
DOSTARTH
003C
DOSTARTH 0000
DOENDL
003E
DOENDL 0000
DOENDH
0040
DOENDH 0000
Legend: = unimplemented, read as 0. Reset values are shown in hexadecimal.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
5
2
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
SR
0042
OA OB SA SB OAB SAB DA DC IPL2 IPL1 IPL0 RA N OV Z C 0000
CORCON 0044 VAR US<1:0> EDT DL<2:0> SATA SATB SATDW ACCSAT IPL3 SFA RND IF 0020
MODCON
0046
XMODEN YMODEN BWM<3:0> YWM<3:0> XWM<3:0> 0000
XMODSRT
0048
XMODSRT<15:1> 0 0000
XMODEND
004A
XMODEND<15:1> 1 0001
YMODSRT
004C
YMODSRT<15:1> 0 0000
YMODEND
004E
YMODEND<15:1> 1 0001
XBREV
0050
BREN XBREV<14:0> 0000
DISICNT
0052
DISICNT<13:0> 0000
TBLPAG
0054
TBLPAG<7:0> 0000
MSTRPR
0058
MSTRPR<15:0> 0000
TABLE 4-1: CPU CORE REGISTER MAP FOR dsPIC33EPXXXMU806/810/814 DEVICES ONLY (CONTINUED)
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
Legend: = unimplemented, read as 0. Reset values are shown in hexadecimal.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
5
3
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
TABLE 4-2: CPU CORE REGISTER MAP FOR PIC24EPXXXGU810/814 DEVICES ONLY
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
W0 0000 W0 (WREG) 0000
W1
0002
W1 0000
W2
0004
W2 0000
W3
0006
W3 0000
W4
0008
W4 0000
W5
000A
W5 0000
W6
000C
W6 0000
W7
000E
W7 0000
W8
0010
W8 0000
W9
0012
W9 0000
W10
0014
W10 0000
W11
0016
W11 0000
W12
0018
W12 0000
W13
001A
W13 0000
W14
001C
W14 0000
W15
001E
W15 1000
SPLIM
0020
SPLIM 0000
PCL
002E
PCL 0000
PCH
0030
PCH 0000
DSRPAG
0032
DSRPAG<9:0> 0001
DSWPAG
0034
DSWPAG<8:0> 0001
RCOUNT
0036
RCOUNT<15:0> 0000
SR
0042
DC IPL2 IPL1 IPL0 RA N OV Z C 0000
CORCON 0044 VAR IPL3 SFA 0020
DISICNT
0052
DISICNT<13:0> 0000
TBLPAG
0054
TBLPAG<7:0> 0000
MSTRPR
0058
MSTRPR<15:0> 0000
Legend: = unimplemented, read as 0. Reset values are shown in hexadecimal.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
5
4
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
TABLE 4-3: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33EPXXXMU814 DEVICES ONLY
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 All
Resets
IFS0 0800 NVMIF DMA1IF AD1IF U1TXIF U1RXIF SPI1IF SPI1EIF T3IF T2IF OC2IF IC2IF DMA0IF T1IF OC1IF IC1IF INT0IF 0000
IFS1 0802 U2TXIF U2RXIF INT2IF T5IF T4IF OC4IF OC3IF DMA2IF IC8IF IC7IF AD2IF INT1IF CNIF CMIF MI2C1IF SI2C1IF 0000
IFS2 0804 T6IF DMA4IF PMPIF OC8IF OC7IF OC6IF OC5IF IC6IF IC5IF IC4IF IC3IF DMA3IF C1IF C1RXIF SPI2IF SPI2EIF 0000
IFS3 0806 RTCIF DMA5IF DCIIF DCIEIF QEI1IF PSEMIF C2IF C2RXIF INT4IF INT3IF T9IF T8IF MI2C2IF SI2C2IF T7IF 0000
IFS4 0808 QEI2IF PSESMIF C2TXIF C1TXIF DMA7IF DMA6IF CRCIF U2EIF U1EIF 0000
IFS5 080A PWM2IF PWM1IF IC9IF OC9IF SPI3IF SPI3EIF U4TXIF U4RXIF U4EIF USB1IF U3TXIF U3RXIF U3EIF 0000
IFS6 080C PWM7IF PWM6IF PWM5IF PWM4IF PWM3IF 0000
IFS7 080E IC11IF OC11IF IC10IF OC10IF SPI4IF SPI4EIF DMA11IF DMA10IF DMA9IF DMA8IF 0000
IFS8 0810 ICDIF IC16IF OC16IF IC15IF OC15IF IC14IF OC14IF IC13IF OC13IF DMA14IF DMA13IF DMA12IF IC12IF OC12IF 0000
IEC0 0820 NVMIE DMA1IE AD1IE U1TXIE U1RXIE SPI1IE SPI1EIE T3IE T2IE OC2IE IC2IE DMA0IE T1IE OC1IE IC1IE INT0IE 0000
IEC1 0822 U2TXIE U2RXIE INT2IE T5IE T4IE OC4IE OC3IE DMA2IE IC8IE IC7IE AD2IE INT1IE CNIE CMIE MI2C1IE SI2C1IE 0000
IEC2 0824 T6IE DMA4IE PMPIE OC8IE OC7IE OC6IE OC5IE IC6IE IC5IE IC4IE IC3IE DMA3IE C1IE C1RXIE SPI2IE SPI2EIE 0000
IEC3 0826 RTCIE DMA5IE DCIIE DCIEIE QEI1IE PSEMIE C2IE C2RXIE INT4IE INT3IE T9IE T8IE MI2C2IE SI2C2IE T7IE 0000
IEC4 0828 QEI2IE PSESMIE C2TXIE C1TXIE DMA7IE DMA6IE CRCIE U2EIE U1EIE 0000
IEC5 082A PWM2IE PWM1IE IC9IE OC9IE SPI3IE SPI3EIE U4TXIE U4RXIE U4EIE USB1IE U3TXIE U3RXIE U3EIE 0000
IEC6 082C PWM7IE PWM6IE PWM5IE PWM4IE PWM3IE 0000
IEC7 082E IC11IE OC11IE IC10IE OC10IE SPI4IE SPI4EIE DMA11IE DMA10IE DMA9IE DMA8IE 0000
IEC8 0830 ICDIE IC16IE OC16IE IC15IE OC15IE IC14IE OC14IE IC13IE OC13IE DMA14IE DMA13IE DMA12IE IC12IE OC12IE 0000
IPC0 0840 T1IP<2:0> OC1IP<2:0> IC1IP<2:0> INT0IP<2:0> 4444
IPC1 0842 T2IP<2:0> OC2IP<2:0> IC2IP<2:0> DMA0IP<2:0> 4444
IPC2 0844 U1RXIP<2:0> SPI1IP<2:0> SPI1EIP<2:0> T3IP<2:0> 4444
IPC3 0846 NVMIP<2:0> DMA1IP<2:0> AD1IP<2:0> U1TXIP<2:0> 4444
IPC4 0848 CNIP<2:0> CMIP<2:0> MI2C1IP<2:0> SI2C1IP<2:0> 4444
IPC5 084A IC8IP<2:0> IC7IP<2:0> AD2IP<2:0> INT1IP<2:0> 4444
IPC6 084C T4IP<2:0> OC4IP<2:0> OC3IP<2:0> DMA2IP<2:0> 4444
IPC7 084E U2TXIP<2:0> U2RXIP<2:0> INT2IP<2:0> T5IP<2:0> 4444
IPC8 0850 C1IP<2:0> C1RXIP<2:0> SPI2IP<2:0> SPI2EIP<2:0> 4444
IPC9 0852 IC5IP<2:0> IC4IP<2:0> IC3IP<2:0> DMA3IP<2:0> 4444
IPC10 0854 OC7IP<2:0> OC6IP<2:0> OC5IP<2:0> IC6IP<2:0> 4444
IPC11 0856 T6IP<2:0> DMA4IP<2:0> PMPIP<2:0> OC8IP<2:0> 4444
IPC12 0858 T8IP<2:0> MI2C2IP<2:0> SI2C2IP<2:0> T7IP<2:0> 4444
IPC13 085A C2RXIP<2:0> INT4IP<2:0> INT3IP<2:0> T9IP<2:0> 4444
IPC14 085C DCIEIP<2:0> QEI1IP<2:0> PSEMIP<2:0> C2IP<2:0> 4444
IPC15 085E RTCIP<2:0> DMA5IP<2:0> DCIIP<2:0> 0444
IPC16 0860 CRCIP<2:0> U2EIP<2:0> U1EIP<2:0> 4440
Legend: = unimplemented, read as 0. Reset values are shown in hexadecimal.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
5
5
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
IPC17 0862 C2TXIP<2:0> C1TXIP<2:0> DMA7IP<2:0> DMA6IP<2:0> 4444
IPC18 0864 QEI2IP<2:0> PSESMIP<2:0> 4040
IPC20 0868 U3TXIP<2:0> U3RXIP<2:0> U3EIP<2:0> 4440
IPC21 086A U4EIP<2:0> USB1IP<2:0> 4400
IPC22 086C SPI3IP<2:0> SPI3EIP<2:0> U4TXIP<2:0> U4RXIP<2:0> 4444
IPC23 086E PWM2IP<2:0> PWM1IP<2:0> IC9IP<2:0> OC9IP<2:0> 4444
IPC24 0870 PWM6IP<2:0> PWM5IP<2:0> PWM4IP<2:0> PWM3IP<2:0> 4444
IPC25 0872 PWM7IP<2:0> 0004
IPC29 087A DMA9IP<2:0> DMA8IP<2:0> 4400
IPC30 087C SPI4IP<2:0> SPI4EIP<2:0> DMA11IP<2:0> DMA10IP<2:0> 4444
IPC31 087E IC11IP<2:0> OC11IP<2:0> IC10IP<2:0> OC10IP<2:0> 4444
IPC32 0880 DMA13IP<2:0> DMA12IP<2:0> IC12IP<2:0> OC12IP<2:0> 4444
IPC33 0882 IC13IP<2:0> OC13IP<2:0> DMA14IP<2:0> 4404
IPC34 0884 IC15IP<2:0> OC15IP<2:0> IC14IP<2:0> OC14IP<2:0> 4444
IPC35 0886 ICDIP<2:0> IC16IP<2:0> OC16IP<2:0> 0444
INTCON1 08C0 NSTDIS OVAERR OVBERR COVAERR COVBERR OVATE OVBTE COVTE SFTACERR DIV0ERR DMACERR MATHERR ADDRERR STKERR OSCFAIL 0000
INTCON2 08C2 GIE DISI SWTRAP INT4EP INT3EP INT2EP INT1EP INT0EP 8000
INTCON3 08C4 UAE DAE DOOVR 0000
INTCON4 08C6 SGHT 0000
INTTREG 08C8 ILR<3:0> VECNUM<7:0> 0000
TABLE 4-3: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33EPXXXMU814 DEVICES ONLY (CONTINUED)
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 All
Resets
Legend: = unimplemented, read as 0. Reset values are shown in hexadecimal.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
5
6
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
TABLE 4-4: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33EPXXXMU810 DEVICES ONLY
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 All
Resets
IFS0 0800 NVMIF DMA1IF AD1IF U1TXIF U1RXIF SPI1IF SPI1EIF T3IF T2IF OC2IF IC2IF DMA0IF T1IF OC1IF IC1IF INT0IF 0000
IFS1 0802 U2TXIF U2RXIF INT2IF T5IF T4IF OC4IF OC3IF DMA2IF IC8IF IC7IF AD2IF INT1IF CNIF CMIF MI2C1IF SI2C1IF 0000
IFS2 0804 T6IF DMA4IF PMPIF OC8IF OC7IF OC6IF OC5IF IC6IF IC5IF IC4IF IC3IF DMA3IF C1IF C1RXIF SPI2IF SPI2EIF 0000
IFS3 0806 RTCIF DMA5IF DCIIF DCIEIF QEI1IF PSEMIF C2IF C2RXIF INT4IF INT3IF T9IF T8IF MI2C2IF SI2C2IF T7IF 0000
IFS4 0808 QEI2IF PSESMIF C2TXIF C1TXIF DMA7IF DMA6IF CRCIF U2EIF U1EIF 0000
IFS5 080A PWM2IF PWM1IF IC9IF OC9IF SPI3IF SPI3EIF U4TXIF U4RXIF U4EIF USB1IF U3TXIF U3RXIF U3EIF 0000
IFS6 080C PWM6IF PWM5IF PWM4IF PWM3IF 0000
IFS7 080E IC11IF OC11IF IC10IF OC10IF SPI4IF SPI4EIF DMA11IF DMA10IF DMA9IF DMA8IF 0000
IFS8 0810 ICDIF IC16IF OC16IF IC15IF OC15IF IC14IF OC14IF IC13IF OC13IF DMA14IF DMA13IF DMA12IF IC12IF OC12IF 0000
IEC0 0820 NVMIE DMA1IE AD1IE U1TXIE U1RXIE SPI1IE SPI1EIE T3IE T2IE OC2IE IC2IE DMA0IE T1IE OC1IE IC1IE INT0IE 0000
IEC1 0822 U2TXIE U2RXIE INT2IE T5IE T4IE OC4IE OC3IE DMA2IE IC8IE IC7IE AD2IE INT1IE CNIE CMIE MI2C1IE SI2C1IE 0000
IEC2 0824 T6IE DMA4IE PMPIE OC8IE OC7IE OC6IE OC5IE IC6IE IC5IE IC4IE IC3IE DMA3IE C1IE C1RXIE SPI2IE SPI2EIE 0000
IEC3 0826 RTCIE DMA5IE DCIIE DCIEIE QEI1IE PSEMIE C2IE C2RXIE INT4IE INT3IE T9IE T8IE MI2C2IE SI2C2IE T7IE 0000
IEC4 0828 QEI2IE PSESMIE C2TXIE C1TXIE DMA7IE DMA6IE CRCIE U2EIE U1EIE 0000
IEC5 082A PWM2IE PWM1IE IC9IE OC9IE SPI3IE SPI3EIE U4TXIE U4RXIE U4EIE USB1IE U3TXIE U3RXIE U3EIE 0000
IEC6 082C PWM6IE PWM5IE PWM4IE PWM3IE 0000
IEC7 082E IC11IE OC11IE IC10IE OC10IE SPI4IE SPI4EIE DMA11IE DMA10IE DMA9IE DMA8IE 0000
IEC8 0830 ICDIE IC16IE OC16IE IC15IE OC15IE IC14IE OC14IE IC13IE OC13IE DMA14IE DMA13IE DMA12IE IC12IE OC12IE 0000
IPC0 0840 T1IP<2:0> OC1IP<2:0> IC1IP<2:0> INT0IP<2:0> 4444
IPC1 0842 T2IP<2:0> OC2IP<2:0> IC2IP<2:0> DMA0IP<2:0> 4444
IPC2 0844 U1RXIP<2:0> SPI1IP<2:0> SPI1EIP<2:0> T3IP<2:0> 4444
IPC3 0846 NVMIP<2:0> DMA1IP<2:0> AD1IP<2:0> U1TXIP<2:0> 4444
IPC4 0848 CNIP<2:0> CMIP<2:0> MI2C1IP<2:0> SI2C1IP<2:0> 4444
IPC5 084A IC8IP<2:0> IC7IP<2:0> AD2IP<2:0> INT1IP<2:0> 4444
IPC6 084C T4IP<2:0> OC4IP<2:0> OC3IP<2:0> DMA2IP<2:0> 4444
IPC7 084E U2TXIP<2:0> U2RXIP<2:0> INT2IP<2:0> T5IP<2:0> 4444
IPC8 0850 C1IP<2:0> C1RXIP<2:0> SPI2IP<2:0> SPI2EIP<2:0> 4444
IPC9 0852 IC5IP<2:0> IC4IP<2:0> IC3IP<2:0> DMA3IP<2:0> 4444
IPC10 0854 OC7IP<2:0> OC6IP<2:0> OC5IP<2:0> IC6IP<2:0> 4444
IPC11 0856 T6IP<2:0> DMA4IP<2:0> PMPIP<2:0> OC8IP<2:0> 4444
IPC12 0858 T8IP<2:0> MI2C2IP<2:0> SI2C2IP<2:0> T7IP<2:0> 4444
IPC13 085A C2RXIP<2:0> INT4IP<2:0> INT3IP<2:0> T9IP<2:0> 4444
IPC14 085C DCIEIP<2:0> QEI1IP<2:0> PSEMIP<2:0> C2IP<2:0> 4444
IPC15 085E RTCIP<2:0> DMA5IP<2:0> DCIIP<2:0> 0444
IPC16 0860 CRCIP<2:0> U2EIP<2:0> U1EIP<2:0> 4440
Legend: = unimplemented, read as 0. Reset values are shown in hexadecimal.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
5
7
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
IPC17 0862 C2TXIP<2:0> C1TXIP<2:0> DMA7IP<2:0> DMA6IP<2:0> 4444
IPC18 0864 QEI2IP<2:0> PSESMIP<2:0> 4040
IPC20 0868 U3TXIP<2:0> U3RXIP<2:0> U3EIP<2:0> 4440
IPC21 086A U4EIP<2:0> USB1IP<2:0> 4400
IPC22 086C SPI3IP<2:0> SPI3EIP<2:0> U4TXIP<2:0> U4RXIP<2:0> 4444
IPC23 086E PWM2IP<2:0> PWM1IP<2:0> IC9IP<2:0> OC9IP<2:0> 4444
IPC24 0870 PWM6IP<2:0> PWM5IP<2:0> PWM4IP<2:0> PWM3IP<2:0> 4444
IPC29 087A DMA9IP<2:0> DMA8IP<2:0> 4400
IPC30 087C SPI4IP<2:0> SPI4EIP<2:0> DMA11IP<2:0> DMA10IP<2:0> 4444
IPC31 087E IC11IP<2:0> OC11IP<2:0> IC10IP<2:0> OC10IP<2:0> 4444
IPC32 0880 DMA13IP<2:0> DMA12IP<2:0> IC12IP<2:0> OC12IP<2:0> 4444
IPC33 0882 IC13IP<2:0> OC13IP<2:0> DMA14IP<2:0> 4404
IPC34 0884 IC15IP<2:0> OC15IP<2:0> IC14IP<2:0> OC14IP<2:0> 4444
IPC35 0886 ICDIP<2:0> IC16IP<2:0> OC16IP<2:0> 0444
INTCON1 08C0 NSTDIS OVAERR OVBERR COVAERR COVBERR OVATE OVBTE COVTE SFTACERR DIV0ERR DMACERR MATHERR ADDRERR STKERR OSCFAIL 0000
INTCON2 08C2 GIE DISI SWTRAP INT4EP INT3EP INT2EP INT1EP INT0EP 8000
INTCON3 08C4 UAE DAE DOOVR 0000
INTCON4 08C6 SGHT 0000
INTTREG 08C8 ILR<3:0> VECNUM<7:0> 0000
TABLE 4-4: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33EPXXXMU810 DEVICES ONLY (CONTINUED)
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 All
Resets
Legend: = unimplemented, read as 0. Reset values are shown in hexadecimal.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
5
8
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
TABLE 4-5: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33EPXXXMU806 DEVICES ONLY
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 All
Resets
IFS0 0800 NVMIF DMA1IF AD1IF U1TXIF U1RXIF SPI1IF SPI1EIF T3IF T2IF OC2IF IC2IF DMA0IF T1IF OC1IF IC1IF INT0IF 0000
IFS1 0802 U2TXIF U2RXIF INT2IF T5IF T4IF OC4IF OC3IF DMA2IF IC8IF IC7IF AD2IF INT1IF CNIF CMIF MI2C1IF SI2C1IF 0000
IFS2 0804 T6IF DMA4IF PMPIF OC8IF OC7IF OC6IF OC5IF IC6IF IC5IF IC4IF IC3IF DMA3IF C1IF C1RXIF SPI2IF SPI2EIF 0000
IFS3 0806 RTCIF DMA5IF DCIIF DCIEIF QEI1IF PSEMIF C2IF C2RXIF INT4IF INT3IF T9IF T8IF MI2C2IF SI2C2IF T7IF 0000
IFS4 0808 QEI2IF PSESMIF C2TXIF C1TXIF DMA7IF DMA6IF CRCIF U2EIF U1EIF 0000
IFS5 080A PWM2IF PWM1IF IC9IF OC9IF SPI3IF SPI3EIF U4TXIF U4RXIF U4EIF USB1IF U3TXIF U3RXIF U3EIF 0000
IFS6 080C PWM4IF PWM3IF 0000
IFS7 080E IC11IF OC11IF IC10IF OC10IF SPI4IF SPI4EIF DMA11IF DMA10IF DMA9IF DMA8IF 0000
IFS8 0810 ICDIF IC16IF OC16IF IC15IF OC15IF IC14IF OC14IF IC13IF OC13IF DMA14IF DMA13IF DMA12IF IC12IF OC12IF 0000
IEC0 0820 NVMIE DMA1IE AD1IE U1TXIE U1RXIE SPI1IE SPI1EIE T3IE T2IE OC2IE IC2IE DMA0IE T1IE OC1IE IC1IE INT0IE 0000
IEC1 0822 U2TXIE U2RXIE INT2IE T5IE T4IE OC4IE OC3IE DMA2IE IC8IE IC7IE AD2IE INT1IE CNIE CMIE MI2C1IE SI2C1IE 0000
IEC2 0824 T6IE DMA4IE PMPIE OC8IE OC7IE OC6IE OC5IE IC6IE IC5IE IC4IE IC3IE DMA3IE C1IE C1RXIE SPI2IE SPI2EIE 0000
IEC3 0826 RTCIE DMA5IE DCIIE DCIEIE QEI1IE PSEMIE C2IE C2RXIE INT4IE INT3IE T9IE T8IE MI2C2IE SI2C2IE T7IE 0000
IEC4 0828 QEI2IE PSESMIE C2TXIE C1TXIE DMA7IE DMA6IE CRCIE U2EIE U1EIE 0000
IEC5 082A PWM2IE PWM1IE IC9IE OC9IE SPI3IE SPI3EIE U4TXIE U4RXIE U4EIE USB1IE U3TXIE U3RXIE U3EIE 0000
IEC6 082C PWM4IE PWM3IE 0000
IEC7 082E IC11IE OC11IE IC10IE OC10IE SPI4IE SPI4EIE DMA11IE DMA10IE DMA9IE DMA8IE 0000
IEC8 0830 ICDIE IC16IE OC16IE IC15IE OC15IE IC14IE OC14IE IC13IE OC13IE DMA14IE DMA13IE DMA12IE IC12IE OC12IE 0000
IPC0 0840 T1IP<2:0> OC1IP<2:0> IC1IP<2:0> INT0IP<2:0> 4444
IPC1 0842 T2IP<2:0> OC2IP<2:0> IC2IP<2:0> DMA0IP<2:0> 4444
IPC2 0844 U1RXIP<2:0> SPI1IP<2:0> SPI1EIP<2:0> T3IP<2:0> 4444
IPC3 0846 NVMIP<2:0> DMA1IP<2:0> AD1IP<2:0> U1TXIP<2:0> 4444
IPC4 0848 CNIP<2:0> CMIP<2:0> MI2C1IP<2:0> SI2C1IP<2:0> 4444
IPC5 084A IC8IP<2:0> IC7IP<2:0> AD2IP<2:0> INT1IP<2:0> 4444
IPC6 084C T4IP<2:0> OC4IP<2:0> OC3IP<2:0> DMA2IP<2:0> 4444
IPC7 084E U2TXIP<2:0> U2RXIP<2:0> INT2IP<2:0> T5IP<2:0> 4444
IPC8 0850 C1IP<2:0> C1RXIP<2:0> SPI2IP<2:0> SPI2EIP<2:0> 4444
IPC9 0852 IC5IP<2:0> IC4IP<2:0> IC3IP<2:0> DMA3IP<2:0> 4444
IPC10 0854 OC7IP<2:0> OC6IP<2:0> OC5IP<2:0> IC6IP<2:0> 4444
IPC11 0856 T6IP<2:0> DMA4IP<2:0> PMPIP<2:0> OC8IP<2:0> 4444
IPC12 0858 T8IP<2:0> MI2C2IP<2:0> SI2C2IP<2:0> T7IP<2:0> 4444
IPC13 085A C2RXIP<2:0> INT4IP<2:0> INT3IP<2:0> T9IP<2:0> 4444
IPC14 085C DCIEIP<2:0> QEI1IP<2:0> PSEMIP<2:0> C2IP<2:0> 4444
IPC15 085E RTCIP<2:0> DMA5IP<2:0> DCIIP<2:0> 0444
IPC16 0860 CRCIP<2:0> U2EIP<2:0> U1EIP<2:0> 4440
Legend: = unimplemented, read as 0. Reset values are shown in hexadecimal.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
5
9
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
IPC17 0862 C2TXIP<2:0> C1TXIP<2:0> DMA7IP<2:0> DMA6IP<2:0> 4444
IPC18 0864 QEI2IP<2:0> PSESMIP<2:0> 4040
IPC20 0868 U3TXIP<2:0> U3RXIP<2:0> U3EIP<2:0> 4440
IPC21 086A U4EIP<2:0> USB1IP<2:0> 4400
IPC22 086C SPI3IP<2:0> SPI3EIP<2:0> U4TXIP<2:0> U4RXIP<2:0> 4444
IPC23 086E PWM2IP<2:0> PWM1IP<2:0> IC9IP<2:0> OC9IP<2:0> 4444
IPC24 0870 PWM4IP<2:0> PWM3IP<2:0> 0044
IPC29 087A DMA9IP<2:0> DMA8IP<2:0> 4400
IPC30 087C SPI4IP<2:0> SPI4EIP<2:0> DMA11IP<2:0> DMA10IP<2:0> 4444
IPC31 087E IC11IP<2:0> OC11IP<2:0> IC10IP<2:0> OC10IP<2:0> 4444
IPC32 0880 DMA13IP<2:0> DMA12IP<2:0> IC12IP<2:0> OC12IP<2:0> 4444
IPC33 0882 IC13IP<2:0> OC13IP<2:0> DMA14IP<2:0> 4404
IPC34 0884 IC15IP<2:0> OC15IP<2:0> IC14IP<2:0> OC14IP<2:0> 4444
IPC35 0886 ICDIP<2:0> IC16IP<2:0> OC16IP<2:0> 0444
INTCON1 08C0 NSTDIS OVAERR OVBERR COVAERR COVBERR OVATE OVBTE COVTE SFTACERR DIV0ERR DMACERR MATHERR ADDRERR STKERR OSCFAIL 0000
INTCON2 08C2 GIE DISI SWTRAP INT4EP INT3EP INT2EP INT1EP INT0EP 8000
INTCON3 08C4 UAE DAE DOOVR 0000
INTCON4 08C6 SGHT 0000
INTTREG 08C8 ILR<3:0> VECNUM<7:0> 0000
TABLE 4-5: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33EPXXXMU806 DEVICES ONLY (CONTINUED)
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 All
Resets
Legend: = unimplemented, read as 0. Reset values are shown in hexadecimal.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
6
0
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
TABLE 4-6: INTERRUPT CONTROLLER REGISTER MAP FOR PIC24EPXXXGU810/814 DEVICES ONLY
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
IFS0 0800 NVMIF DMA1IF AD1IF U1TXIF U1RXIF SPI1IF SPI1EIF T3IF T2IF OC2IF IC2IF DMA0IF T1IF OC1IF IC1IF INT0IF 0000
IFS1 0802 U2TXIF U2RXIF INT2IF T5IF T4IF OC4IF OC3IF DMA2IF IC8IF IC7IF AD2IF INT1IF CNIF CMIF MI2C1IF SI2C1IF 0000
IFS2 0804 T6IF DMA4IF PMPIF OC8IF OC7IF OC6IF OC5IF IC6IF IC5IF IC4IF IC3IF DMA3IF C1IF C1RXIF SPI2IF SPI2EIF 0000
IFS3 0806 RTCIF DMA5IF DCIIF DCIEIF C2IF C2RXIF INT4IF INT3IF T9IF T8IF MI2C2IF SI2C2IF T7IF 0000
IFS4 0808 C2TXIF C1TXIF DMA7IF DMA6IF CRCIF U2EIF U1EIF 0000
IFS5 080A IC9IF OC9IF SPI3IF SPI3EIF U4TXIF U4RXIF U4EIF USB1IF U3TXIF U3RXIF U3EIF 0000
IFS7 080E IC11IF OC11IF IC10IF OC10IF SPI4IF SPI4EIF DMA11IF DMA10IF DMA9IF DMA8IF 0000
IFS8 0810 ICDIF IC16IF OC16IF IC15IF OC15IF IC14IF OC14IF IC13IF OC13IF DMA14IF DMA13IF DMA12IF IC12IF OC12IF 0000
IEC0 0820 NVMIE DMA1IE AD1IE U1TXIE U1RXIE SPI1IE SPI1EIE T3IE T2IE OC2IE IC2IE DMA0IE T1IE OC1IE IC1IE INT0IE 0000
IEC1 0822 U2TXIE U2RXIE INT2IE T5IE T4IE OC4IE OC3IE DMA2IE IC8IE IC7IE AD2IE INT1IE CNIE CMIE MI2C1IE SI2C1IE 0000
IEC2 0824 T6IE DMA4IE PMPIE OC8IE OC7IE OC6IE OC5IE IC6IE IC5IE IC4IE IC3IE DMA3IE C1IE C1RXIE SPI2IE SPI2EIE 0000
IEC3 0826 RTCIE DMA5IE DCIIE DCIEIE C2IE C2RXIE INT4IE INT3IE T9IE T8IE MI2C2IE SI2C2IE T7IE 0000
IEC4 0828 C2TXIE C1TXIE DMA7IE DMA6IE CRCIE U2EIE U1EIE 0000
IEC5 082A IC9IE OC9IE SPI3IE SPI3EIE U4TXIE U4RXIE U4EIE USB1IE U3TXIE U3RXIE U3EIE 0000
IEC7 082E IC11IE OC11IE IC10IE OC10IE SPI4IE SPI4EIE DMA11IE DMA10IE DMA9IE DMA8IE 0000
IEC8 0830 ICDIE IC16IE OC16IE IC15IE OC15IE IC14IE OC14IE IC13IE OC13IE DMA14IE DMA13IE DMA12IE IC12IE OC12IE 0000
IPC0 0840 T1IP<2:0> OC1IP<2:0> IC1IP<2:0> INT0IP<2:0> 4444
IPC1 0842 T2IP<2:0> OC2IP<2:0> IC2IP<2:0> DMA0IP<2:0> 4444
IPC2 0844 U1RXIP<2:0> SPI1IP<2:0> SPI1EIP<2:0> T3IP<2:0> 4444
IPC3 0846 NVMIP<2:0> DMA1IP<2:0> AD1IP<2:0> U1TXIP<2:0> 4444
IPC4 0848 CNIP<2:0> CMIP<2:0> MI2C1IP<2:0> SI2C1IP<2:0> 4444
IPC5 084A IC8IP<2:0> IC7IP<2:0> AD2IP<2:0> INT1IP<2:0> 4444
IPC6 084C T4IP<2:0> OC4IP<2:0> OC3IP<2:0> DMA2IP<2:0> 4444
IPC7 084E U2TXIP<2:0> U2RXIP<2:0> INT2IP<2:0> T5IP<2:0> 4444
IPC8 0850 C1IP<2:0> C1RXIP<2:0> SPI2IP<2:0> SPI2EIP<2:0> 4444
IPC9 0852 IC5IP<2:0> IC4IP<2:0> IC3IP<2:0> DMA3IP<2:0> 4444
IPC10 0854 OC7IP<2:0> OC6IP<2:0> OC5IP<2:0> IC6IP<2:0> 4444
IPC11 0856 T6IP<2:0> DMA4IP<2:0> PMPIP<2:0> OC8IP<2:0> 4444
IPC12 0858 T8IP<2:0> MI2C2IP<2:0> SI2C2IP<2:0> T7IP<2:0> 4444
IPC13 085A C2RXIP<2:0> INT4IP<2:0> INT3IP<2:0> T9IP<2:0> 4444
IPC14 085C DCIEIP<2:0> C2IP<2:0> 4004
IPC15 085E RTCIP<2:0> DMA5IP<2:0> DCIIP<2:0> 0444
IPC16 0860 CRCIP<2:0> U2EIP<2:0> U1EIP<2:0> 4440
IPC17 0862 C2TXIP<2:0> C1TXIP<2:0> DMA7IP<2:0> DMA6IP<2:0> 4444
IPC20 0868 U3TXIP<2:0> U3RXIP<2:0> U3EIP<2:0> 4440
Legend: = unimplemented, read as 0. Reset values are shown in hexadecimal.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
6
1
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
IPC21 086A U4EIP<2:0> USB1IP<2:0> 4400
IPC22 086C SPI3IP<2:0> SPI3EIP<2:0> U4TXIP<2:0> U4RXIP<2:0> 4444
IPC23 086E IC9IP<2:0> OC9IP<2:0> 0044
IPC29 087A DMA9IP<2:0> DMA8IP<2:0> 4400
IPC30 087C SPI4IP<2:0> SPI4EIP<2:0> DMA11IP<2:0> DMA10IP<2:0> 4444
IPC31 087E IC11IP<2:0> OC11IP<2:0> IC10IP<2:0> OC10IP<2:0> 4444
IPC32 0880 DMA13IP<2:0> DMA12IP<2:0> IC12IP<2:0> OC12IP<2:0> 4444
IPC33 0882 IC13IP<2:0> OC13IP<2:0> DMA14IP<2:0> 4404
IPC34 0884 IC15IP<2:0> OC15IP<2:0> IC14IP<2:0> OC14IP<2:0> 4444
IPC35 0886 ICDIP<2:0> IC16IP<2:0> OC16IP<2:0> 4444
INTCON1 08C0 NSTDIS DIV0ERR DMACERR MATHERR ADDRERR STKERR OSCFAIL 0000
INTCON2 08C2 GIE DISI SWTRAP INT4EP INT3EP INT2EP INT1EP INT0EP 8000
INTCON3 08C4 UAE DAE DOOVR 0000
INTCON4 08C6 SGHT 0000
INTTREG 08C8 ILR<3:0> VECNUM<7:0> 0000
TABLE 4-6: INTERRUPT CONTROLLER REGISTER MAP FOR PIC24EPXXXGU810/814 DEVICES ONLY (CONTINUED)
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
Legend: = unimplemented, read as 0. Reset values are shown in hexadecimal.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
6
2
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
TABLE 4-7: TIMER1 THROUGH TIMER9 REGISTER MAP
SFR Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
TMR1 0100 Timer1 Register xxxx
PR1 0102 Period Register 1 FFFF
T1CON 0104 TON TSIDL TGATE TCKPS<1:0> TSYNC TCS 0000
TMR2 0106 Timer2 Register xxxx
TMR3HLD 0108 Timer3 Holding Register (for 32-bit timer operations only) xxxx
TMR3 010A Timer3 Register xxxx
PR2 010C Period Register 2 FFFF
PR3 010E Period Register 3 FFFF
T2CON 0110 TON TSIDL TGATE TCKPS<1:0> T32 TCS 0000
T3CON 0112 TON TSIDL TGATE TCKPS<1:0> TCS 0000
TMR4 0114 Timer4 Register xxxx
TMR5HLD 0116 Timer5 Holding Register (for 32-bit operations only) xxxx
TMR5 0118 Timer5 Register xxxx
PR4 011A Period Register 4 FFFF
PR5 011C Period Register 5 FFFF
T4CON 011E TON TSIDL TGATE TCKPS<1:0> T32 TCS 0000
T5CON 0120 TON TSIDL TGATE TCKPS<1:0> TCS 0000
TMR6 0122 Timer6 Register xxxx
TMR7HLD 0124 Timer7 Holding Register (for 32-bit operations only) xxxx
TMR7 0126 Timer7 Register xxxx
PR6 0128 Period Register 6 FFFF
PR7 012A Period Register 7 FFFF
T6CON 012C TON TSIDL TGATE TCKPS<1:0> T32 TCS 0000
T7CON 012E TON TSIDL TGATE TCKPS<1:0> TCS 0000
TMR8 0130 Timer8 Register xxxx
TMR9HLD 0132 Timer9 Holding Register (for 32-bit operations only) xxxx
TMR9 0134 Timer9 Register xxxx
PR8 0136 Period Register 8 FFFF
PR9 0138 Period Register 9 FFFF
T8CON 013A TON TSIDL TGATE TCKPS<1:0> T32 TCS 0000
T9CON 013C TON TSIDL TGATE TCKPS<1:0> TCS 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
6
3
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
TABLE 4-8: INPUT CAPTURE 1 THROUGH INPUT CAPTURE 16 REGISTER MAP
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
IC1CON1 0140 ICSIDL ICTSEL<2:0> ICI<1:0> ICOV ICBNE ICM<2:0> 0000
IC1CON2 0142 IC32 ICTRIG TRIGSTAT SYNCSEL<4:0> 000D
IC1BUF 0144 Input Capture 1 Buffer Register xxxx
IC1TMR 0146 Input Capture 1 Timer 0000
IC2CON1 0148 ICSIDL ICTSEL<2:0> ICI<1:0> ICOV ICBNE ICM<2:0> 0000
IC2CON2 014A IC32 ICTRIG TRIGSTAT SYNCSEL<4:0> 000D
IC2BUF 014C Input Capture 2 Buffer Register xxxx
IC2TMR 014E Input Capture 2 Timer 0000
IC3CON1 0150 ICSIDL ICTSEL<2:0> ICI<1:0> ICOV ICBNE ICM<2:0> 0000
IC3CON2 0152 IC32 ICTRIG TRIGSTAT SYNCSEL<4:0> 000D
IC3BUF 0154 Input Capture 3 Buffer Register xxxx
IC3TMR 0156 Input Capture 3 Timer 0000
IC4CON1 0158 ICSIDL ICTSEL<2:0> ICI<1:0> ICOV ICBNE ICM<2:0> 0000
IC4CON2 015A IC32 ICTRIG TRIGSTAT SYNCSEL<4:0> 000D
IC4BUF 015C Input Capture 4 Buffer Register xxxx
IC4TMR 015E Input Capture 4 Timer 0000
IC5CON1 0160 ICSIDL ICTSEL<2:0> ICI<1:0> ICOV ICBNE ICM<2:0> 0000
IC5CON2 0162 IC32 ICTRIG TRIGSTAT SYNCSEL<4:0> 000D
IC5BUF 0164 Input Capture 5 Buffer Register xxxx
IC5TMR 0166 Input Capture 5 Timer 0000
IC6CON1 0168 ICSIDL ICTSEL<2:0> ICI<1:0> ICOV ICBNE ICM<2:0> 0000
IC6CON2 016A IC32 ICTRIG TRIGSTAT SYNCSEL<4:0> 000D
IC6BUF 016C Input Capture 6 Buffer Register xxxx
IC6TMR 016E Input Capture 6 Timer 0000
IC7CON1 0170 ICSIDL ICTSEL<2:0> ICI<1:0> ICOV ICBNE ICM<2:0> 0000
IC7CON2 0172 IC32 ICTRIG TRIGSTAT SYNCSEL<4:0> 000D
IC7BUF 0174 Input Capture 7 Buffer Register xxxx
IC7TMR 0176 Input Capture 7 Timer 0000
IC8CON1 0178 ICSIDL ICTSEL<2:0> ICI<1:0> ICOV ICBNE ICM<2:0> 0000
IC8CON2 017A IC32 ICTRIG TRIGSTAT SYNCSEL<4:0> 000D
IC8BUF 017C Input Capture 8 Buffer Register xxxx
IC8TMR 017E Input Capture 8 Timer 0000
IC9CON1 0180 ICSIDL ICTSEL<2:0> ICI<1:0> ICOV ICBNE ICM<2:0> 0000
IC9CON2 0182 IC32 ICTRIG TRIGSTAT SYNCSEL<4:0> 000D
IC9BUF 0184 Input Capture 9 Buffer Register xxxx
IC9TMR 0186 Input Capture 9 Timer 0000
IC10CON1 0188 ICSIDL ICTSEL<2:0> ICI<1:0> ICOV ICBNE ICM<2:0> 0000
IC10CON2 018A IC32 ICTRIG TRIGSTAT SYNCSEL<4:0> 000D
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
6
4
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
IC10BUF
018C
Input Capture 10 Buffer Register xxxx
IC10TMR 018E Input Capture 10 Timer 0000
IC11CON1 0190 ICSIDL ICTSEL<2:0> ICI<1:0> ICOV ICBNE ICM<2:0> 0000
IC11CON2 0192 IC32 ICTRIG TRIGSTAT SYNCSEL<4:0> 000D
IC11BUF 0194 Input Capture 11 Buffer Register xxxx
IC11TMR 0196 Input Capture 11 Timer 0000
IC12CON1 0198 ICSIDL ICTSEL<2:0> ICI<1:0> ICOV ICBNE ICM<2:0> 0000
IC12CON2 019A IC32 ICTRIG TRIGSTAT SYNCSEL<4:0> 000D
IC12BUF 019C Input Capture 12 Buffer Register xxxx
IC12TMR 019E Input Capture 12 Timer 0000
IC13CON1 01A0 ICSIDL ICTSEL<2:0> ICI<1:0> ICOV ICBNE ICM<2:0> 0000
IC13CON2 01A2 IC32 ICTRIG TRIGSTAT SYNCSEL<4:0> 000D
IC13BUF 01A4 Input Capture 13 Buffer Register xxxx
IC13TMR 01A6 Input Capture 13 Timer 0000
IC14CON1 01A8 ICSIDL ICTSEL<2:0> ICI<1:0> ICOV ICBNE ICM<2:0> 0000
IC14CON2 01AA IC32 ICTRIG TRIGSTAT SYNCSEL<4:0> 000D
IC14BUF 01AC Input Capture 14 Buffer Register xxxx
IC14TMR 01AE Input Capture 14 Timer 0000
IC15CON1 01B0 ICSIDL ICTSEL<2:0> ICI<1:0> ICOV ICBNE ICM<2:0> 0000
IC15CON2 01B2 IC32 ICTRIG TRIGSTAT SYNCSEL<4:0> 000D
IC15BUF 01B4 Input Capture 15 Buffer Register xxxx
IC15TMR 01B6 Input Capture 15 Timer 0000
IC16CON1 01B8 ICSIDL ICTSEL<2:0> ICI<1:0> ICOV ICBNE ICM<2:0> 0000
IC16CON2 01BA IC32 ICTRIG TRIGSTAT SYNCSEL<4:0> 000D
IC16BUF 01BC Input Capture 16 Buffer Register xxxx
IC16TMR 01BE Input Capture 16 Timer 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
TABLE 4-8: INPUT CAPTURE 1 THROUGH INPUT CAPTURE 16 REGISTER MAP (CONTINUED)
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
6
5
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
TABLE 4-9: OUTPUT COMPARE 1 THROUGH OUTPUT COMPARE 16 REGISTER MAP
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
OC1CON1
0900
OCSIDL OCTSEL<2:0> ENFLTC ENFLTB ENFLTA OCFLTC OCFLTB OCFLTA TRIGMODE OCM<2:0> 0000
OC1CON2 0902 FLTMD FLTOUT FLTTRIEN OCINV OC32 OCTRIG TRIGSTAT OCTRIS SYNCSEL<4:0> 000C
OC1RS 0904 Output Compare 1 Secondary Register xxxx
OC1R 0906 Output Compare 1 Register xxxx
OC1TMR 0908 Timer Value 1 Register xxxx
OC2CON1
090A
OCSIDL OCTSEL<2:0> ENFLTC ENFLTB ENFLTA OCFLTC OCFLTB OCFLTA TRIGMODE OCM<2:0> 0000
OC2CON2 090C FLTMD FLTOUT FLTTRIEN OCINV OC32 OCTRIG TRIGSTAT OCTRIS SYNCSEL<4:0> 000C
OC2RS 090E Output Compare 2 Secondary Register xxxx
OC2R 0910 Output Compare 2 Register xxxx
OC2TMR 0912 Timer Value 2 Register xxxx
OC3CON1 0914 OCSIDL OCTSEL<2:0> ENFLTC ENFLTB ENFLTA OCFLTC OCFLTB OCFLTA TRIGMODE OCM<2:0> 0000
OC3CON2 0916 FLTMD FLTOUT FLTTRIEN OCINV OC32 OCTRIG TRIGSTAT OCTRIS SYNCSEL<4:0> 000C
OC3RS 0918 Output Compare 3 Secondary Register xxxx
OC3R 091A Output Compare 3 Register xxxx
OC3TMR 091C Timer Value 3 Register xxxx
OC4CON1 091E OCSIDL OCTSEL<2:0> ENFLTC ENFLTB ENFLTA OCFLTC OCFLTB OCFLTA TRIGMODE OCM<2:0> 0000
OC4CON2 0920 FLTMD FLTOUT FLTTRIEN OCINV OC32 OCTRIG TRIGSTAT OCTRIS SYNCSEL<4:0> 000C
OC4RS 0922 Output Compare 4 Secondary Register xxxx
OC4R 0924 Output Compare 4 Register xxxx
OC4TMR 0926 Timer Value 4 Register xxxx
OC5CON1
0928
OCSIDL OCTSEL<2:0> ENFLTC ENFLTB ENFLTA OCFLTC OCFLTB OCFLTA TRIGMODE OCM<2:0> 0000
OC5CON2 092A FLTMD FLTOUT FLTTRIEN OCINV OC32 OCTRIG TRIGSTAT OCTRIS SYNCSEL<4:0> 000C
OC5RS 092C Output Compare 5 Secondary Register xxxx
OC5R 092D Output Compare 5 Register xxxx
OC5TMR 0930 Timer Value 5 Register xxxx
OC6CON1 0932 OCSIDL OCTSEL<2:0> ENFLTC ENFLTB ENFLTA OCFLTC OCFLTB OCFLTA TRIGMODE OCM<2:0> 0000
OC6CON2 0934 FLTMD FLTOUT FLTTRIEN OCINV OC32 OCTRIG TRIGSTAT OCTRIS SYNCSEL<4:0> 000C
OC6RS 0936 Output Compare 6 Secondary Register xxxx
OC6R 0938 Output Compare 6 Register xxxx
OC6TMR 093A Timer Value 6 Register xxxx
OC7CON1 093C OCSIDL OCTSEL<2:0> ENFLTC ENFLTB ENFLTA OCFLTC OCFLTB OCFLTA TRIGMODE OCM<2:0> 0000
OC7CON2 093E FLTMD FLTOUT FLTTRIEN OCINV OC32 OCTRIG TRIGSTAT OCTRIS SYNCSEL<4:0> 000C
OC7RS 0940 Output Compare 7 Secondary Register xxxx
OC7R 0942 Output Compare 7 Register xxxx
OC7TMR 0944 Timer Value 7 Register xxxx
Legend: = unimplemented, read as 0. Reset values are shown in hexadecimal.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
6
6
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
OC8CON1
0946
OCSIDL OCTSEL<2:0> ENFLTC ENFLTB ENFLTA OCFLTC OCFLTB OCFLTA TRIGMODE OCM<2:0> 0000
OC8CON2 0948 FLTMD FLTOUT FLTTRIEN OCINV OC32 OCTRIG TRIGSTAT OCTRIS SYNCSEL<4:0> 000C
OC8RS 094A Output Compare 8 Secondary Register xxxx
OC8R 094C Output Compare 8 Register xxxx
OC8TMR 094E Timer Value 8 Register xxxx
OC9CON1
0950
OCSIDL OCTSEL<2:0> ENFLTC ENFLTB ENFLTA OCFLTC OCFLTB OCFLTA TRIGMODE OCM<2:0> 0000
OC9CON2 0952 FLTMD FLTOUT FLTTRIEN OCINV OC32 OCTRIG TRIGSTAT OCTRIS SYNCSEL<4:0> 000C
OC9RS 0954 Output Compare 9 Secondary Register xxxx
OC9R 0956 Output Compare 9 Register xxxx
OC9TMR 0958 Timer Value 9 Register xxxx
OC10CON1 095A OCSIDL OCTSEL<2:0> ENFLTC ENFLTB ENFLTA OCFLTC OCFLTB OCFLTA TRIGMODE OCM<2:0> 0000
OC10CON2 095C FLTMD FLTOUT FLTTRIEN OCINV OC32 OCTRIG TRIGSTAT OCTRIS SYNCSEL<4:0> 000C
OC10RS 095E Output Compare 10 Secondary Register xxxx
OC10R 0960 Output Compare 10 Register xxxx
OC10TMR 0962 Timer Value 10 Register xxxx
OC11CON1 0964 OCSIDL OCTSEL<2:0> ENFLTC ENFLTB ENFLTA OCFLTC OCFLTB OCFLTA TRIGMODE OCM<2:0> 0000
OC11CON2 0966 FLTMD FLTOUT FLTTRIEN OCINV OC32 OCTRIG TRIGSTAT OCTRIS SYNCSEL<4:0> 000C
OC11RS 0968 Output Compare 11 Secondary Register xxxx
OC11R 096A Output Compare 11 Register xxxx
OC11TMR 096C Timer Value 11 Register xxxx
OC12CON1
096E
OCSIDL OCTSEL<2:0> ENFLTC ENFLTB ENFLTA OCFLTC OCFLTB OCFLTA TRIGMODE OCM<2:0> 0000
OC12CON2 0970 FLTMD FLTOUT FLTTRIEN OCINV OC32 OCTRIG TRIGSTAT OCTRIS SYNCSEL<4:0> 000C
OC12RS 0972 Output Compare 12 Secondary Register xxxx
OC12R 0974 Output Compare 12 Register xxxx
OC12TMR 0976 Timer Value 12 Register xxxx
OC13CON1 0978 OCSIDL OCTSEL<2:0> ENFLTC ENFLTB ENFLTA OCFLTC OCFLTB OCFLTA TRIGMODE OCM<2:0> 0000
OC13CON2 097A FLTMD FLTOUT FLTTRIEN OCINV OC32 OCTRIG TRIGSTAT OCTRIS SYNCSEL<4:0> 000C
OC13RS 097C Output Compare 13 Secondary Register xxxx
OC13R 097E Output Compare 13 Register xxxx
OC13TMR 0980 Timer Value 13 Register xxxx
OC14CON1 0982 OCSIDL OCTSEL<2:0> ENFLTC ENFLTB ENFLTA OCFLTC OCFLTB OCFLTA TRIGMODE OCM<2:0> 0000
OC14CON2 0984 FLTMD FLTOUT FLTTRIEN OCINV OC32 OCTRIG TRIGSTAT OCTRIS SYNCSEL<4:0> 000C
OC14RS 0986 Output Compare 14 Secondary Register xxxx
OC14R 0988 Output Compare 14 Register xxxx
OC14TMR 098A Timer Value 14 Register xxxx
TABLE 4-9: OUTPUT COMPARE 1 THROUGH OUTPUT COMPARE 16 REGISTER MAP (CONTINUED)
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
Legend: = unimplemented, read as 0. Reset values are shown in hexadecimal.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
6
7
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
OC15CON1
098C
OCSIDL OCTSEL<2:0> ENFLTC ENFLTB ENFLTA OCFLTC OCFLTB OCFLTA TRIGMODE OCM<2:0> 0000
OC15CON2 098E FLTMD FLTOUT FLTTRIEN OCINV OC32 OCTRIG TRIGSTAT OCTRIS SYNCSEL<4:0> 000C
OC15RS 0990 Output Compare 15 Secondary Register xxxx
OC15R 0992 Output Compare 15 Register xxxx
OC15TMR 0994 Timer Value 15 Register xxxx
OC16CON1
0996
OCSIDL OCTSEL<2:0> ENFLTC ENFLTB ENFLTA OCFLTC OCFLTB OCFLTA TRIGMODE OCM<2:0> 0000
OC16CON2 0998 FLTMD FLTOUT FLTTRIEN OCINV OC32 OCTRIG TRIGSTAT OCTRIS SYNCSEL<4:0> 000C
OC16RS 099A Output Compare 16 Secondary Register xxxx
OC16R 099C Output Compare 16 Register xxxx
OC16TMR 099E Timer Value 16 Register xxxx
TABLE 4-9: OUTPUT COMPARE 1 THROUGH OUTPUT COMPARE 16 REGISTER MAP (CONTINUED)
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
Legend: = unimplemented, read as 0. Reset values are shown in hexadecimal.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
6
8
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
TABLE 4-10: PWM REGISTER MAP FOR dsPIC33EPXXXMU806/810/814 DEVICES ONLY
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
PTCON 0C00 PTEN PTSIDL SESTAT SEIEN EIPU SYNCPOL SYNCOEN SYNCEN SYNCSRC<2:0> SEVTPS<3:0> 0000
PTCON2 0C02 PCLKDIV<2:0> 0000
PTPER 0C04 PTPER<15:0> FFF8
SEVTCMP 0C06 SEVTCMP<15:0> 0000
MDC 0C0A MDC<15:0> 0000
STCON 0C0E SESTAT SEIEN EIPU SYNCPOL SYNCOEN SYNCEN SYNCSRC<2:0> SEVTPS<3:0> 0000
STCON2 0C10 PCLKDIV<2:0> 0000
STPER 0C12 STPER<15:0> FFF8
SSEVTCMP 0C14 SSEVTCMP<15:0> 0000
CHOP 0C1A CHPCLKEN CHOPCLK<9:0> 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
TABLE 4-11: PWM GENERATOR 1 REGISTER MAP FOR dsPIC33EPXXXMU806/810/814 DEVICES ONLY
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
PWMCON1 0C20 FLTSTAT CLSTAT TRGSTAT FLTIEN CLIEN TRGIEN ITB MDCS DTC<1:0> DTCP MTBS CAM XPRES IUE 0000
IOCON1 0C22 PENH PENL POLH POLL PMOD<1:0> OVRENH OVRENL OVRDAT<1:0> FLTDAT<1:0> CLDAT<1:0> SWAP OSYNC 0000
FCLCON1 0C24 IFLTMOD CLSRC<4:0> CLPOL CLMOD FLTSRC<4:0> FLTPOL FLTMOD<1:0> 0000
PDC1 0C26 PDC1<15:0> 0000
PHASE1 0C28 PHASE1<15:0> 0000
DTR1 0C2A DTR1<13:0> 0000
ALTDTR1 0C2C ALTDTR1<13:0> 0000
SDC1 0C2E SDC1<15:0> 0000
SPHASE1 0C30 SPHASE1<15:0> 0000
TRIG1 0C32 TRGCMP<15:0> 0000
TRGCON1 0C34 TRGDIV<3:0> TRGSTRT<5:0> 0000
PWMCAP1 0C38 PWMCAP1<15:0> 0000
LEBCON1 0C3A PHR PHF PLR PLF FLTLEBEN CLLEBEN BCH BCL BPHH BPHL BPLH BPLL 0000
LEBDLY1 0C3C LEB<11:0> 0000
AUXCON1 0C3E BLANKSEL<3:0> CHOPCLK<3:0> CHOPHEN CHOPLEN 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
6
9
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
TABLE 4-12: PWM GENERATOR 2 REGISTER MAP FOR dsPIC33EPXXXMU806/810/814 DEVICES ONLY
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
PWMCON2 0C40 FLTSTAT CLSTAT TRGSTAT FLTIEN CLIEN TRGIEN ITB MDCS DTC<1:0> DTCP MTBS CAM XPRES IUE 0000
IOCON2 0C42 PENH PENL POLH POLL PMOD<1:0> OVRENH OVRENL OVRDAT<1:0> FLTDAT<1:0> CLDAT<1:0> SWAP OSYNC 0000
FCLCON2 0C44 IFLTMOD CLSRC<4:0> CLPOL CLMOD FLTSRC<4:0> FLTPOL FLTMOD<1:0> 0000
PDC2 0C46 PDC2<15:0> 0000
PHASE2 0C48 PHASE2<15:0> 0000
DTR2 0C4A DTR2<13:0> 0000
ALTDTR2 0C4C ALTDTR2<13:0> 0000
SDC2 0C4E SDC2<15:0> 0000
SPHASE2 0C50 SPHASE2<15:0> 0000
TRIG2 0C52 TRGCMP<15:0> 0000
TRGCON2 0C54 TRGDIV<3:0> TRGSTRT<5:0> 0000
PWMCAP2 0C58 PWMCAP2<15:0> 0000
LEBCON2 0C5A PHR PHF PLR PLF FLTLEBEN CLLEBEN BCH BCL BPHH BPHL BPLH BPLL 0000
LEBDLY2 0C5C LEB<11:0> 0000
AUXCON2 0C5E BLANKSEL<3:0> CHOPSEL<3:0> CHOPHEN CHOPLEN 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
TABLE 4-13: PWM GENERATOR 3 REGISTER MAP FOR dsPIC33EPXXXMU806/810/814 DEVICES ONLY
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
PWMCON3 0C60 FLTSTAT CLSTAT TRGSTAT FLTIEN CLIEN TRGIEN ITB MDCS DTC<1:0> DTCP MTBS CAM XPRES IUE 0000
IOCON3 0C62 PENH PENL POLH POLL PMOD<1:0> OVRENH OVRENL OVRDAT<1:0> FLTDAT<1:0> CLDAT<1:0> SWAP OSYNC 0000
FCLCON3 0C64 IFLTMOD CLSRC<4:0> CLPOL CLMOD FLTSRC<4:0> FLTPOL FLTMOD<1:0> 0000
PDC3 0C66 PDC3<15:0> 0000
PHASE3 0C68 PHASE3<15:0> 0000
DTR3 0C6A DTR3<13:0> 0000
ALTDTR3 0C6C ALTDTR3<13:0> 0000
SDC3 0C6E SDC3<15:0> 0000
SPHASE3 0C70 SPHASE3<15:0> 0000
TRIG3 0C72 TRGCMP<15:0> 0000
TRGCON3 0C74 TRGDIV<3:0> TRGSTRT<5:0> 0000
PWMCAP3 0C78 PWMCAP3<15:0> 0000
LEBCON3 0C7A PHR PHF PLR PLF FLTLEBEN CLLEBEN BCH BCL BPHH BPHL BPLH BPLL 0000
LEBDLY3 0C7C LEB<11:0> 0000
AUXCON3 0C7E BLANKSEL<3:0> CHOPSEL<3:0> CHOPHEN CHOPLEN 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
7
0
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
TABLE 4-14: PWM GENERATOR 4 REGISTER MAP FOR dsPIC33EPXXXMU806/810/814 DEVICES ONLY
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
PWMCON4 0C80 FLTSTAT CLSTAT TRGSTAT FLTIEN CLIEN TRGIEN ITB MDCS DTC<1:0> DTCP MTBS CAM XPRES IUE 0000
IOCON4 0C82 PENH PENL POLH POLL PMOD<1:0> OVRENH OVRENL OVRDAT<1:0> FLTDAT<1:0> CLDAT<1:0> SWAP OSYNC 0000
FCLCON4 0C84 IFLTMOD CLSRC<4:0> CLPOL CLMOD FLTSRC<4:0> FLTPOL FLTMOD<1:0> 0000
PDC4 0C86 PDC4<15:0> 0000
PHASE4 0C88 PHASE4<15:0> 0000
DTR4 0C8A DTR4<13:0> 0000
ALTDTR4 0C8C ALTDTR4<13:0> 0000
SDC4 0C8E SDC4<15:0> 0000
SPHASE4 0C90 SPHASE4<15:0> 0000
TRIG4 0C92 TRGCMP<15:0> 0000
TRGCON4 0C94 TRGDIV<3:0> TRGSTRT<5:0> 0000
PWMCAP4 0C98 PWMCAP4<15:0> 0000
LEBCON4 0C9A PHR PHF PLR PLF FLTLEBEN CLLEBEN BCH BCL BPHH BPHL BPLH BPLL 0000
LEBDLY4 0C9C LEB<11:0> 0000
AUXCON4 0C9E BLANKSEL<3:0> CHOPSEL<3:0> CHOPHEN CHOPLEN 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
TABLE 4-15: PWM GENERATOR 5 REGISTER MAP FOR dsPIC33EPXXXMU810/814 DEVICES ONLY
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
PWMCON5 0CA0 FLTSTAT CLSTAT TRGSTAT FLTIEN CLIEN TRGIEN ITB MDCS DTC<1:0> DTCP MTBS CAM XPRES IUE 0000
IOCON5 0CA2 PENH PENL POLH POLL PMOD<1:0> OVRENH OVRENL OVRDAT<1:0> FLTDAT<1:0> CLDAT<1:0> SWAP OSYNC 0000
FCLCON5 0CA4 IFLTMOD CLSRC<4:0> CLPOL CLMOD FLTSRC<4:0> FLTPOL FLTMOD<1:0> 0000
PDC5 0CA6 PDC5<15:0> 0000
PHASE5 0CA8 PHASE5<15:0> 0000
DTR5 0CAA DTR5<13:0> 0000
ALTDTR5 0CAC ALTDTR5<13:0> 0000
SDC5 0CAE SDC5<15:0> 0000
SPHASE5 0CB0 SPHASE5<15:0> 0000
TRIG5 0CB2 TRGCMP<15:0> 0000
TRGCON5 0CB4 TRGDIV<3:0> TRGSTRT<5:0> 0000
PWMCAP5 0CB8 PWM Capture<15:0> 0000
LEBCON5 0CBA PHR PHF PLR PLF FLTLEBEN CLLEBEN BCH BCL BPHH BPHL BPLH BPLL 0000
LEBDLY5 0CBC LEB<11:0> 0000
AUXCON5 0CBE BLANKSEL<3:0> CHOPSEL<3:0> CHOPHEN CHOPLEN 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
7
1
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
TABLE 4-16: PWM GENERATOR 6 REGISTER MAP FOR dsPIC33EPXXXMU810/814 DEVICES ONLY
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
PWMCON6 0CC0 FLTSTAT CLSTAT TRGSTAT FLTIEN CLIEN TRGIEN ITB MDCS DTC<1:0> DTCP MTBS CAM XPRES IUE 0000
IOCON6 0CC2 PENH PENL POLH POLL PMOD<1:0> OVRENH OVRENL OVRDAT<1:0> FLTDAT<1:0> CLDAT<1:0> SWAP OSYNC 0000
FCLCON6 0CC4 IFLTMOD CLSRC<4:0> CLPOL CLMOD FLTSRC<4:0> FLTPOL FLTMOD<1:0> 0000
PDC6 0CC6 PDC6<15:0> 0000
PHASE6 0CC8 PHASE6<15:0> 0000
DTR6 0CCA DTR6<13:0> 0000
ALTDTR6 0CCC ALTDTR6<13:0> 0000
SDC6 0CCE SDC6<15:0> 0000
SPHASE6 0CD0 SPHASE6<15:0> 0000
TRIG6 0CD2 TRGCMP<15:0> 0000
TRGCON6 0CD4 TRGDIV<3:0> TRGSTRT<5:0> 0000
PWMCAP6 0CD8 PWMCAP6<15:0> 0000
LEBCON6 0CDA PHR PHF PLR PLF FLTLEBEN CLLEBEN BCH BCL BPHH BPHL BPLH BPLL 0000
LEBDLY6 0CDC LEB<11:0> 0000
AUXCON6 0CDE BLANKSEL<3:0> CHOPSEL<3:0> CHOPHEN CHOPLEN 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
TABLE 4-17: PWM GENERATOR 7 REGISTER MAP FOR dsPIC33EPXXXMU814 DEVICES ONLY
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
PWMCON7 0CE0 FLTSTAT CLSTAT TRGSTAT FLTIEN CLIEN TRGIEN ITB MDCS DTC<1:0> DTCP MTBS CAM XPRES IUE 0000
IOCON7 0CE2 PENH PENL POLH POLL PMOD<1:0> OVRENH OVRENL OVRDAT<1:0> FLTDAT<1:0> CLDAT<1:0> SWAP OSYNC 0000
FCLCON7 0CE4 IFLTMOD CLSRC<4:0> CLPOL CLMOD FLTSRC<4:0> FLTPOL FLTMOD<1:0> 0000
PDC7 0CE6 PDC7<15:0> 0000
PHASE7 0CE8 PHASE7<15:0> 0000
DTR7 0CEA DTR7<13:0> 0000
ALTDTR7 0CEC ALTDTR7<13:0> 0000
SDC7 0CEE SDC7<15:0> 0000
SPHASE7 0CF0 SPHASE7<15:0> 0000
TRIG7 0CF2 TRGCMP<15:0> 0000
TRGCON7 0CF4 TRGDIV<3:0> TRGSTRT<5:0> 0000
PWMCAP7 0CF8 PWMCAP7<15:0> 0000
LEBCON7 0CFA PHR PHF PLR PLF FLTLEBEN CLLEBEN BCH BCL BPHH BPHL BPLH BPLL 0000
LEBDLY7 0CFC LEB<11:0> 0000
AUXCON7 0CFE BLANKSEL<3:0> CHOPSEL<3:0> CHOPHEN CHOPLEN 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
7
2
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
TABLE 4-18: QEI1 REGISTER MAP FOR dsPIC33EPXXXMU806/810/814 DEVICES ONLY
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
QEI1CON 01C0 QEIEN QEISIDL PIMOD<2:0> IMV<1:0> INTDIV<2:0> CNTPOL GATEN CCM<1:0> 0000
QEI1IOC 01C2 QCAPEN FLTREN QFDIV<2:0> OUTFNC<1:0> SWPAB HOMPOL IDXPOL QEBPOL QEAPOL HOME INDEX QEB QEA 000x
QEI1STAT 01C4 PCHEQIRQ PCHEQIEN PCLEQIRQ PCLEQIEN POSOVIRQ POSOVIEN PCIIRQ PCIIEN VELOVIRQ VELOVIEN HOMIRQ HOMIEN IDXIRQ IDXIEN 0000
POS1CNTL 01C6 POSCNT<15:0> 0000
POS1CNTH 01C8 POSCNT<31:16> 0000
POS1HLD 01CA POSHLD<15:0> 0000
VEL1CNT 01CC VELCNT<15:0> 0000
INT1TMRL 01CE INTTMR<15:0> 0000
INT1TMRH 01D0 INTTMR<31:16> 0000
INT1HLDL 01D2 INTHLD<15:0> 0000
INT1HLDH 01D4 INTHLD<31:16> 0000
INDX1CNTL 01D6 INDXCNT<15:0> 0000
INDX1CNTH 01D8 INDXCNT<31:16> 0000
INDX1HLD 01DA INDXHLD<15:0> 0000
QEI1GECL 01DC QEIGEC<15:0> 0000
QEI1ICL 01DC QEIIC<15:0> 0000
QEI1GECH 01DE QEIGEC<31:16> 0000
QEI1ICH 01DE QEIIC<31:16> 0000
QEI1LECL 01E0 QEILEC<15:0> 0000
QEI1LECH 01E2 QEILEC<31:16> 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
7
3
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
TABLE 4-19: QEI2 REGISTER MAP FOR dsPIC33EPXXXMU806/810/814 DEVICES ONLY
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
QEI2CON 05C0 QEIEN QEISIDL PIMOD<2:0> IMV<1:0> INTDIV<2:0> CNTPOL GATEN CCM<1:0> 0000
QEI2IOC 05C2 QCAPEN FLTREN QFDIV<2:0> OUTFNC<1:0> SWPAB HOMPOL IDXPOL QEBPOL QEAPOL HOME INDEX QEB QEA 000x
QEI2STAT 05C4 PCHEQIRQ PCHEQIEN PCLEQIRQ PCLEQIEN POSOVIRQ POSOVIEN PCIIRQ PCIIEN VELOVIRQ VELOVIEN HOMIRQ HOMIEN IDXIRQ IDXIEN 0000
POS2CNTL 05C6 POSCNT<15:0> 0000
POS2CNTH 05C8 POSCNT<31:16> 0000
POS2HLD 05CA POSHLD<15:0> 0000
VEL2CNT 05CC VELCNT<15:0> 0000
INT2TMRL 05CE INTTMR<15:0> 0000
INT2TMRH 05D0 INTTMR<31:16> 0000
INT2HLDL 05D2 INTHLD<15:0> 0000
INT2HLDH 05D4 INTHLD<31:16> 0000
INDX2CNTL 05D6 INDXCNT<15:0> 0000
INDX2CNTH 05D8 INDXCNT<31:16> 0000
INDX2HLD 05DA INDXHLD<15:0> 0000
QEI2GECL 05DC QEIGEC<15:0> 0000
QEI2ICL 05DC QEIIC<15:0> 0000
QEI2GECH 05DE QEIGEC<31:16> 0000
QEI2ICH 05DE QEIIC<31:16> 0000
QEI2LECL 05E0 QEILEC<15:0> 0000
QEI2LECH 05E2 QEILEC<31:16> 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
7
4
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
TABLE 4-20: I2C1 and I2C2 REGISTER MAP
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
I2C1RCV
0200
Receive Register 0000
I2C1TRN 0202 Transmit Register 00FF
I2C1BRG 0204 Baud Rate Generator 0000
I2C1CON 0206 I2CEN I2CSIDL SCLREL IPMIEN A10M DISSLW SMEN GCEN STREN ACKDT ACKEN RCEN PEN RSEN SEN 1000
I2C1STAT 0208 ACKSTAT TRSTAT BCL GCSTAT ADD10 IWCOL I2COV D_A P S R_W RBF TBF 0000
I2C1ADD 020A Address Register 0000
I2C1MSK 020C Address Mask 0000
I2C2RCV 0210 Receive Register 0000
I2C2TRN 0212 Transmit Register 00FF
I2C2BRG 0214 Baud Rate Generator 0000
I2C2CON 0216 I2CEN I2CSIDL SCLREL IPMIEN A10M DISSLW SMEN GCEN STREN ACKDT ACKEN RCEN PEN RSEN SEN 1000
I2C2STAT 0218 ACKSTAT TRSTAT BCL GCSTAT ADD10 IWCOL I2COV D_A P S R_W RBF TBF 0000
I2C2ADD 021A Address Register 0000
I2C2MSK 021C Address Mask 0000
Legend: = unimplemented, read as 0. Reset values are shown in hexadecimal.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
7
5
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
TABLE 4-21: UART1, UART2, UART3, and UART4 REGISTER MAP
SFR
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
U1MODE 0220 UARTEN USIDL IREN RTSMD UEN<1:0> WAKE LPBACK ABAUD URXINV BRGH PDSEL<1:0> STSEL 0000
U1STA 0222 UTXISEL1 UTXINV UTXISEL0 UTXBRK UTXEN UTXBF TRMT URXISEL<1:0> ADDEN RIDLE PERR FERR OERR URXDA 0110
U1TXREG 0224 Transmit Register xxxx
U1RXREG 0226 Receive Register 0000
U1BRG 0228 Baud Rate Generator Prescaler 0000
U2MODE
0230
UARTEN USIDL IREN RTSMD UEN<1:0> WAKE LPBACK ABAUD URXINV BRGH PDSEL<1:0> STSEL 0000
U2STA 0232 UTXISEL1 UTXINV UTXISEL0 UTXBRK UTXEN UTXBF TRMT URXISEL<1:0> ADDEN RIDLE PERR FERR OERR URXDA 0110
U2TXREG 0234 Transmit Register xxxx
U2RXREG 0236 Receive Register 0000
U2BRG 0238 Baud Rate Generator Prescaler 0000
U3MODE 0250 UARTEN USIDL IREN RTSMD UEN<1:0> WAKE LPBACK ABAUD URXINV BRGH PDSEL<1:0> STSEL 0000
U3STA 0252 UTXISEL1 UTXINV UTXISEL0 UTXBRK UTXEN UTXBF TRMT URXISEL<1:0> ADDEN RIDLE PERR FERR OERR URXDA 0110
U3TXREG 0254 Transmit Register xxxx
U3RXREG 0256 Receive Register 0000
U3BRG 0258 Baud Rate Generator Prescaler 0000
U4MODE 02B0 UARTEN USIDL IREN RTSMD UEN<1:0> WAKE LPBACK ABAUD URXINV BRGH PDSEL<1:0> STSEL 0000
U4STA 02B2 UTXISEL1 UTXINV UTXISEL0 UTXBRK UTXEN UTXBF TRMT URXISEL<1:0> ADDEN RIDLE PERR FERR OERR URXDA 0110
U4TXREG 02B4 Transmit Register xxxx
U4RXREG 02B6 Receive Register 0000
U4BRG 02B8 Baud Rate Generator Prescaler 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
7
6
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
TABLE 4-22: SPI1, SPI2, SPI3, and SPI4 REGISTER MAP
SFR Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
SPI1STAT
0240
SPIEN
SPISIDL
SPIBEC<2:0> SRMPT SPIROV SRXMPT SISEL<2:0> SPITBF SPIRBF 0000
SPI1CON1
0242
DISSCK DISSDO MODE16 SMP CKE SSEN CKP MSTEN SPRE<2:0> PPRE<1:0> 0000
SPI1CON2
0244
FRMEN SPIFSD FRMPOL
FRMDLY SPIBEN 0000
SPI1BUF
0248
SPIx Transmit and Receive Buffer Register 0000
SPI2STAT
0260
SPIEN
SPISIDL
SPIBEC<2:0> SRMPT SPIROV SRXMPT SISEL<2:0> SPITBF SPIRBF 0000
SPI2CON1
0262
DISSCK DISSDO MODE16 SMP CKE SSEN CKP MSTEN SPRE<2:0> PPRE<1:0> 0000
SPI2CON2
0264
FRMEN SPIFSD FRMPOL
FRMDLY SPIBEN 0000
SPI2BUF
0268
SPIx Transmit and Receive Buffer Register 0000
SPI3STAT
02A0
SPIEN
SPISIDL
SPIBEC<2:0> SRMPT SPIROV SRXMPT SISEL<2:0> SPITBF SPIRBF 0000
SPI3CON1
02A2
DISSCK DISSDO MODE16 SMP CKE SSEN CKP MSTEN SPRE<2:0> PPRE<1:0> 0000
SPI3CON2
02A4
FRMEN SPIFSD FRMPOL
FRMDLY SPIBEN 0000
SPI3BUF
02A8
SPIx Transmit and Receive Buffer Register 0000
SPI4STAT
02C0
SPIEN
SPISIDL
SPIBEC<2:0> SRMPT SPIROV SRXMPT SISEL<2:0> SPITBF SPIRBF 0000
SPI4CON1
02C2
DISSCK DISSDO MODE16 SMP CKE SSEN CKP MSTEN SPRE<2:0> PPRE<1:0> 0000
SPI4CON2
02C4
FRMEN SPIFSD FRMPOL
FRMDLY SPIBEN 0000
SPI4BUF
02C8
SPIx Transmit and Receive Buffer Register 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
7
7
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
TABLE 4-23: ADC1 and ADC2 REGISTER MAP
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
ADC1BUF0 0300 ADC Data Buffer 0 xxxx
ADC1BUF1 0302 ADC Data Buffer 1 xxxx
ADC1BUF2 0304 ADC Data Buffer 2 xxxx
ADC1BUF3 0306 ADC Data Buffer 3 xxxx
ADC1BUF4 0308 ADC Data Buffer 4 xxxx
ADC1BUF5 030A ADC Data Buffer 5 xxxx
ADC1BUF6 030C ADC Data Buffer 6 xxxx
ADC1BUF7 030E ADC Data Buffer 7 xxxx
ADC1BUF8 0310 ADC Data Buffer 8 xxxx
ADC1BUF9 0312 ADC Data Buffer 9 xxxx
ADC1BUFA 0314 ADC Data Buffer 10 xxxx
ADC1BUFB 0316 ADC Data Buffer 11 xxxx
ADC1BUFC 0318 ADC Data Buffer 12 xxxx
ADC1BUFD 031A ADC Data Buffer 13 xxxx
ADC1BUFE 031C ADC Data Buffer 14 xxxx
ADC1BUFF 031E ADC Data Buffer 15 xxxx
AD1CON1 0320 ADON ADSIDL ADDMABM AD12B FORM<1:0> SSRC<2:0> SSRCG SIMSAM ASAM SAMP DONE 0000
AD1CON2 0322 VCFG<2:0> CSCNA CHPS<1:0> BUFS SMPI<4:0> BUFM ALTS 0000
AD1CON3 0324 ADRC SAMC<4:0> ADCS<7:0> 0000
AD1CHS123 0326 CH123NB<1:0> CH123SB CH123NA<1:0> CH123SA 0000
AD1CHS0 0328 CH0NB CH0SB<4:0> CH0NA CH0SA<4:0> 0000
AD1CSSH 032E CSS31 CSS30 CSS29 CSS28 CSS27 CSS26 CSS25 CSS24 CSS23
(1)
CSS22
(1)
CSS21
(1)
CSS20
(1)
CSS19
(1)
CSS18
(1)
CSS17
(1)
CSS16
(1)
0000
AD1CSSL 0330 CSS15 CSS14 CSS13 CSS12 CSS11 CSS10 CSS9 CSS8 CSS7 CSS6 CSS5 CSS4 CSS3 CSS2 CSS1 CSS0 0000
AD1CON4 0332 ADDMAEN DMABL<2:0> 0000
ADC2BUF0 0340 ADC Data Buffer 0 xxxx
ADC2BUF1 0342 ADC Data Buffer 1 xxxx
ADC2BUF2 0344 ADC Data Buffer 2 xxxx
ADC2BUF3 0346 ADC Data Buffer 3 xxxx
ADC2BUF4 0348 ADC Data Buffer 4 xxxx
ADC2BUF5 034A ADC Data Buffer 5 xxxx
ADC2BUF6 034C ADC Data Buffer 6 xxxx
ADC2BUF7 034E ADC Data Buffer 7 xxxx
ADC2BUF8 0350 ADC Data Buffer 8 xxxx
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
Note 1: These bits are not available on dsPIC33EP256MU806 devices.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
7
8
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
ADC2BUF9 0352 ADC Data Buffer 9 xxxx
ADC2BUFA 0354 ADC Data Buffer 10 xxxx
ADC2BUFB 0356 ADC Data Buffer 11 xxxx
ADC2BUFC 0358 ADC Data Buffer 12 xxxx
ADC2BUFD 035A ADC Data Buffer 13 xxxx
ADC2BUFE 035C ADC Data Buffer 14 xxxx
ADC2BUFF 035E ADC Data Buffer 15 xxxx
AD2CON1 0360 ADON ADSIDL ADDMABM FORM<1:0> SSRC<2:0> SSRCG SIMSAM ASAM SAMP DONE 0000
AD2CON2 0362 VCFG<2:0> CSCNA CHPS<1:0> BUFS SMPI<3:0> BUFM ALTS 0000
AD2CON3 0364 ADRC SAMC<4:0> ADCS<7:0> 0000
AD2CHS123 0366 CH123NB<1:0> CH123SB CH123NA<1:0> CH123SA 0000
AD2CHS0 0368 CH0NB CH0SB<4:0> CH0NA CH0SA<4:0> 0000
AD2CSSL 0270 CSS15 CSS14 CSS13 CSS12 CSS11 CSS10 CSS9 CSS8 CSS7 CSS6 CSS5 CSS4 CSS3 CSS2 CSS1 CSS0 0000
AD2CON4 0272 ADDMAEN DMABL<2:0> 0000
TABLE 4-23: ADC1 and ADC2 REGISTER MAP (CONTINUED)
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
Note 1: These bits are not available on dsPIC33EP256MU806 devices.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
7
9
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
TABLE 4-24: DCI REGISTER MAP
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
DCICON1 0280 DCIEN DCISIDL DLOOP CSCKD CSCKE COFSD UNFM CSDOM DJST COFSM<1:0> 0000
DCICON2 0282 BLEN<1:0> COFSG<3:0> WS<3:0> 0000
DCICON3 0284 BCG<11:0> 0000
DCISTAT 0286 SLOT<3:0> ROV RFUL TUNF TMPTY 0000
TSCON 0288 TSE15 TSE14 TSE13 TSE12 TSE11 TSE10 TSE9 TSE8 TSE7 TSE6 TSE5 TSE4 TSE3 TSE2 TSE1 TSE0 0000
RSCON 028C RSE15 RSE14 RSE13 RSE12 RSE11 RSE10 RSE9 RSE8 RSE7 RSE6 RSE5 RSE4 RSE3 RSE2 RSE1 RSE0 0000
RXBUF0 0290 Receive 0 Data Register uuuu
RXBUF1 0292 Receive 1 Data Register uuuu
RXBUF2 0294 Receive 2 Data Register uuuu
RXBUF3 0296 Receive 3 Data Register uuuu
TXBUF0 0298 Transmit 0 Data Register 0000
TXBUF1 029A Transmit 1 Data Register 0000
TXBUF2 029C Transmit 2 Data Register 0000
TXBUF3 029E Transmit 3 Data Register 0000
Legend: x = Unknown, u = unchanged. Shaded locations indicate reserved space in SFR map for future module expansion. Read reserved locations as 0s.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
8
0
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
TABLE 4-25: USB OTG REGISTER MAP
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
U1OTGIR 0488
IDIF T1MSECIF LSTATEIF ACTVIF SESVDIF SESENDIF VBUSVDIF 0000
U1OTGIE 048A IDIE T1MSECIE LSTATEIE ACTVIE SESVDIE SESENDIE VBUSVDIE 0000
U1OTGSTAT 048C ID LSTATE SESVD SESEND VBUSVD 0000
U1OTGCON 048E DPPULUP DMPULUP DPPULDWN DMPULDWN VBUSON OTGEN VBUSCHG VBUSDIS 0000
U1PWRC 0490 UACTPND
(4)
USLPGRD USUSPND USBPWR 0000
U1IR
(1)
04C0 STALLIF RESUMEIF IDLEIF TRNIF SOFIF UERRIF URSTIF 0000
U1IR
(2)
04C0 STALLIF ATTACHIF RESUMEIF IDLEIF TRNIF SOFIF UERRIF DETACHIF 0000
U1IE
(1)
04C2 STALLIE RESUMEIE IDLEIE TRNIE SOFIE UERRIE URSTIE 0000
U1IE
(2)
04C2 STALLIE ATTACHIE RESUMEIE IDLEIE TRNIE SOFIE UERRIE DETACHIE 0000
U1EIR
(1)
04C4 BTSEF BUSACCEF DMAEF BTOEF DFN8EF CRC16EF CRC5EF PIDEF 0000
U1EIR
(2)
04C4 BTSEF BUSACCEF DMAEF BTOEF DFN8EF CRC16EF EOFEF PIDEF 0000
U1EIE
(1)
04C6 BTSEE BUSACCEE DMAEE BTOEE DFN8EE CRC16EE CRC5EE PIDEE 0000
U1EIE
(2)
04C6 BTSEE BUSACCEE DMAEE BTOEE DFN8EE CRC16EE EOFEE PIDEE 0000
U1STAT 04C8 ENDPT<3:0>
(3)
DIR PPBI 0000
U1CON
(1)
04CA SE0 PKTDIS HOSTEN RESUME PPBRST USBEN 0000
U1CON
(2)
04CA JSTATE SE0 TOKBUSY USBRST HOSTEN RESUME PPBRST SOFEN 0000
U1ADDR 04CC LSPDEN
(1)
USB Device Address (DEVADDR) 0000
U1BDTP1 04CE BDTPTRL<7:1> 0000
U1FRML 04D0 FRML<7:0> 0000
U1FRMH 04D2 FRMH<2:0> 0000
U1TOK
(3)
04D4 PID<3:0> EP<3:0> 0000
U1SOF
(3)
04D6 CNT<7:0> 0000
U1BDTP2 04D8 BDTPTRH<7:0> 0000
U1BDTP3 04DA BDTPTRU<7:0> 0000
U1CNFG1 04DC UTEYE UOEMON USBSIDL 0000
U1CNFG2 O4DE UVCMPSEL PUVBUS EXTI2CEN UVBUSDIS UVCMPDIS UTRDIS 0000
U1EP0
04E0
LSPD RETRYDIS EPCONDIS EPRXEN EPTXEN EPSTALL EPHSHK 0000
U1EP1 04E2 EPCONDIS EPRXEN EPTXEN EPSTALL EPHSHK 0000
U1EP2 04E4 EPCONDIS EPRXEN EPTXEN EPSTALL EPHSHK 0000
U1EP3 04E6 EPCONDIS EPRXEN EPTXEN EPSTALL EPHSHK 0000
U1EP4 04E8 EPCONDIS EPRXEN EPTXEN EPSTALL EPHSHK 0000
Legend: = unimplemented, read as 0. Reset values are shown in hexadecimal.
Note 1: This bit is available when the module is operating in Device mode.
2: This bit is available when the module is operating in Host mode
3: Device mode only. These bits are always read as 0 in Host mode.
4: The reset value for this bit is undefined.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
8
1
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
U1EP5 04EA EPCONDIS EPRXEN EPTXEN EPSTALL EPHSHK 0000
U1EP6 04EC EPCONDIS EPRXEN EPTXEN EPSTALL EPHSHK 0000
U1EP7 04EE EPCONDIS EPRXEN EPTXEN EPSTALL EPHSHK 0000
U1EP8 04F0 EPCONDIS EPRXEN EPTXEN EPSTALL EPHSHK 0000
U1EP9 04F2 EPCONDIS EPRXEN EPTXEN EPSTALL EPHSHK 0000
U1EP10 04F4 EPCONDIS EPRXEN EPTXEN EPSTALL EPHSHK 0000
U1EP11 04F6 EPCONDIS EPRXEN EPTXEN EPSTALL EPHSHK 0000
U1EP12 04F8 EPCONDIS EPRXEN EPTXEN EPSTALL EPHSHK 0000
U1EP13 04FA EPCONDIS EPRXEN EPTXEN EPSTALL EPHSHK 0000
U1EP14 04FC EPCONDIS EPRXEN EPTXEN EPSTALL EPHSHK 0000
U1EP15 04FE EPCONDIS EPRXEN EPTXEN EPSTALL EPHSHK 0000
U1PWMRRS 0580 DC<7:0> PER<7:0> 0000
U1PWMCON 0582 PWMEN PWMPOL CNTEN 0000
TABLE 4-25: USB OTG REGISTER MAP (CONTINUED)
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
Legend: = unimplemented, read as 0. Reset values are shown in hexadecimal.
Note 1: This bit is available when the module is operating in Device mode.
2: This bit is available when the module is operating in Host mode
3: Device mode only. These bits are always read as 0 in Host mode.
4: The reset value for this bit is undefined.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
8
2
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
TABLE 4-26: ECAN1 REGISTER MAP WHEN WIN (C1CTRL<0>) = 0 OR 1
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
C1CTRL1 0400 CSIDL ABAT CANCKS REQOP<2:0> OPMODE<2:0> CANCAP WIN 0480
C1CTRL2 0402 DNCNT<4:0> 0000
C1VEC 0404 FILHIT<4:0> ICODE<6:0> 0040
C1FCTRL 0406 DMABS<2:0> FSA<4:0> 0000
C1FIFO 0408 FBP<5:0> FNRB<5:0> 0000
C1INTF 040A TXBO TXBP RXBP TXWAR RXWAR EWARN IVRIF WAKIF ERRIF FIFOIF RBOVIF RBIF TBIF 0000
C1INTE 040C IVRIE WAKIE ERRIE FIFOIE RBOVIE RBIE TBIE 0000
C1EC 040E TERRCNT<7:0> RERRCNT<7:0> 0000
C1CFG1 0410 SJW<1:0> BRP<5:0> 0000
C1CFG2 0412 WAKFIL SEG2PH<2:0> SEG2PHTS SAM SEG1PH<2:0> PRSEG<2:0> 0000
C1FEN1 0414 FLTEN15 FLTEN14 FLTEN13 FLTEN12 FLTEN11 FLTEN10 FLTEN9 FLTEN8 FLTEN7 FLTEN6 FLTEN5 FLTEN4 FLTEN3 FLTEN2 FLTEN1 FLTEN0 FFFF
C1FMSKSEL1 0418 F7MSK<1:0> F6MSK<1:0> F5MSK<1:0> F4MSK<1:0> F3MSK<1:0> F2MSK<1:0> F1MSK<1:0> F0MSK<1:0> 0000
C1FMSKSEL2 041A F15MSK<1:0> F14MSK<1:0> F13MSK<1:0> F12MSK<1:0> F11MSK<1:0> F10MSK<1:0> F9MSK<1:0> F8MSK<1:0> 0000
Legend: = unimplemented, read as 0. Reset values are shown in hexadecimal.
TABLE 4-27: ECAN1 REGISTER MAP WHEN WIN (C1CTRL<0>) = 0
File Name Addr Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
0400-
041E
See Table 4-26
C1RXFUL1 0420 RXFUL15 RXFUL14 RXFUL13 RXFUL12 RXFUL11 RXFUL10 RXFUL9 RXFUL8 RXFUL7 RXFUL6 RXFUL5 RXFUL4 RXFUL3 RXFUL2 RXFUL1 RXFUL0 0000
C1RXFUL2 0422 RXFUL31 RXFUL30 RXFUL29 RXFUL28 RXFUL27 RXFUL26 RXFUL25 RXFUL24 RXFUL23 RXFUL22 RXFUL21 RXFUL20 RXFUL19 RXFUL18 RXFUL17 RXFUL16 0000
C1RXOVF1 0428 RXOVF15 RXOVF14 RXOVF13 RXOVF12 RXOVF11 RXOVF10 RXOVF9 RXOVF8 RXOVF7 RXOVF6 RXOVF5 RXOVF4 RXOVF3 RXOVF2 RXOVF1 RXOVF0 0000
C1RXOVF2 042A RXOVF31 RXOVF30 RXOVF29 RXOVF28 RXOVF27 RXOVF26 RXOVF25 RXOVF24 RXOVF23 RXOVF22 RXOVF21 RXOVF20 RXOVF19 RXOVF18 RXOVF17 RXOVF16 0000
C1TR01CON 0430 TXEN1 TXABT1 TXLARB1 TXERR1 TXREQ1 RTREN1 TX1PRI<1:0> TXEN0 TXABAT0 TXLARB0 TXERR0 TXREQ0 RTREN0 TX0PRI<1:0> 0000
C1TR23CON 0432 TXEN3 TXABT3 TXLARB3 TXERR3 TXREQ3 RTREN3 TX3PRI<1:0> TXEN2 TXABAT2 TXLARB2 TXERR2 TXREQ2 RTREN2 TX2PRI<1:0> 0000
C1TR45CON 0434 TXEN5 TXABT5 TXLARB5 TXERR5 TXREQ5 RTREN5 TX5PRI<1:0> TXEN4 TXABAT4 TXLARB4 TXERR4 TXREQ4 RTREN4 TX4PRI<1:0> 0000
C1TR67CON 0436 TXEN7 TXABT7 TXLARB7 TXERR7 TXREQ7 RTREN7 TX7PRI<1:0> TXEN6 TXABAT6 TXLARB6 TXERR6 TXREQ6 RTREN6 TX6PRI<1:0> xxxx
C1RXD 0440 Received Data Word xxxx
C1TXD 0442 Transmit Data Word xxxx
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
8
3
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
TABLE 4-28: ECAN1 REGISTER MAP WHEN WIN (C1CTRL<0>) = 1
File Name Addr Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
0400-
041E
See Table 4-26
C1BUFPNT1 0420 F3BP<3:0> F2BP<3:0> F1BP<3:0> F0BP<3:0> 0000
C1BUFPNT2 0422 F7BP<3:0> F6BP<3:0> F5BP<3:0> F4BP<3:0> 0000
C1BUFPNT3 0424 F11BP<3:0> F10BP<3:0> F9BP<3:0> F8BP<3:0> 0000
C1BUFPNT4 0426 F15BP<3:0> F14BP<3:0> F13BP<3:0> F12BP<3:0> 0000
C1RXM0SID 0430 SID<10:3> SID<2:0> MIDE EID<17:16> xxxx
C1RXM0EID 0432 EID<15:8> EID<7:0> xxxx
C1RXM1SID 0434 SID<10:3> SID<2:0> MIDE EID<17:16> xxxx
C1RXM1EID 0436 EID<15:8> EID<7:0> xxxx
C1RXM2SID 0438 SID<10:3> SID<2:0> MIDE EID<17:16> xxxx
C1RXM2EID 043A EID<15:8> EID<7:0> xxxx
C1RXF0SID 0440 SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C1RXF0EID 0442 EID<15:8> EID<7:0> xxxx
C1RXF1SID 0444 SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C1RXF1EID 0446 EID<15:8> EID<7:0> xxxx
C1RXF2SID 0448 SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C1RXF2EID 044A EID<15:8> EID<7:0> xxxx
C1RXF3SID 044C SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C1RXF3EID 044E EID<15:8> EID<7:0> xxxx
C1RXF4SID 0450 SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C1RXF4EID 0452 EID<15:8> EID<7:0> xxxx
C1RXF5SID 0454 SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C1RXF5EID 0456 EID<15:8> EID<7:0> xxxx
C1RXF6SID 0458 SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C1RXF6EID 045A EID<15:8> EID<7:0> xxxx
C1RXF7SID 045C SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C1RXF7EID 045E EID<15:8> EID<7:0> xxxx
C1RXF8SID 0460 SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C1RXF8EID 0462 EID<15:8> EID<7:0> xxxx
C1RXF9SID 0464 SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C1RXF9EID 0466 EID<15:8> EID<7:0> xxxx
C1RXF10SID 0468 SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C1RXF10EID 046A EID<15:8> EID<7:0> xxxx
C1RXF11SID 046C SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C1RXF11EID 046E EID<15:8> EID<7:0> xxxx
C1RXF12SID 0470 SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C1RXF12EID 0472 EID<15:8> EID<7:0> xxxx
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
8
4
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
C1RXF13SID 0474 SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C1RXF13EID 0476 EID<15:8> EID<7:0> xxxx
C1RXF14SID 0478 SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C1RXF14EID 047A EID<15:8> EID<7:0> xxxx
C1RXF15SID 047C SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C1RXF15EID 047E EID<15:8> EID<7:0> xxxx
TABLE 4-28: ECAN1 REGISTER MAP WHEN WIN (C1CTRL<0>) = 1 (CONTINUED)
File Name Addr Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
8
5
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
TABLE 4-29: ECAN2 REGISTER MAP WHEN WIN (C2CTRL<0>) = 0 OR 1
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
C2CTRL1 0500 CSIDL ABAT CANCKS REQOP<2:0> OPMODE<2:0> CANCAP WIN 0480
C2CTRL2 0502 DNCNT<4:0> 0000
C2VEC 0504 FILHIT<4:0> ICODE<6:0> 0040
C2FCTRL 0506 DMABS<2:0> FSA<4:0> 0000
C2FIFO 0508 FBP<5:0> FNRB<5:0> 0000
C2INTF 050A TXBO TXBP RXBP TXWAR RXWAR EWARN IVRIF WAKIF ERRIF FIFOIF RBOVIF RBIF TBIF 0000
C2INTE 050C IVRIE WAKIE ERRIE FIFOIE RBOVIE RBIE TBIE 0000
C2EC 050E TERRCNT<7:0> RERRCNT<7:0> 0000
C2CFG1 0510 SJW<1:0> BRP<5:0> 0000
C2CFG2 0512 WAKFIL SEG2PH<2:0> SEG2PHTS SAM SEG1PH<2:0> PRSEG<2:0> 0000
C2FEN1 0514 FLTEN15 FLTEN14 FLTEN13 FLTEN12 FLTEN11 FLTEN10 FLTEN9 FLTEN8 FLTEN7 FLTEN6 FLTEN5 FLTEN4 FLTEN3 FLTEN2 FLTEN1 FLTEN0 FFFF
C2FMSKSEL1 0518 F7MSK<1:0> F6MSK<1:0> F5MSK<1:0> F4MSK<1:0> F3MSK<1:0> F2MSK<1:0> F1MSK<1:0> F0MSK<1:0> 0000
C2FMSKSEL2 051A F15MSK<1:0> F14MSK<1:0> F13MSK<1:0> F12MSK<1:0> F11MSK<1:0> F10MSK<1:0> F9MSK<1:0> F8MSK<1:0> 0000
Legend: = unimplemented, read as 0. Reset values are shown in hexadecimal.
TABLE 4-30: ECAN2 REGISTER MAP WHEN WIN (C2CTRL<0>) = 0
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
0500-
051E
See Table 4-29
C2RXFUL1 0520 RXFUL15 RXFUL14 RXFUL13 RXFUL12 RXFUL11 RXFUL10 RXFUL9 RXFUL8 RXFUL7 RXFUL6 RXFUL5 RXFUL4 RXFUL3 RXFUL2 RXFUL1 RXFUL0 0000
C2RXFUL2 0522 RXFUL31 RXFUL30 RXFUL29 RXFUL28 RXFUL27 RXFUL26 RXFUL25 RXFUL24 RXFUL23 RXFUL22 RXFUL21 RXFUL20 RXFUL19 RXFUL18 RXFUL17 RXFUL16 0000
C2RXOVF1 0528 RXOVF15 RXOVF14 RXOVF13 RXOVF12 RXOVF11 RXOVF10 RXOVF09 RXOVF08 RXOVF7 RXOVF6 RXOVF5 RXOVF4 RXOVF3 RXOVF2 RXOVF1 RXOVF0 0000
C2RXOVF2 052A RXOVF31 RXOVF30 RXOVF29 RXOVF28 RXOVF27 RXOVF26 RXOVF25 RXOVF24 RXOVF23 RXOVF22 RXOVF21 RXOVF20 RXOVF19 RXOVF18 RXOVF17 RXOVF16 0000
C2TR01CON 0530 TXEN1 TXABAT1 TXLARB1 TXERR1 TXREQ1 RTREN1 TX1PRI<1:0> TXEN0 TXABAT0 TXLARB0 TXERR0 TXREQ0 RTREN0 TX0PRI<1:0> 0000
C2TR23CON 0532 TXEN3 TXABAT3 TXLARB3 TXERR3 TXREQ3 RTREN3 TX3PRI<1:0> TXEN2 TXABAT2 TXLARB2 TXERR2 TXREQ2 RTREN2 TX2PRI<1:0> 0000
C2TR45CON 0534 TXEN5 TXABAT5 TXLARB5 TXERR5 TXREQ5 RTREN5 TX5PRI<1:0> TXEN4 TXABAT4 TXLARB4 TXERR4 TXREQ4 RTREN4 TX4PRI<1:0> 0000
C2TR67CON 0536 TXEN7 TXABAT7 TXLARB7 TXERR7 TXREQ7 RTREN7 TX7PRI<1:0> TXEN6 TXABAT6 TXLARB6 TXERR6 TXREQ6 RTREN6 TX6PRI<1:0> xxxx
C2RXD 0540 Received Data Word xxxx
C2TXD 0542 Transmit Data Word xxxx
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
8
6
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
TABLE 4-31: ECAN2 REGISTER MAP WHEN WIN (C2CTRL<0>) = 1
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
0500-
051E
See Table 4-29
C2BUFPNT1 0520 F3BP<3:0> F2BP<3:0> F1BP<3:0> F0BP<3:0> 0000
C2BUFPNT2 0522 F7BP<3:0> F6BP<3:0> F5BP<3:0> F4BP<3:0> 0000
C2BUFPNT3 0524 F11BP<3:0> F10BP<3:0> F9BP<3:0> F8BP<3:0> 0000
C2BUFPNT4 0526 F15BP<3:0> F14BP<3:0> F13BP<3:0> F12BP<3:0> 0000
C2RXM0SID 0530 SID<10:3> SID<2:0> MIDE EID<17:16> xxxx
C2RXM0EID 0532 EID<15:8> EID<7:0> xxxx
C2RXM1SID 0534 SID<10:3> SID<2:0> MIDE EID<17:16> xxxx
C2RXM1EID 0536 EID<15:8> EID<7:0> xxxx
C2RXM2SID 0538 SID<10:3> SID<2:0> MIDE EID<17:16> xxxx
C2RXM2EID 053A EID<15:8> EID<7:0> xxxx
C2RXF0SID 0540 SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C2RXF0EID 0542 EID<15:8> EID<7:0> xxxx
C2RXF1SID 0544 SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C2RXF1EID 0546 EID<15:8> EID<7:0> xxxx
C2RXF2SID 0548 SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C2RXF2EID 054A EID<15:8> EID<7:0> xxxx
C2RXF3SID 054C SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C2RXF3EID 054E EID<15:8> EID<7:0> xxxx
C2RXF4SID 0550 SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C2RXF4EID 0552 EID<15:8> EID<7:0> xxxx
C2RXF5SID 0554 SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C2RXF5EID 0556 EID<15:8> EID<7:0> xxxx
C2RXF6SID 0558 SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C2RXF6EID 055A EID<15:8> EID<7:0> xxxx
C2RXF7SID 055C SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C2RXF7EID 055E EID<15:8> EID<7:0> xxxx
C2RXF8SID 0560 SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C2RXF8EID 0562 EID<15:8> EID<7:0> xxxx
C2RXF9SID 0564 SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C2RXF9EID 0566 EID<15:8> EID<7:0> xxxx
C2RXF10SID 0568 SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C2RXF10EID 056A EID<15:8> EID<7:0> xxxx
C2RXF11SID 056C SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C2RXF11EID 056E EID<15:8> EID<7:0> xxxx
C2RXF12SID 0570 SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C2RXF12EID 0572 EID<15:8> EID<7:0> xxxx
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
8
7
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
C2RXF13SID 0574 SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C2RXF13EID 0576 EID<15:8> EID<7:0> xxxx
C2RXF14SID 0578 SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C2RXF14EID 057A EID<15:8> EID<7:0> xxxx
C2RXF15SID 057C SID<10:3> SID<2:0> EXIDE EID<17:16> xxxx
C2RXF15EID 057E EID<15:8> EID<7:0> xxxx
TABLE 4-31: ECAN2 REGISTER MAP WHEN WIN (C2CTRL<0>) = 1 (CONTINUED)
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
8
8
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
TABLE 4-33: CRC REGISTER MAP
TABLE 4-32: PARALLEL MASTER/SLAVE PORT REGISTER MAP
(1)
Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
PMCON 0600 PMPEN PSIDL ADRMUX<1:0> PTBEEN PTWREN PTRDEN CSF<1:0> ALP CS2P CS1P BEP WRSP RDSP 0000
PMMODE 0602 BUSY IRQM<1:0> INCM<1:0> MODE16 MODE<1:0> WAITB<1:0> WAITM<3:0> WAITE<1:0> 0000
PMADDR
(1)
0604 CS2 CS1 Parallel Port Address (ADDR<13:0>) 0000
PMDOUT1
(1)
0604 Parallel Port Data Out Register 1 (Buffers Level 0 and 1) 0000
PMDOUT2 0606 Parallel Port Data Out Register 2 (Buffers Level 2 and 3) 0000
PMDIN1 0608 Parallel Port Data In Register 1 (Buffers Level 0 and 1) 0000
PMDIN2 060A Parallel Port Data In Register 2 (Buffers Level 2 and 3) 0000
PMAEN 060C PTEN15 PTEN14 PTEN13 PTEN12 PTEN11 PTEN10 PTEN9 PTEN8 PTEN7 PTEN6 PTEN5 PTEN4 PTEN3 PTEN2 PTEN1 PTEN0 0000
PMSTAT 060E IBF IBOV IB3F IB2F IB1F IB0F OBE OBUF OB3E OB2E OB1E OB0E 008F
Legend: = unimplemented, read as 0. Shaded bits are not used in the operation of the PMP module.
Note 1: PMADDR and PMDOUT1 are the same physical register, but are defined differently depending on the modules operating mode.
File Name
Addr
.
Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
CRCCON1 0640 CRCEN CSIDL VWORD<4:0> CRCFUL CRCMPT CRCISEL CRCGO LENDIAN 0000
CRCCON2 0642 DWIDTH<4:0> PLEN<4:0> 0000
CRCXORL 0644 X<15:1> 0000
CRCXORH 0646 X<23:16> 0000
CRCDATL 0648 CRC Data Input Low Word 0000
CRCDATH 064A CRC Data Input High Word 0000
CRCWDATL 064C CRC Result Low Word 0000
CRCW-
DATH
064E CRC Result High Word 0000
Legend: = unimplemented, read as 0. Shaded bits are not used in the operation of the programmable CRC module.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
8
9
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
TABLE 4-35: PERIPHERAL PIN SELECT OUTPUT REGISTER MAP FOR dsPIC33EPXXXMU810/814 AND PIC24EPXXXGU810/814 DEVICES
ONLY
TABLE 4-34: REAL-TIME CLOCK AND CALENDAR REGISTER MAP
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
ALRMVAL 0620 Alarm Value Register Window based on ALRMPTR<1:0> xxxx
ALCFGRPT 0622 ALRMEN CHIME AMASK<3:0> ALRMPTR<1:0> ARPT<7:0> 0000
RTCVAL 0624 RTCC Value Register Window based on RTCPTR<1:0> xxxx
RCFGCAL 0626 RTCEN RTCWREN RTCSYNC HALFSEC RTCOE RTCPTR<1:0> CAL<7:0> 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
RPOR0 0680 RP65R<5:0> RP64R<5:0> 0000
RPOR1 0682 RP67R<5:0> RP66R<5:0> 0000
RPOR2 0684 RP69R<5:0> RP68R<5:0> 0000
RPOR3 0686 RP71R<5:0> RP70R<5:0> 0000
RPOR4 0688 RP80R<5:0> RP79R<5:0> 0000
RPOR5 068A RP84R<5:0> RP82R<5:0> 0000
RPOR6 068C RP87R<5:0> RP85R<5:0> 0000
RPOR7 068E RP97R<5:0> RP96R<5:0> 0000
RPOR8 0690 RP99R<5:0> RP98R<5:0> 0000
RPOR9 0692 RP101R<5:0> RP100R<5:0> 0000
RPOR11 0696 RP108R<5:0> RP104R<5:0> 0000
RPOR12 0698 RP112R<5:0> RP109R<5:0> 0000
RPOR13 069A RP118R<5:0> RP113R<5:0> 0000
RPOR14 069C RP125R<5:0> RP120R<5:0> 0000
RPOR15 069E RP127R<5:0> RP126R<5:0> 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
9
0
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
TABLE 4-36: PERIPHERAL PIN SELECT OUTPUT REGISTER MAP FOR dsPIC33EPXXXMU806 DEVICES ONLY
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
RPOR0 0680 RP65R<5:0> RP64R<5:0> 0000
RPOR1 0682 RP67R<5:0> RP66R<5:0> 0000
RPOR2 0684 RP69R<5:0> RP68R<5:0> 0000
RPOR3 0686 RP71R<5:0> RP70R<5:0> 0000
RPOR4 0688 RP80R<5:0> 0000
RPOR5 068A RP84R<5:0> RP82R<5:0> 0000
RPOR6 068C RP87R<5:0> RP85R<5:0> 0000
RPOR7 068E RP97R<5:0> RP96R<5:0> 0000
RPOR8 0690 RP99R<5:0> 0000
RPOR9 0692 RP101R<5:0> RP100R<5:0> 0000
RPOR13 069A RP118R<5:0> 0000
RPOR14 069C RP120R<5:0> 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
9
1
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
TABLE 4-37: PERIPHERAL PIN SELECT INPUT REGISTER MAP FOR dsPIC33EPXXXMU814 DEVICES ONLY
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
RPINR0 06A0 INT1R<6:0> 0000
RPINR1 06A2 INT3R<6:0> INT2R<6:0> 0000
RPINR2 06A4 INT4R<6:0> 0000
RPINR3 06A6 T3CKR<6:0> T2CKR<6:0> 0000
RPINR4 06A8 T5CKR<6:0> T4CKR<6:0> 0000
RPINR5 06AA T7CKR<6:0> T6CKR<6:0> 0000
RPINR6 06AC T9CKR<6:0> T8CKR<6:0> 0000
RPINR7 06AE IC2R<6:0> IC1R<6:0> 0000
RPINR8 06B0 IC4R<6:0> IC3R<6:0> 0000
RPINR9 06B2 IC6R<6:0> IC5R<6:0> 0000
RPINR10 06B4 IC8R<6:0> IC7R<6:0> 0000
RPINR11 06B6 OCFBR<6:0> OCFAR<6:0> 0000
RPINR12 06B8 FLT2R<6:0> FLT1R<6:0> 0000
RPINR13 06BA FLT4R<6:0> FLT3R<6:0> 0000
RPINR14 06BC QEB1R<6:0> QEA1R<6:0> 0000
RPINR15 06BE HOME1R<6:0> INDX1R<6:0> 0000
RPINR16 06C0 QEB2R<6:0> QEA2R<6:0> 0000
RPINR17 06C2 HOME2R<6:0> INDX2R<6:0> 0000
RPINR18 06C4 U1CTSR<6:0> U1RXR<6:0> 0000
RPINR19 06C6 U2CTSR<6:0> U2RXR<6:0> 0000
RPINR20 06C8 SCK1R<6:0> SDI1R<6:0> 0000
RPINR21 06CA SS1R<6:0> 0000
RPINR23 06CE SS2R<6:0> 0000
RPINR24 06D0 CSCKR<6:0> CSDIR<6:0> 0000
RPINR25 06D2 COFSR<6:0> 0000
RPINR26 06D4 C2RXR<6:0> C1RXR<6:0> 0000
RPINR27 06D6 U3CTSR<6:0> U3RXR<6:0> 0000
RPINR28 06D8 U4CTSR<6:0> U4RXR<6:0> 0000
RPINR29 06DA SCK3R<6:0> SDI3R<6:0> 0000
RPINR30 06DC SS3R<6:0> 0000
RPINR31 06DE SCK4R<6:0> SDI4R<6:0> 0000
RPINR32 06E0 SS4R<6:0> 0000
RPINR33 06E2 IC10R<6:0> IC9R<6:0> 0000
RPINR34 06E4 IC12R<6:0> IC11R<6:0> 0000
RPINR35 06E6 IC14R<6:0> IC13R<6:0> 0000
RPINR36 06E8 IC16R<6:0> IC15R<6:0> 0000
RPINR37 06EA SYNCI1R<6:0> OCFCR<6:0> 0000
RPINR38 06EC DTCMP1R<6:0> SYNCI2R<6:0> 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
9
2
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
RPINR39 06EE DTCMP3R<6:0> DTCMP2R<6:0> 0000
RPINR40 06F0 DTCMP5R<6:0> DTCMP4R<6:0> 0000
RPINR41 06F2 DTCMP7R<6:0> DTCMP6R<6:0> 0000
RPINR42 06F4 FLT6R<6:0> FLT5R<6:0> 0000
RPINR43 06F6 FLT7R<6:0>
0000
TABLE 4-37: PERIPHERAL PIN SELECT INPUT REGISTER MAP FOR dsPIC33EPXXXMU814 DEVICES ONLY (CONTINUED)
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
9
3
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
TABLE 4-38: PERIPHERAL PIN SELECT INPUT REGISTER MAP FOR dsPIC33EPXXXMU810 DEVICES ONLY
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
RPINR0 06A0 INT1R<6:0> 0000
RPINR1 06A2 INT3R<6:0> INT2R<6:0> 0000
RPINR2 06A4 INT4R<6:0> 0000
RPINR3 06A6 T3CKR<6:0> T2CKR<6:0> 0000
RPINR4 06A8 T5CKR<6:0> T4CKR<6:0> 0000
RPINR5 06AA T7CKR<6:0> T6CKR<6:0> 0000
RPINR6 06AC T9CKR<6:0> T8CKR<6:0> 0000
RPINR7 06AE IC2R<6:0> IC1R<6:0> 0000
RPINR8 06B0 IC4R<6:0> IC3R<6:0> 0000
RPINR9 06B2 IC6R<6:0> IC5R<6:0> 0000
RPINR10 06B4 IC8R<6:0> IC7R<6:0> 0000
RPINR11 06B6 OCFBR<6:0> OCFAR<6:0> 0000
RPINR12 06B8 FLT2R<6:0> FLT1R<6:0> 0000
RPINR13 06BA FLT4R<6:0> FLT3R<6:0> 0000
RPINR14 06BC QEB1R<6:0> QEA1R<6:0> 0000
RPINR15 06BE HOME1R<6:0> INDX1R<6:0> 0000
RPINR16 06C0 QEB2R<6:0> QEA2R<6:0> 0000
RPINR17 06C2 HOME2R<6:0> INDX2R<6:0> 0000
RPINR18 06C4 U1CTSR<6:0> U1RXR<6:0> 0000
RPINR19 06C6 U2CTSR<6:0> U2RXR<6:0> 0000
RPINR20 06C8 SCK1R<6:0> SDI1R<6:0> 0000
RPINR21 06CA SS1R<6:0> 0000
RPINR23 06CE SS2R<6:0> 0000
RPINR24 06D0 CSCKR<6:0> CSDIR<6:0> 0000
RPINR25 06D2 COFSINR<6:0> 0000
RPINR26 06D4 C2RXR<6:0> C1RXR<6:0> 0000
RPINR27 06D6 U3CTSR<6:0> U3RXR<6:0> 0000
RPINR28 06D8 U4CTSR<6:0> U4RXR<6:0> 0000
RPINR29 06DA SCK3R<6:0> SDI3R<6:0> 0000
RPINR30 06DC SS3R<6:0> 0000
RPINR31 06DE SCK4R<6:0> SDI4R<6:0> 0000
RPINR32 06E0 SS4R<6:0> 0000
RPINR33 06E2 IC10R<6:0> IC9R<6:0> 0000
RPINR34 06E4 IC12R<6:0> IC11R<6:0> 0000
RPINR35 06E6 IC14R<6:0> IC13R<6:0> 0000
RPINR36 06E8 IC16R<6:0> IC15R<6:0> 0000
RPINR37 06EA SYNCI1R<6:0> OCFCR<6:0> 0000
RPINR38 06EC DTCMP1R<6:0> SYNCI2R<6:0> 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
9
4
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
RPINR39 06EE DTCMP3R<6:0> DTCMP2R<6:0> 0000
RPINR40 06F0 DTCMP5R<6:0> DTCMP4R<6:0> 0000
RPINR41 06F2 DTCMP6R<6:0> 0000
RPINR42 06F4 FLT6R<6:0> FLT5R<6:0> 0000
RPINR43 06F6 FLT7R<6:0> 0000
TABLE 4-38: PERIPHERAL PIN SELECT INPUT REGISTER MAP FOR dsPIC33EPXXXMU810 DEVICES ONLY (CONTINUED)
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
9
5
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
TABLE 4-39: PERIPHERAL PIN SELECT INPUT REGISTER MAP FOR dsPIC33EPXXXMU806 DEVICES ONLY
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
RPINR0 06A0 INT1R<6:0> 0000
RPINR1 06A2 INT3R<6:0> INT2R<6:0> 0000
RPINR2 06A4 INT4R<6:0> 0000
RPINR3 06A6 T3CKR<6:0> T2CKR<6:0> 0000
RPINR4 06A8 T5CKR<6:0> T4CKR<6:0> 0000
RPINR5 06AA T7CKR<6:0> T6CKR<6:0> 0000
RPINR6 06AC T9CKR<6:0> T8CKR<6:0> 0000
RPINR7 06AE IC2R<6:0> IC1R<6:0> 0000
RPINR8 06B0 IC4R<6:0> IC3R<6:0> 0000
RPINR9 06B2 IC6R<6:0> IC5R<6:0> 0000
RPINR10 06B4 IC8R<6:0> IC7R<6:0> 0000
RPINR11 06B6 OCFBR<6:0> OCFAR<6:0> 0000
RPINR12 06B8 FLT2R<6:0> FLT1R<6:0> 0000
RPINR13 06BA FLT4R<6:0> FLT3R<6:0> 0000
RPINR14 06BC QEB1R<6:0> QEA1R<6:0> 0000
RPINR15 06BE HOME1R<6:0> INDX1R<6:0> 0000
RPINR16 06C0 QEB2R<6:0> QEA2R<6:0> 0000
RPINR17 06C2 HOME2R<6:0> INDX2R<6:0> 0000
RPINR18 06C4 U1CTSR<6:0> U1RXR<6:0> 0000
RPINR19 06C6 U2CTSR<6:0> U2RXR<6:0> 0000
RPINR20 06C8 SCK1R<6:0> SDI1R<6:0> 0000
RPINR21 06CA SS1R<6:0> 0000
RPINR23 06CE SS2R<6:0> 0000
RPINR24 06D0 CSCKR<6:0> CSDIR<6:0> 0000
RPINR25 06D2 COFSINR<6:0> 0000
RPINR26 06D4 C2RXR<6:0> C1RXR<6:0> 0000
RPINR27 06D6 U3CTSR<6:0> U3RXR<6:0> 0000
RPINR28 06D8 U4CTSR<6:0> U4RXR<6:0> 0000
RPINR29 06DA SCK3R<6:0> SDI3R<6:0> 0000
RPINR30 06DC SS3R<6:0> 0000
RPINR31 06DE SCK4R<6:0> SDI4R<6:0> 0000
RPINR32 06E0 SS4R<6:0> 0000
RPINR33 06E2 IC10R<6:0> IC9R<6:0> 0000
RPINR34 06E4 IC12R<6:0> IC11R<6:0> 0000
RPINR35 06E6 IC14R<6:0> IC13R<6:0> 0000
RPINR36 06E8 IC16R<6:0> IC15R<6:0> 0000
RPINR37 06EA SYNCI1R<6:0> OCFCR<6:0> 0000
RPINR38 06EC DTCMP1R<6:0> SYNCI2R<6:0> 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
9
6
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
RPINR39 06EE DTCMP3R<6:0> DTCMP2R<6:0>
0000
RPINR40 06F0 DTCMP4R<6:0>
0000
RPINR42 06F4 FLT6R<6:0> FLT5R<6:0>
0000
RPINR43 06F6 FLT7R<6:0>
0000
TABLE 4-39: PERIPHERAL PIN SELECT INPUT REGISTER MAP FOR dsPIC33EPXXXMU806 DEVICES ONLY (CONTINUED)
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
9
7
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
TABLE 4-40: PERIPHERAL PIN SELECT INPUT REGISTER MAP FOR PIC24EPXXXGU810/814 DEVICES ONLY
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
RPINR0 06A0 INT1R<6:0> 0000
RPINR1 06A2 INT3R<6:0> INT2R<6:0> 0000
RPINR2 06A4 INT4R<6:0> 0000
RPINR3 06A6 T3CKR<6:0> T2CKR<6:0> 0000
RPINR4 06A8 T5CKR<6:0> T4CKR<6:0> 0000
RPINR5 06AA T7CKR<6:0> T6CKR<6:0> 0000
RPINR6 06AC T9CKR<6:0> T8CKR<6:0> 0000
RPINR7 06AE IC2R<6:0> IC1R<6:0> 0000
RPINR8 06B0 IC4R<6:0> IC3R<6:0> 0000
RPINR9 06B2 IC6R<6:0> IC5R<6:0> 0000
RPINR10 06B4 IC8R<6:0> IC7R<6:0> 0000
RPINR11 06B6 OCFBR<6:0> OCFAR<6:0> 0000
RPINR18 06C4 U1CTSR<6:0> U1RXR<6:0> 0000
RPINR19 06C6 U2CTSR<6:0> U2RXR<6:0> 0000
RPINR20 06C8 SCK1R<6:0> SDI1R<6:0> 0000
RPINR21 06CA SS1R<6:0> 0000
RPINR23 06CE SS2R<6:0> 0000
RPINR26 06D4 C2RXR<6:0> C1RXR<6:0> 0000
RPINR27 06D6 U3CTSR<6:0> U3RXR<6:0> 0000
RPINR28 06D8 U4CTSR<6:0> U4RXR<6:0> 0000
RPINR29 06DA SCK3R<6:0> SDI3R<6:0> 0000
RPINR30 06DC SS3R<6:0> 0000
RPINR31 06DE SCK4R<6:0> SDI4R<6:0> 0000
RPINR32 06E0 SS4R<6:0> 0000
RPINR33 06E2 IC10R<6:0> IC9R<6:0> 0000
RPINR34 06E4 IC12R<6:0> IC11R<6:0> 0000
RPINR35 06E6 IC14R<6:0> IC13R<6:0> 0000
RPINR36 06E8 IC16R<6:0> IC15R<6:0> 0000
RPINR37 06EA OCFCR<6:0> 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
9
8
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
TABLE 4-41: REFERENCE CLOCK REGISTER MAP
TABLE 4-42: NVM REGISTER MAP
TABLE 4-43: SYSTEM CONTROL REGISTER MAP
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
REFOCON
074E ROON ROSSLP ROSEL RODIV<3:0> 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
NVMCON 0728 WR WREN WRERR NVMSIDL NVMOP<3:0>
0000
NVMADR 072A NVMADR<15:0>
0000
NVMADRU 072C NVMADR<23:16>
0000
NVMKEY 072E NVMKEY<7:0>
0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
RCON 0740 TRAPR IOPUWR VREGSF CM VREGS EXTR SWR SWDTEN WDTO SLEEP IDLE BOR POR Note 1
OSCCON 0742 COSC<2:0> NOSC<2:0> CLKLOCK IOLOCK LOCK CF LPOSCEN OSWEN Note 2
CLKDIV 0744 ROI DOZE<2:0> DOZEN FRCDIV<2:0> PLLPOST<1:0> PLLPRE<4:0>
3040
PLLFBD 0746 PLLDIV<8:0>
0030
OSCTUN 0748 TUN<5:0>
0000
ACLKCON3 0758 ENAPLL APLLCK SELACLK AOSCMD<1:0> ASRCSEL FRCSEL APLLPOST2<2:0> APLLPRE<2:0>
0000
ACLKDIV3 075A APLLDIV<2:0>
0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
Note 1: RCON register reset values dependent on type of reset.
2: OSCCON register reset values dependent on configuration fuses, and by type of reset.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
9
9
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
TABLE 4-44: PMD REGISTER MAP FOR dsPIC33EPXXXMU814 DEVICES ONLY
TABLE 4-45: PMD REGISTER MAP FOR dsPIC33EPXXXMU810 DEVICES ONLY
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
PMD1 0760 T5MD T4MD T3MD T2MD T1MD QEI1MD PWMMD DCIMD I2C1MD U2MD U1MD SPI2MD SPI1MD C2MD C1MD AD1MD
0000
PMD2 0762 IC8MD IC7MD IC6MD IC5MD IC4MD IC3MD IC2MD IC1MD OC8MD OC7MD OC6MD OC5MD OC4MD OC3MD OC2MD OC1MD
0000
PMD3 0764 T9MD T8MD T7MD T6MD CMPMD RTCCMD PMPMD CRCMD QEI2MD U3MD I2C2MD AD2MD
0000
PMD4 0766 U4MD REFOMD USB1MD
0000
PMD5 0768 IC16MD IC15MD IC14MD IC13MD IC12MD IC11MD IC10MD IC9MD OC16MD OC15MD OC14MD OC13MD OC12MD OC11MD OC10MD OC9MD
0000
PMD6 076A PWM7MD PWM6MD PWM5MD PWM4MD PWM3MD PWM2MD PWM1MD SPI4MD SPI3MD
0000
PMD7
076C DMA12MD DMA8MD DMA4MD DMA0MD
0000
DMA13MD DMA9MD DMA5MD DMA1MD
0000
DMA14MD DMA10MD DMA6MD DMA2MD
0000
DMA11MD DMA7MD DMA3MD
0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
PMD1 0760 T5MD T4MD T3MD T2MD T1MD QEI1MD PWMMD DCIMD I2C1MD U2MD U1MD SPI2MD SPI1MD C2MD C1MD AD1MD
0000
PMD2 0762 IC8MD IC7MD IC6MD IC5MD IC4MD IC3MD IC2MD IC1MD OC8MD OC7MD OC6MD OC5MD OC4MD OC3MD OC2MD OC1MD
0000
PMD3 0764 T9MD T8MD T7MD T6MD CMPMD RTCCMD PMPMD CRCMD QEI2MD U3MD I2C2MD AD2MD
0000
PMD4 0766 U4MD REFOMD USB1MD
0000
PMD5 0768 IC16MD IC15MD IC14MD IC13MD IC12MD IC11MD IC10MD IC9MD OC16MD OC15MD OC14MD OC13MD OC12MD OC11MD OC10MD OC9MD
0000
PMD6 076A PWM6MD PWM5MD PWM4MD PWM3MD PWM2MD PWM1MD SPI4MD SPI3MD
0000
PMD7
076C DMA12MD DMA8MD DMA4MD DMA0MD
0000
DMA13MD DMA9MD DMA5MD DMA1MD
0000
DMA14MD DMA10MD DMA6MD DMA2MD
0000
DMA11MD DMA7MD DMA3MD
0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
1
0
0
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
TABLE 4-46: PMD REGISTER MAP FOR dsPIC33EPXXXMU806 DEVICES ONLY
TABLE 4-47: PMD REGISTER MAP FOR PIC24EPXXXGU810/814 DEVICES ONLY
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
PMD1 0760 T5MD T4MD T3MD T2MD T1MD QEI1MD PWMMD DCIMD I2C1MD U2MD U1MD SPI2MD SPI1MD C2MD C1MD AD1MD
0000
PMD2 0762 IC8MD IC7MD IC6MD IC5MD IC4MD IC3MD IC2MD IC1MD OC8MD OC7MD OC6MD OC5MD OC4MD OC3MD OC2MD OC1MD
0000
PMD3 0764 T9MD T8MD T7MD T6MD CMPMD RTCCMD PMPMD CRCMD QEI2MD U3MD I2C2MD AD2MD
0000
PMD4 0766 U4MD REFOMD USB1MD
0000
PMD5 0768 IC16MD IC15MD IC14MD IC13MD IC12MD IC11MD IC10MD IC9MD OC16MD OC15MD OC14MD OC13MD OC12MD OC11MD OC10MD OC9MD
0000
PMD6 076A PWM4MD PWM3MD PWM2MD PWM1MD SPI4MD SPI3MD
0000
PMD7
076C DMA12MD DMA8MD DMA4MD DMA0MD
0000
DMA13MD DMA9MD DMA5MD DMA1MD
0000
DMA14MD DMA10MD DMA6MD DMA2MD
0000
DMA11MD DMA7MD DMA3MD
0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
PMD1 0760 T5MD T4MD T3MD T2MD T1MD DCIMD I2C1MD U2MD U1MD SPI2MD SPI1MD C2MD C1MD AD1MD
0000
PMD2 0762 IC8MD IC7MD IC6MD IC5MD IC4MD IC3MD IC2MD IC1MD OC8MD OC7MD OC6MD OC5MD OC4MD OC3MD OC2MD OC1MD
0000
PMD3 0764 T9MD T8MD T7MD T6MD CMPMD RTCCMD PMPMD CRCMD U3MD I2C2MD AD2MD
0000
PMD4 0766 U4MD REFOMD USB1MD
0000
PMD5 0768 IC16MD IC15MD IC14MD IC13MD IC12MD IC11MD IC10MD IC9MD OC16MD OC15MD OC14MD OC13MD OC12MD OC11MD OC10MD OC9MD
0000
PMD6 076A SPI4MD SPI3MD
0000
PMD7
076C DMA12MD DMA8MD DMA4MD DMA0MD
0000
DMA13MD DMA9MD DMA5MD DMA1MD
0000
DMA14MD DMA10MD DMA6MD DMA2MD
0000
DMA11MD DMA7MD DMA3MD
0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
1
0
1
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
TABLE 4-48: COMPARATOR REGISTER MAP
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
CMSTAT 0A80 CMSIDL C3EVT C2EVT C1EVT C3OUT C2OUT C1OUT 0000
CVRCON 0A82 VREFSEL BGSEL<1:0> CVREN CVROE CVRR CVRSS CVR<3:0> 0000
CM1CON 0A84 CON COE CPOL CEVT COUT EVPOL<1:0> CREF CCH<1:0> 0000
CM1MSKSRC 0A86 SELSRCC<3:0> SELSRCB<3:0> SELSRCA<3:0> 0000
CM1MSKCON 0A88 HLMS OCEN OCNEN OBEN OBNEN OAEN OANEN NAGS PAGS ACEN ACNEN ABEN ABNEN AAEN AANEN 0000
CM1FLTR 0A8A CFSEL<2:0> CFLTREN CFDIV<2:0> 0000
CM2CON 0A8C CON COE CPOL CEVT COUT EVPOL<1:0> CREF CCH<1:0> 0000
CM2MSKSRC 0A8E SELSRCC<3:0> SELSRCB<3:0> SELSRCA<3:0> 0000
CM2MSKCON 0A90 HLMS OCEN OCNEN OBEN OBNEN OAEN OANEN NAGS PAGS ACEN ACNEN ABEN ABNEN AAEN AANEN 0000
CM2FLTR 0A92 CFSEL<2:0> CFLTREN CFDIV<2:0> 0000
CM3CON 0A94 CON COE CPOL CEVT COUT EVPOL<1:0> CREF CCH<1:0> 0000
CM3MSKSRC 0A96 SELSRCC<3:0> SELSRCB<3:0> SELSRCA<3:0> 0000
CM3MSKCON 0A98 HLMS OCEN OCNEN OBEN OBNEN OAEN OANEN NAGS PAGS ACEN ACNEN ABEN ABNEN AAEN AANEN 0000
CM3FLTR 0A9A CFSEL<2:0> CFLTREN CFDIV<2:0> 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
1
0
2
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
TABLE 4-49: DMAC REGISTER MAP
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
DMA0CON 0B00 CHEN SIZE DIR HALF NULLW AMODE<1:0> MODE<1:0> 0000
DMA0REQ 0B02 FORCE IRQSEL<7:0> 00FF
DMA0STAL 0B04 STA<15:0> 0000
DMA0STAH 0B06 STA<23:16> 0000
DMA0STBL 0B08 STB<15:0> 0000
DMA0STBH 0B0A STB<23:16> 0000
DMA0PAD 0B0C PAD<15:0> 0000
DMA0CNT 0B0E
CNT<13:0>
0000
DMA1CON 0B10 CHEN SIZE DIR HALF NULLW AMODE<1:0> MODE<1:0> 0000
DMA1REQ 0B12 FORCE IRQSEL<7:0> 00FF
DMA1STAL 0B14 STA<15:0> 0000
DMA1STAH 0B16 STA<23:16> 0000
DMA1STBL 0B18 STB<15:0> 0000
DMA1STBH 0B1A STB<23:16> 0000
DMA1PAD 0B1C PAD<15:0> 0000
DMA1CNT 0B1E
CNT<13:0>
0000
DMA2CON 0B20 CHEN SIZE DIR HALF NULLW AMODE<1:0> MODE<1:0> 0000
DMA2REQ 0B22 FORCE IRQSEL<7:0> 00FF
DMA2STAL 0B24 STA<15:0> 0000
DMA2STAH 0B26 STA<23:16> 0000
DMA2STBL 0B28 STB<15:0> 0000
DMA2STBH 0B2A STB<23:16> 0000
DMA2PAD 0B2C PAD<15:0> 0000
DMA2CNT 0B2E
CNT<13:0>
0000
DMA2CON 0B30 CHEN SIZE DIR HALF NULLW AMODE<1:0> MODE<1:0> 0000
DMA3REQ 0B32 FORCE IRQSEL<7:0> 00FF
DMA3STAL 0B34 STA<15:0> 0000
DMA3STAH 0B36 STA<23:16> 0000
DMA3STBL 0B38 STB<15:0> 0000
DMA3STBH 0B3A STB<23:16> 0000
DMA3PAD 0B3C PAD<15:0> 0000
DMA3CNT 0B3E
CNT<13:0>
0000
DMA4CON 0B40 CHEN SIZE DIR HALF NULLW AMODE<1:0> MODE<1:0> 0000
DMA4REQ 0B42 FORCE IRQSEL<7:0> 00FF
DMA4STAL 0B44 STA<15:0> 0000
DMA4STAH 0B46 STA<23:16> 0000
DMA4STBL 0B48 STB<15:0> 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
1
0
3
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
DMA4STBH 0B4A STB<23:16> 0000
DMA4PAD 0B4C PAD<15:0> 0000
DMA4CNT 0B4E CNT<13:0> 0000
DMA5CON 0B50 CHEN SIZE DIR HALF NULLW AMODE<1:0> MODE<1:0> 0000
DMA5REQ 0B52 FORCE IRQSEL<7:0> 00FF
DMA5STAL 0B54 STA<15:0> 0000
DMA5STAH 0B56 STA<23:16> 0000
DMA5STBL 0B58 STB<15:0> 0000
DMA5STBH 0B5A STB<23:16> 0000
DMA5PAD 0B5C PAD<15:0> 0000
DMA5CNT 0B5E CNT<13:0> 0000
DMA6CON 0B60 CHEN SIZE DIR HALF NULLW AMODE<1:0> MODE<1:0> 0000
DMA6REQ 0B62 FORCE IRQSEL<7:0> 00FF
DMA6STAL 0B64 STA<15:0> 0000
DMA6STAH 0B66 STA<23:16> 0000
DMA6STBL 0B68 STB<15:0> 0000
DMA6STBH 0B6A STB<23:16> 0000
DMA6PAD 0B6C PAD<15:0> 0000
DMA6CNT 0B6E CNT<13:0> 0000
DMA7CON 0B70 CHEN SIZE DIR HALF NULLW AMODE<1:0> MODE<1:0> 0000
DMA7REQ 0B72 FORCE IRQSEL<7:0> 00FF
DMA7STAL 0B74 STA<15:0> 0000
DMA7STAH 0B76 STA<23:16> 0000
DMA7STBL 0B78 STB<15:0> 0000
DMA7STBH 0B7A STB<23:16> 0000
DMA7PAD 0B7C PAD<15:0> 0000
DMA7CNT 0B7E CNT<13:0> 0000
DMA8CON 0B80 CHEN SIZE DIR HALF NULLW AMODE<1:0> MODE<1:0> 0000
DMA8REQ 0B82 FORCE IRQSEL<7:0> 00FF
DMA8STAL 0B84 STA<15:0> 0000
DMA8STAH 0B86 STA<23:16> 0000
DMA8STBL 0B88 STB<15:0> 0000
DMA8STBH 0B8A STB<23:16> 0000
DMA8PAD 0B8C PAD<15:0> 0000
DMA8CNT 0B8E CNT<13:0> 0000
DMA9CON 0B90 CHEN SIZE DIR HALF NULLW AMODE<1:0> MODE<1:0> 0000
DMA9REQ 0B92 FORCE IRQSEL<7:0> 00FF
DMA9STAL 0B94 STA<15:0> 0000
TABLE 4-49: DMAC REGISTER MAP (CONTINUED)
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
1
0
4
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
DMA9STAH 0B96 STA<23:16> 0000
DMA9STBL 0B98 STB<15:0> 0000
DMA9STBH 0B9A STB<23:16> 0000
DMA9PAD 0B9C PAD<15:0> 0000
DMA9CNT 0B9E CNT<13:0> 0000
DMA10CON 0BA0 CHEN SIZE DIR HALF NULLW AMODE<1:0> MODE<1:0> 0000
DMA10REQ 0BA2 FORCE IRQSEL<7:0> 00FF
DMA10STAL 0BA4 STA<15:0> 0000
DMA10STAH 0BA6 STA<23:16> 0000
DMA10STBL 0BA8 STB<15:0> 0000
DMA10STBH 0BAA STB<23:16> 0000
DMA10PAD 0BAC PAD<15:0> 0000
DMA10CNT 0BAE CNT<13:0> 0000
DMA11CON 0BB0 CHEN SIZE DIR HALF NULLW AMODE<1:0> MODE<1:0> 0000
DM11AREQ 0BB2 FORCE IRQSEL<7:0> 00FF
DMA11STAL 0BB4 STA<15:0> 0000
DMA11STAH 0BB6 STA<23:16> 0000
DMA11STBL 0BB8 STB<15:0> 0000
DMA11STBH 0BBA STB<23:16> 0000
DMA11PAD 0BBC PAD<15:0> 0000
DMA11CNT 0BBE CNT<13:0> 0000
DMA12CON 0BC0 CHEN SIZE DIR HALF NULLW AMODE<1:0> MODE<1:0> 0000
DMA12REQ 0BC2 FORCE IRQSEL<7:0> 00FF
DMA12STAL 0BC4 STA<15:0> 0000
DMA12STAH 0BC6 STA<23:16> 0000
DMA12STBL 0BC8 STB<15:0> 0000
DMA12STBH 0BCA STB<23:16> 0000
DMA12PAD 0BCC PAD<15:0> 0000
DMA12CNT 0BCE CNT<13:0> 0000
DMA13CON 0BD0 CHEN SIZE DIR HALF NULLW AMODE<1:0> MODE<1:0> 0000
DMA13REQ 0BD2 FORCE IRQSEL<7:0> 00FF
DMA13STAL 0BD4 STA<15:0> 0000
DMA13STAH 0BD6 STA<23:16> 0000
DMA13STBL 0BD8 STB<15:0> 0000
DMA13STBH 0BDA STB<23:16> 0000
DMA13PAD 0BDC PAD<15:0> 0000
DMA13CNT 0BDE
CNT<13:0>
0000
DMA14CON 0BE0 CHEN SIZE DIR HALF NULLW AMODE<1:0> MODE<1:0> 0000
TABLE 4-49: DMAC REGISTER MAP (CONTINUED)
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
1
0
5
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
DMA14REQ 0BE2 FORCE IRQSEL<7:0> 00FF
DMA14STAL 0BE4 STA<15:0> 0000
DMA14STAH 0BE6 STA<23:16> 0000
DMA14STBL 0BE8 STB<15:0> 0000
DMA14STBH 0BEA STB<23:16> 0000
DMA14PAD 0BEC PAD<15:0> 0000
DMA14CNT 0BEE
CNT<13:0>
0000
DMAPWC 0BF0 PWCOL14 PWCOL13 PWCOL12 PWCOL11 PWCOL10 PWCOL9 PWCOL8 PWCOL7 PWCOL6 PWCOL5 PWCOL4 PWCOL3 PWCOL2 PWCOL1 PWCOL0 0000
DMARQC 0BF2 RQCOL14 RQCOL13 RQCOL12 RQCOL11 RQCOL10 RQCOL9 RQCOL8 RQCOL7 RQCOL6 RQCOL5 RQCOL4 RQCOL3 RQCOL2 RQCOL1 RQCOL0 0000
DMAPPS 0BF4 PPST14 PPST13 PPST12 PPST11 PPST10 PPST9 PPST8 PPST7 PPST6 PPST5 PPST4 PPST3 PPST2 PPST1 PPST0 0000
DMALCA 0BF6 LSTCH<3:0> 000F
DSADRL 0BF8 DSADR<15:0> 0000
DSADRH 0BFA DSADR<23:16> 0000
TABLE 4-49: DMAC REGISTER MAP (CONTINUED)
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
1
0
6
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
TABLE 4-50: PORTA REGISTER MAP FOR dsPIC33EPXXXMU810/814 AND PIC24EPXXXGU810/814 DEVICES ONLY
TABLE 4-51: PORTB REGISTER MAP
TABLE 4-52: PORTC REGISTER MAP FOR dsPIC33EPXXXMU810/814 AND PIC24EPXXXGU810/814 DEVICES ONLY
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
TRISA 0E00 TRISA15 TRISA14 TRISA10 TRISA9 TRISA7 TRISA6 TRISA5 TRISA4 TRISA3 TRISA2 TRISA1 TRISA0 C6FF
PORTA 0E02 RA15 RA14 RA10 RA9 RA7 RA6 RA5 RA4 RA3 RA2 RA1 RA0 xxxx
LATA 0E04 LATA15 LATA14 LATA10 LATA9 LATA7 LATA6 LATA5 LATA4 LATA3 LATA2 LATA1 LATA0 xxxx
ODCA 0E06 ODCA15 ODCA14 ODCA5 ODCA4 ODCA3 ODCA2 ODCA1 ODCA0 0000
CNENA 0E08 CNIEA15 CNIEA14 CNIEA10 CNIEA9 CNIEA7 CNIEA6 CNIEA5 CNIEA4 CNIEA3 CNIEA2 CNIEA1 CNIEA0 0000
CNPUA 0E0A CNPUA15 CNPUA14 CNPUA10 CNPUA9 CNPUA7 CNPUA6 CNPUA5 CNPUA4 CNPUA3 CNPUA2 CNPUA1 CNPUA0 0000
CNPDA 0E0C CNPDA15 CNPDA14 CNPDA10 CNPDA9 CNPDA7 CNPDA6 CNPDA5 CNPDA4 CNPDA3 CNPDA2 CNPDA1 CNPDA0 0000
ANSELA 0E0E ANSA10 ANSA9 ANSA7 ANSA6 06C0
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
TRISB 0E10 TRISB15 TRISB14 TRISB13 TRISB12 TRISB11 TRISB10 TRISB9 TRISB8 TRISB7 TRISB6 TRISB5 TRISB4 TRISB3 TRISB2 TRISB1 TRISB0 FFFF
PORTB 0E12 RB15 RB14 RB13 RB12 RB11 RB10 RB9 RB8 RB7 RB6 RB5 RB4 RB3 RB2 RB1 RB0 xxxx
LATB 0E14 LATB15 LATB14 LATB13 LATB12 LATB11 LATB10 LATB9 LATB8 LATB7 LATB6 LATB5 LATB4 LATB3 LATB2 LATB1 LATB0 xxxx
ODCB 0E16 0000
CNENB 0E18 CNIEB15 CNIEB14 CNIEB13 CNIEB12 CNIEB11 CNIEB10 CNIEB9 CNIEB8 CNIEB7 CNIEB6 CNIEB5 CNIEB4 CNIEB3 CNIEB2 CNIEB1 CNIEB0 0000
CNPUB 0E1A CNPUB15 CNPUB14 CNPUB13 CNPUB12 CNPUB11 CNPUB10 CNPUB9 CNPUB8 CNPUB7 CNPUB6 CNPUB5 CNPUB4 CNPUB3 CNPUB2 CNPUB1 CNPUB0 0000
CNPDB 0E1C CNPDB15 CNPDB14 CNPDB13 CNPDB12 CNPDB11 CNPDB10 CNPDB9 CNPDB8 CNPDB7 CNPDB6 CNPDB5 CNPDB4 CNPDB3 CNPDB2 CNPDB1 CNPDB0 0000
ANSELB 0E1E ANSB15 ANSB14 ANSB13 ANSB12 ANSB11 ANSB10 ANSB9 ANSB8 ANSB7 ANSB6 ANSB5 ANSB4 ANSB3 ANSB2 ANSB1 ANSB0 FFFF
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
File
Name
Addr, Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
TRISC 0E20 TRISC15 TRISC14 TRISC13 TRISC12 TRISC4 TRISC3 TRISC2 TRISC1 F01E
PORTC 0E22 RC15 RC14 RC13 RC12 RC4 RC3 RC2 RC1 xxxx
LATC 0E24 LATC15 LATC14 LATC13 LATC12 LATC4 LATC3 LATC2 LATC1 xxxx
ODCC 0E26 0000
CNENC 0E28 CNIEC15 CNIEC14 CNIEC13 CNIEC12 CNIEC4 CNIEC3 CNIEC2 CNIEC1 0000
CNPUC 0E2A CNPUC15 CNPUC14 CNPUC13 CNPUC12 CNPUC4 CNPUC3 CNPUC2 CNPUC1 0000
CNPDC 0E2C CNPDC15 CNPDC14 CNPDC13 CNPDC12 CNPDC4 CNPDC3 CNPDC2 CNPDC1 0000
ANSELC 0E2E ANSC14 ANSC13 ANSC4 ANSC3 ANSC2 ANSC1 601E
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
1
0
7
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
TABLE 4-53: PORTC REGISTER MAP FOR dsPIC33EPXXXMU806 DEVICES ONLY
TABLE 4-54: PORTD REGISTER MAP FOR dsPIC33EPXXXMU810/814 AND PIC24EPXXXGU810/814 DEVICES ONLY
TABLE 4-55: PORTD REGISTER MAP FOR dsPIC33EPXXXMU806 DEVICES ONLY
File
Name
Addr, Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
TRISC 0E20 TRISC15 TRISC14 TRISC13 TRISC12 F000
PORTC 0E22 RC15 RC14 RC13 RC12 xxxx
LATC 0E24 LATC15 LATC14 LATC13 LATC12 xxxx
ODCC 0E26 0000
CNENC 0E28 CNIEC15 CNIEC14 CNIEC13 CNIEC12 0000
CNPUC 0E2A CNPUC15 CNPUC14 CNPUC13 CNPUC12 0000
CNPDC 0E2C CNPDC15 CNPDC14 CNPDC13 CNPDC12 0000
ANSELC 0E2E ANSC14 ANSC13 6000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
TRISD 0E30 TRISD15 TRISD14 TRISD13 TRISD12 TRISD11 TRISD10 TRISD9 TRISD8 TRISD7 TRISD6 TRISD5 TRISD4 TRISD3 TRISD2 TRISD1 TRISD0 FFFF
PORTD 0E32 RD15 RD14 RD13 RD12 RD11 RD10 RD9 RD8 RD7 RD6 RD5 RD4 RD3 RD2 RD1 RD0 xxxx
LATD 0E34 LATD15 LATD14 LATD13 LATD12 LATD11 LATD10 LATD9 LATD8 LATD7 LATD6 LATD5 LATD4 LATD3 LATD2 LATD1 LATD0 xxxx
ODCD 0E36 ODCD15 ODCD14 ODCD13 ODCD12 ODCD11 ODCD10 ODCD9 ODCD8 ODCD5 ODCD4 ODCD3 ODCD2 ODCD1 ODCD0 0000
CNEND 0E38 CNIED15 CNIED14 CNIED13 CNIED12 CNIED11 CNIED10 CNIED9 CNIED8 CNIED7 CNIED6 CNIED5 CNIED4 CNIED3 CNIED2 CNIED1 CNIED0 0000
CNPUD 0E3A CNPUD15 CNPUD14 CNPUD13 CNPUD12 CNPUD11 CNPUD10 CNPUD9 CNPUD8 CNPUD7 CNPUD6 CNPUD5 CNPUD4 CNPUD3 CNPUD2 CNPUD1 CNPUD0 0000
CNPDD 0E3C CNPDD15 CNPDD14 CNPDD13 CNPDD12 CNPDD11 CNPDD10 CNPDD9 CNPDD8 CNPDD7 CNPDD6 CNPDD5 CNPDD4 CNPDD3 CNPDD2 CNPDD1 CNPDD0 0000
ANSELD 0E3E ANSD7 ANSD6 00C0
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
TRISD 0E30 TRISD11 TRISD10 TRISD9 TRISD8 TRISD7 TRISD6 TRISD5 TRISD4 TRISD3 TRISD2 TRISD1 TRISD0 0FFF
PORTD 0E32 RD11 RD10 RD9 RD8 RD7 RD6 RD5 RD4 RD3 RD2 RD1 RD0 xxxx
LATD 0E34 LATD11 LATD10 LATD9 LATD8 LATD7 LATD6 LATD5 LATD4 LATD3 LATD2 LATD1 LATD0 xxxx
ODCD 0E36 ODCD11 ODCD10 ODCD9 ODCD8 ODCD5 ODCD4 ODCD3 ODCD2 ODCD1 ODCD0 0000
CNEND 0E38 CNIED11 CNIED10 CNIED9 CNIED8 CNIED7 CNIED6 CNIED5 CNIED4 CNIED3 CNIED2 CNIED1 CNIED0 0000
CNPUD 0E3A CNPUD11 CNPUD10 CNPUD9 CNPUD8 CNPUD7 CNPUD6 CNPUD5 CNPUD4 CNPUD3 CNPUD2 CNPUD1 CNPUD0 0000
CNPDD 0E3C CNPDD11 CNPDD10 CNPDD9 CNPDD8 CNPDD7 CNPDD6 CNPDD5 CNPDD4 CNPDD3 CNPDD2 CNPDD1 CNPDD0 0000
ANSELD 0E3E ANSD7 ANSD6 00C0
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
1
0
8
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
TABLE 4-56: PORTE REGISTER MAP FOR dsPIC33EPXXXMU810/814 AND PIC24EPXXXGU810/814 DEVICES ONLY
TABLE 4-57: PORTE REGISTER MAP FOR dsPIC33EPXXXMU806 DEVICES ONLY
TABLE 4-58: PORTF REGISTER MAP FOR dsPIC33EPXXXMU810/814 AND PIC24EPXXXGU810/814 DEVICES ONLY
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
TRISE 0E40 TRISE9 TRISE8 TRISE7 TRISE6 TRISE5 TRISE4 TRISE3 TRISE2 TRISE1 TRISE0 03FF
PORTE 0E42 RE9 RE8 RE7 RE6 RE5 RE4 RE3 RE2 RE1 RE0 xxxx
LATE 0E44 LATE9 LATE8 LATE7 LATE6 LATE5 LATE4 LATE3 LATE2 LATE1 LATE0 xxxx
ODCE 0E46 0000
CNENE 0E48 CNIEE9 CNIEE8 CNIEE7 CNIEE6 CNIEE5 CNIEE4 CNIEE3 CNIEE2 CNIEE1 CNIEE0 0000
CNPUE 0E4A CNPUE9 CNPUE8 CNPUE7 CNPUE6 CNPUE5 CNPUE4 CNPUE3 CNPUE2 CNPUE1 CNPUE0 0000
CNPDE 0E4C CNPDE9 CNPDE8 CNPDE7 CNPDE6 CNPDE5 CNPDE4 CNPDE3 CNPDE2 CNPDE1 CNPDE0 0000
ANSELE 0E4E ANSE9 ANSE8 ANSE7 ANSE6 ANSE5 ANSE4 ANSE3 ANSE2 ANSE1 ANSE0 03FF
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
TRISE 0E40 TRISE7 TRISE6 TRISE5 TRISE4 TRISE3 TRISE2 TRISE1 TRISE0 00FF
PORTE 0E42 RE7 RE6 RE5 RE4 RE3 RE2 RE1 RE0 xxxx
LATE 0E44 LATE7 LATE6 LATE5 LATE4 LATE3 LATE2 LATE1 LATE0 xxxx
ODCE 0E46 0000
CNENE 0E48 CNIEE7 CNIEE6 CNIEE5 CNIEE4 CNIEE3 CNIEE2 CNIEE1 CNIEE0 0000
CNPUE 0E4A CNPUE7 CNPUE6 CNPUE5 CNPUE4 CNPUE3 CNPUE2 CNPUE1 CNPUE0 0000
CNPDE 0E4C CNPDE7 CNPDE6 CNPDE5 CNPDE4 CNPDE3 CNPDE2 CNPDE1 CNPDE0 0000
ANSELE 0E4E ANSE7 ANSE6 ANSE5 ANSE4 ANSE3 ANSE2 ANSE1 ANSE0 00FF
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
TRISF 0E50 TRISF13 TRISF12 TRISF8 TRISF5 TRISF4 TRISF3 TRISF2 TRISF1 TRISF0 313F
PORTF 0E52 RF13 RF12 RF8 RF5 RF4 RF3 RF2 RF1 RF0 xxxx
LATF 0E54 LATF13 LATF12 LATF8 LATF5 LATF4 LATF3 LATF2 LATF1 LATF0 xxxx
ODCF 0E56 ODCF13 ODCF12 ODCF8 ODCF5 ODCF4 ODCF3 ODCF2 ODCF1 ODCF0 0000
CNENF 0E58 CNIEF13 CNIEF12 CNIEF8 CNIEF5 CNIEF4 CNIEF3 CNIEF2 CNIEF1 CNIEF0 0000
CNPUF 0E5A CNPUF13 CNPUF12 CNPUF8 CNPUF5 CNPUF4 CNPUF3 CNPUF2 CNPUF1 CNPUF0 0000
CNPDF 0E5C CNPDF13 CNPDF12 CNPDF8 CNPDF5 CNPDF4 CNPDF3 CNPDF2 CNPDF1 CNPDF0 0000
ANSELF 0E5E 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
1
0
9
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
TABLE 4-59: PORTF REGISTER MAP FOR dsPIC33EPXXXMU806 DEVICES ONLY
TABLE 4-60: PORTG REGISTER MAP FOR dsPIC33EPXXXMU810/814 AND PIC24EPXXXGU810/814 DEVICES ONLY
TABLE 4-61: PORTG REGISTER MAP FOR dsPIC33EPXXXMU806 DEVICES ONLY
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
TRISF 0E50 TRISF5 TRISF4 TRISF3 TRISF1 TRISF0 003B
PORTF 0E52 RF5 RF4 RF3 RF1 RF0 xxxx
LATF 0E54 LATF5 LATF4 LATF3 LATF1 LATF0 xxxx
ODCF 0E56 ODCF5 ODCF4 ODCF3 ODCF1 ODCF0 0000
CNENF 0E58 CNIEF5 CNIEF4 CNIEF3 CNIEF1 CNIEF0 0000
CNPUF 0E5A CNPUF5 CNPUF4 CNPUF3 CNPUF1 CNPUF0 0000
CNPDF 0E5C CNPDF5 CNPDF4 CNPDF3 CNPDF1 CNPDF0 0000
ANSELF 0E5E 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
TRISG 0E60 TRISG15 TRISG14 TRISG13 TRISG12 TRISG9 TRISG8 TRISG7 TRISG6 TRISG1 TRISG0 F3C3
PORTG 0E62 RG15 RG14 RG13 RG12 RG9 RG8 RG7 RG6 RG3
(1)
RG2
(1)
RG1 RG0 xxxx
LATG 0E64 LATG15 LATG14 LATG13 LATG12 LATG9 LATG8 LATG7 LATG6 LATG1 LATG0 xxxx
ODCG 0E66 ODCG15 ODCG14 ODCG13 ODCG12 ODCG1 ODCG0 0000
CNENG 0E68 CNIEG15 CNIEG14 CNIEG13 CNIEG12 CNIEG9 CNIEG8 CNIEG7 CNIEG6 CNIEG3
(1)
CNIEG2
(1)
CNIEG1 CNIEG0 0000
CNPUG 0E6A CNPUG15 CNPUG14 CNPUG13 CNPUG12 CNPUG9 CNPUG8 CNPUG7 CNPUG6 CNPUG1 CNPUG0 0000
CNPDG 0E6C CNPDG15 CNPDG14 CNPDG13 CNPDG12 CNPDG9 CNPDG8 CNPDG7 CNPDG6 CNPDG1 CNPDG0 0000
ANSELG 0E6E ANSG9 ANSG8 ANSG7 ANSG6 03C0
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
Note 1: If RG2 and RG3 are used as general purpose inputs, the VUSB pin must be connected to VDD.
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
TRISG 0E60 TRISG9 TRISG8 TRISG7 TRISG6 03C0
PORTG 0E62 RG9 RG8 RG7 RG6 RG3
(1)
RG2
(1)
xxxx
LATG 0E64 LATG9 LATG8 LATG7 LATG6 xxxx
ODCG 0E66 0000
CNENG 0E68 CNIEG9 CNIEG8 CNIEG7 CNIEG6 CNIEG3
(1)
CNIEG2
(1)
0000
CNPUG 0E6A CNPUG9 CNPUG8 CNPUG7 CNPUG6 0000
CNPDG 0E6C CNPDG9 CNPDG8 CNPDG7 CNPDG6 0000
ANSELG 0E6E ANSG9 ANSG8 ANSG7 ANSG6 03C0
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
Note 1: If RG2 and RG3 are used as general purpose inputs, the VUSB pin must be connected to VDD.
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
1
1
0
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
TABLE 4-62: PORTH REGISTER MAP FOR dsPIC33EPXXXMU814 AND PIC24EPXXXGU814 DEVICES ONLY
TABLE 4-63: PORTJ REGISTER MAP FOR dsPIC33EPXXXMU814 AND PIC24EPXXXGU814 DEVICES ONLY
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
TRISH 0E70 TRISH15 TRISH14 TRISH13 TRISH12 TRISH11 TRISH10 TRISH9 TRISH8 TRISH7 TRISH6 TRISH5 TRISH4 TRISH3 TRISH2 TRISH1 TRISH0 FFFF
PORTH 0E72 RH15 RH14 RH13 RH12 RH11 RH10 RH9 RH8 RH7 RH6 RH5 RH4 RH3 RH2 RH1 RH0 xxxx
LATH 0E74 LATH15 LATH14 LATH13 LATH12 LATH11 LATH10 LATH9 LATH8 LATH7 LATH6 LATH5 LATH4 LATH3 LATH2 LATH1 LATH0 xxxx
ODCH 0E76 ODCH15 ODCH14 ODCH13 ODCH12 ODCH11 ODCH10 ODCH9 ODCH8 ODCH7 ODCH6 ODCH5 ODCH4 ODCH3 ODCH2 ODCH1 ODCH0 0000
CNENH 0E78 CNIEH15 CNIEH14 CNIEH13 CNIEH12 CNIEH11 CNIEH10 CNIEH9 CNIEH8 CNIEH7 CNIEH6 CNIEH5 CNIEH4 CNIEH3 CNIEH2 CNIEH1 CNIEH0 0000
CNPUH 0E7A CNPUH15 CNPUH14 CNPUH13 CNPUH12 CNPUH11 CNPUH10 CNPUH9 CNPUH8 CNPUH7 CNPUH6 CNPUH5 CNPUH4 CNPUH3 CNPUH2 CNPUH1 CNPUH0 0000
CNPDH 0E7C CNPDH15 CNPDH14 CNPDH13 CNPDH12 CNPDH11 CNPDH10 CNPDH9 CNPDH8 CNPDH7 CNPDH6 CNPDH5 CNPDH4 CNPDH3 CNPDH2 CNPDH1 CNPDH0 0000
ANSELH 0E7E 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
TRISJ 0E80 TRISJ15 TRISJ14 TRISJ13 TRISJ12 TRISJ11 TRISJ10 TRISJ9 TRISJ8 TRISJ7 TRISJ6 TRISJ5 TRISJ4 TRISJ3 TRISJ2 TRISJ1 TRISJ0 FFFF
PORTJ 0E82 RJ15 RJ14 RJ13 RJ12 RJ12 RJ10 RJ9 RJ8 RJ7 RJ6 RJ5 RJ4 RJ3 RJ2 RJ1 RJ0 xxxx
LATJ 0E84 LATJ15 LATJ14 LATJ13 LATJ12 LATJ11 LATJ10 LATJ9 LATJ8 LATJ7 LATJ6 LATJ5 LATJ4 LATJ3 LATJ2 LATJ1 LATJ0 xxxx
ODCJ 0E86 ODCJ15 ODCJ14 ODCJ13 ODCJ12 ODCJ11 ODCJ10 ODCJ9 ODCJ8 ODCJ7 ODCJ6 ODCJ5 ODCJ4 ODCJ3 ODCJ2 ODCJ1 ODCJ0 0000
CNENJ 0E88 CNIEJ15 CNIEJ14 CNIEJ13 CNIEJ12 CNIEJ11 CNIEJ10 CNIEJ9 CNIEJ8 CNIEJ7 CNIEJ6 CNIEJ5 CNIEJ4 CNIEJ3 CNIEJ2 CNIEJ1 CNIEJ0 0000
CNPUJ 0E8A CNPUJ15 CNPUJ14 CNPUJ13 CNPUJ12 CNPUJ11 CNPUJ10 CNPUJ9 CNPUJ8 CNPUJ7 CNPUJ6 CNPUJ5 CNPUJ4 CNPUJ3 CNPUJ2 CNPUJ1 CNPUJ0 0000
CNPDJ 0E8C CNPDJ15 CNPDJ14 CNPDJ13 CNPDJ12 CNPDJ11 CNPDJ10 CNPDJ9 CNPDJ8 CNPDJ7 CNPDJ6 CNPDJ5 CNPDJ4 CNPDJ3 CNPDJ2 CNPDJ1 CNPDJ0 0000
ANSELJ 0E8E 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
P
r
e
l
i
m
i
n
a
r
y
D
S
7
0
6
1
6
E
-
p
a
g
e
1
1
1
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
TABLE 4-64: PORTK REGISTER MAP FOR dsPIC33EPXXXMU814 AND PIC24EPXXXGU814 DEVICES ONLY
TABLE 4-65: PAD CONFIGURATION REGISTER MAP
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
TRISK 0E90 TRISK15 TRISK14 TRISK13 TRISK12 TRISK11 TRISK1 TRISK0 F803
PORTK 0E92 RK15 RK14 RK13 RK12 RK11 RK1 RK0 xxxx
LATK 0E94 LATK15 LATK14 LATK13 LATK12 LATK11 LATK1 LATK0 xxxx
ODCK 0E96 ODCK15 ODCK14 ODCK13 ODCK12 ODCK11 ODCK1 ODCK0 0000
CNENK 0E98 CNIEK15 CNIEK14 CNIEK13 CNIEK12 CNIEK11 CNIEK1 CNIEK0 0000
CNPUK 0E9A CNPUK15 CNPUK14 CNPUK13 CNPUK12 CNPUK11 CNPUK1 CNPUK0 0000
CNPDK 0E9C CNPDK15 CNPDK14 CNPDK13 CNPDK12 CNPDK11 CNPDK1 CNPDK0 0000
ANSELK 0E9E 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
File Name Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
PADCFG1 0EFE RTSECSEL PMPTTL 0000
Legend: x = unknown value on Reset, = unimplemented, read as 0. Reset values are shown in hexadecimal.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 112 Preliminary 2009-2011 Microchip Technology Inc.
4.2.7 PAGED MEMORY SCHEME
The dsPIC33EPXXXMU806/810/814 and
PIC24EPXXXGU810/814 architecture extends the
available data space through a paging scheme, which
allows the available data space to be accessed using
MOV instructions in a linear fashion for pre- and post-
modified effective addresses (EA). The upper half of
base data space address is used in conjunction with
the data space page registers, the 10-bit read page
register (DSRPAG) or the 9-bit write page register
(DSWPAG), to form an extended data space (EDS)
address or Program Space Visibility (PSV) address.
The data space page registers are located in the SFR
space.
Construction of the EDS address is shown in Figure 4-1.
When DSRPAG<9> = 0 and base address bit
EA<15> = 1, DSRPAG<8:0> is concatenated onto
EA<14:0> to form the 24-bit EDS read address. Similarly
when base address bit EA<15>=1, DSWPAG<8:0> is
concatenated onto EA<14:0> to form the 24-bit EDS
write address.
EXAMPLE 4-1: EXTENDED DATA SPACE (EDS) READ ADDRESS GENERATION
1
DSRPAG<8:0>
9 bits
EA
15 bits
Select
Byte
24-bit EDS EA
Select
EA
(DSRPAG = don't care)
No EDS access
Select
16-bit DS EA
Byte
EA<15> = 0
DSRPAG
0
EA<15>
Note: DS read access when DSRPAG = 0x000 will force an Address Error trap.
= 1?
DSRPAG<9>
Y
N
Generate
PSV address
0
DSRPAG<9>
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 113
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
EXAMPLE 4-2: EXTENDED DATA SPACE (EDS) WRITE ADDRESS GENERATION
The paged memory scheme provides access to
multiple 32-Kbyte windows in the EDS and PSV
memory. The data space page registers DSxPAG, in
combination with the upper half of data space address
can provide up to 16 Mbytes of additional address
space in the EDS and 12 Mbytes (DSRPAG only) of
PSV address space. The paged data memory space is
shown in Example 4-3.
The program space (PS) can be accessed with
DSRPAG of 0x200 or greater. Only reads from PS are
supported using the DSRPAG. Writes to PS are not
supported, so DSWPAG is dedicated to DS, including
EDS, only. The data space and EDS can be read from
and written to using DSRPAG and DSWPAG,
respectively.
1
DSWPAG<8:0>
9 bits
EA
15 bits
Byte
24-bit EDS EA
Select
EA
(DSWPAG = dont care)
No EDS access
Select
16-bit DS EA
Byte
EA<15> = 0
EA<15>
Note: DS read access when DSRPAG = 0x000 will force an Address Error trap.
Generate
PSV address
0
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
1
1
4
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
EXAMPLE 4-3: PAGED DATA MEMORY SPACE
0x0000
Program Memory
0x0000
0x7FFF
0x7FFF
EDS Page 0x001
0x0000
SFR Registers
0x0FFF
0x1000
Up to 28 KByte
0x7FFF
Local Data Space EDS
(DSRPAG<9:0>/DSWPAG<8:0>)
Reserved
(Will produce an
address error trap)
32 KByte
EDS Window
0xFFFF
0x8000
Page 0
Program Space
0x00_0000
0x7F_FFFF
(lsw - <15:0>)
0x0000
(DSRPAG = 0x001)
(DSWPAG = 0x001)
EDS Page 0x1FF
(DSRPAG = 0x1FF)
(DSWPAG = 0x1FF)
EDS Page 0x200
(DSRPAG = 0x200)
PSV
Program
Memory
EDS Page 0x2FF
(DSRPAG = 0x2FF)
EDS Page 0x300
(DSRPAG = 0x300)
EDS Page 0x3FF
(DSRPAG = 0x3FF)
0x7FFF
0x0000
0x7FFF
0x0000
0x7FFF
0x0000
0x7FFF
0x0000
0x7FFF
DS_Addr<14:0>
DS_Addr<15:0>
(lsw)
PSV
Program
Memory
(MSB)
Table Address Space
(TBLPAG<7:0>)
Program Memory
0x00_0000
0x7F_FFFF
(MSB - <23:16>)
0x0000
(TBLPAG = 0x00)
0xFFFF
DS_Addr<15:0>
lsw using
TBLRDL/TBLWTL
MSB using
TBLRDH/TBLWTH
0x0000
(TBLPAG = 0x7F)
0xFFFF
lsw using
TBLRDL/TBLWTL
MSB using
TBLRDH/TBLWTH
(Instruction and Data)
No writes allowed
No writes allowed
No writes allowed
No writes allowed
RAM
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 115
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
Allocating different page registers for read and write
access allows the architecture to support data
movement between different pages in data memory.
This is accomplished by setting the DSRPAG register
value to the page from which you want to read, and
configuring the DSWPAG register to the page to which
it needs to be written. Data can also be moved from
different PSV to EDS pages, by configuring the
DSRPAG and DSWPAG registers to address PSV and
EDS space, respectively. The data can be moved
between pages by a single instruction.
When an EDS or PSV page overflow or underflow
occurs, EA<15> is cleared as a result of the register
indirect EA calculation. An overflow or underflow of the
EA in the EDS or PSV pages can occur at the page
boundaries when:
The initial address, prior to modification,
addresses an EDS or PSV page.
The EA calculation uses pre- or post-modified
register indirect addressing. However, this does
not include register offset addressing.
In general, when an overflow is detected, the DSxPAG
register is incremented, and the EA<15> bit is set to
keep the base address within the EDS or PSV window.
When an underflow is detected, the DSxPAG register is
decremented, and the EA<15> bit is set to keep the
base address within the EDS or PSV window. This
creates a linear EDS and PSV address space, but only
when using Register Indirect Addressing modes.
Exceptions to the operation described above arise
when entering and exiting the boundaries of page 0,
EDS, and PSV spaces. Table 4-66 lists the effects of
overflow and underflow scenarios at different
boundaries.
In the following cases, when overflow or underflow
occurs, the EA<15> bit is set and the DSxPAG is not
modified; therefore, the EA will wrap to the beginning of
the current page:
Register indirect with register offset addressing
Modulo Addressing
Bit-reversed addressing
TABLE 4-66: OVERFLOW AND UNDERFLOW SCENARIOS AT PAGE 0, EDS, and PSV SPACE
BOUNDARIES
O/U,
R/W
Operation
Before After
DSxPAG
DS
EA<15>
Page
Description
DSxPAG
DS
EA<15>
Page
Description
O,
Read
[++Wn]
or
[Wn++]
DSRPAG = 0x1FF 1 EDS: Last page DSRPAG = 0x1FF 0 See Note 1
O,
Read
DSRPAG = 0x2FF 1 PSV: Last lsw
page
DSRPAG = 0x300 1 PSV: First MSB
page
O,
Read
DSRPAG = 0x3FF 1 PSV: Last MSB
page
DSRPAG = 0x3FF 0 See Note 1
O,
Write
DSWPAG = 0x1FF 1 EDS: Last page DSWPAG = 0x1FF 0 See Note 1
U,
Read
[--Wn]
or
[Wn--]
DSRPAG = 0x001 1 EDS page DSRPAG = 0x001 0 See Note 1
U,
Read
DSRPAG = 0x200 1 PSV: First lsw
page
DSRPAG = 0x200 0 See Note 1
U,
Read
DSRPAG = 0x300 1 PSV: First MSB
page
DSRPAG = 0x2FF 1 PSV: Last lsw
page
Legend: O = Overflow, U = Underflow, R = Read, W = Write
Note 1: The register indirect address now addresses a location in the base data space (0x0000-0x8000).
2: An EDS access with DSxPAG = 0x000 will generate an address error trap.
3: Only reads from PS are supported using DSRPAG. An attempt to write to PS using DSWPAG will generate
an address error trap.
4: Pseudo-linear addressing is not supported for large offsets.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 116 Preliminary 2009-2011 Microchip Technology Inc.
4.2.8 EXTENDED X DATA SPACE
The lower half of the base address space range
between 0x0000 and 0x7FFF is always accessible
regardless of the contents of the data space page
registers. It is indirectly addressable through the
register indirect instructions. It can be regarded as
being located in the default EDS page 0 (i.e., EDS
address range of 0x000000 to 0x007FFF with the base
address bit EA<15> = 0 for this address range).
However, page 0 cannot be accessed through upper
32 Kbytes, 0x8000 to 0xFFFF, of base data space in
combination with DSRPAG = 0x00 or DSWPAG =
0x00. Consequently, DSRPAG and DSWPAG are
initialized to 0x001 at Reset.
The remaining pages including both EDS and PSV
pages are only accessible using the DSRPAG or
DSWPAG registers in combination with the upper
32 Kbytes, 0x8000 to 0xFFFF, of the base address,
where base address bit EA<15> = 1.
For example, when DSRPAG = 0x01 or
DSWPAG = 0x01, accesses to the upper 32 Kbytes,
0x8000 to 0xFFFF, of the data space will map to the
EDS address range of 0x008000 to 0x00FFFF.
When DSRPAG = 0x02 or DSWPAG = 0x02,
accesses to the upper 32 Kbytes of the data space
will map to the EDS address range of 0x010000 to
0x017FFF and so on, as shown in the EDS memory
map in Figure 4-7.
For more information of the PSV page access using
data space page registers refer to 4.5 Program
Space Visibility from Data Space in Section 4.
Program Memory (DS70613) of the dsPIC33E/
PIC24E Family Reference Manual.
FIGURE 4-7: EDS MEMORY MAP
Note 1: DSxPAG should not be used to access
page 0. An EDS access with DSxPAG set
to 0x000 will generate an Address Error
trap.
2: Clearing DSxPAG in software has no
effect.
0x008000
0x010000
0x018000
PAGE 3
PAGE 2
PAGE 1FD
0xFE8000
0xFF0000
0xFF8000
PAGE 1FF
PAGE 1FE
SFR/DS
0x0000
0xFFFF
EDS EA Address (24-bits)
DS
Conventional
EA<15:0>
0x8000
(PAGE 0)
(DSRPAG<8:0>, EA<14:0>)
(DSWPAG<8:0>, EA<14:0>)
PAGE 1
DSRPAG<9> = 0
DS Address
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 117
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
4.2.9 EDS ARBITRATION AND BUS
MASTER PRIORITY
EDS accesses from bus masters in the system are
arbitrated.
The arbiter for data memory (including EDS) arbitrates
between the CPU, the DMA, the USB module, and the
ICD module. In the event of coincidental access to a
bus by the bus masters, the arbiter determines which
bus master access has the highest priority. The other
bus masters are suspended and processed after the
access of the bus by the bus master with the highest
priority.
By default, the CPU is bus master 0 (M0) with the
highest priority, and the ICD is bus master 4 (M4) with
the lowest priority. The remaining bus masters (USB
and DMA Controllers) are allocated to M2 and M3,
respectively (M1 is reserved and cannot be used). The
user application may raise or lower the priority of the
masters to be above that of the CPU by setting the
appropriate bits in the EDS Bus Master Priority Control
(MSTRPR) register. All bus masters with raised
priorities will maintain the same priority relationship
relative to each other (i.e., M1 being highest and M3
being lowest with M2 in between). Also, all the bus
masters with priorities below that of the CPU maintain
the same priority relationship relative to each other.
The priority schemes for bus masters with different
MSTRPR values are tabulated in Table 4-67.
This bus master priority control allows the user
application to manipulate the real-time response of the
system, either statically during initialization, or
dynamically in response to real-time events.
TABLE 4-67: EDS BUS ARBITER PRIORITY
Note 1: All other values of MSTRPR<15:0> are Reserved.
FIGURE 4-8: ARBITER ARCHITECTURE
Priority
MSTRPR<15:0> Bit Setting
(1)
0x0000 0x0008 0x0020 0x0028
M0 (highest) CPU USB DMA USB
M1 Reserved CPU CPU DMA
M2 USB Reserved Reserved CPU
M3 DMA DMA USB Reserved
M4 (lowest) ICD ICD ICD ICD
DPSRAM
ICD USB
EDS Arbiter
M0 M1 M2 M3 M4
Reserved
MSTRPR<15:0>
DMA
CPU
SRAM
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 118 Preliminary 2009-2011 Microchip Technology Inc.
4.2.10 SOFTWARE STACK
The W15 register serves as a dedicated software Stack
Pointer (SP) and is automatically modified by exception
processing, subroutine calls and returns; however,
W15 can be referenced by any instruction in the same
manner as all other W registers. This simplifies
reading, writing and manipulating of the Stack Pointer
(for example, creating stack frames).
W15 is initialized to 0x1000 during all Resets. This
address ensures that the SP points to valid RAM in all
dsPIC33EPXXXMU806/810/814 and
PIC24EPXXXGU810/814 devices and permits stack
availability for non-maskable trap exceptions. These
can occur before the SP is initialized by the user
software. You can reprogram the SP during
initialization to any location within data space.
The Stack Pointer always points to the first available
free word and fills the software stack working from
lower toward higher addresses. Figure 4-9 illustrates
how it pre-decrements for a stack pop (read) and post-
increments for a stack push (writes).
When the PC is pushed onto the stack, PC<15:0> is
pushed onto the first available stack word, then
PC<22:16> is pushed into the second available stack
location. For a PC push during any CALL instruction,
the MSB of the PC is zero-extended before the push,
as shown in Figure 4-9. During exception processing,
the MSB of the PC is concatenated with the lower 8 bits
of the CPU STATUS register, SR. This allows the
contents of SRL to be preserved automatically during
interrupt processing.
FIGURE 4-9: CALL STACK FRAME
4.3 Instruction Addressing Modes
The addressing modes shown in Table 4-68 form the
basis of the addressing modes optimized to support the
specific features of individual instructions. The
addressing modes provided in the MAC class of
instructions differ from those in the other instruction
types.
4.3.1 FILE REGISTER INSTRUCTIONS
Most file register instructions use a 13-bit address field
(f) to directly address data present in the first 8192
bytes of data memory (near data space). Most file
register instructions employ a working register, W0,
which is denoted as WREG in these instructions. The
destination is typically either the same file register or
WREG (with the exception of the MUL instruction),
which writes the result to a register or register pair. The
MOV instruction allows additional flexibility and can
access the entire data space.
4.3.2 MCU INSTRUCTIONS
The three-operand MCU instructions are of the form:
Operand 3 = Operand 1 <function> Operand 2
where Operand 1 is always a working register (that is,
the addressing mode can only be Register Direct),
which is referred to as Wb. Operand 2 can be a W reg-
ister, fetched from data memory, or a 5-bit literal. The
result location can be either a W register or a data
memory location. The following addressing modes are
supported by MCU instructions:
Register Direct
Register Indirect
Register Indirect Post-Modified
Register Indirect Pre-Modified
5-bit or 10-bit Literal
Note: To protect against misaligned stack
accesses, W15<0> is fixed to 0 by the
hardware.
Note 1: To main system Stack Pointer (W15)
coherency, W15 is never subject to
(EDS) paging, and is therefore
restricted to the address range of
0x0000 to 0xFFFF. The same applies to
W14 when used as a Stack Frame
Pointer (SFA = 1).
2: As the stack can be placed in and
across X, Y, and DMA RAM spaces,
care must be exercised regarding its
use, particularly with regard to local
automatic variables in a C development
environment.
Note: Not all instructions support all the
addressing modes given above. Individ-
ual instructions can support different
subsets of these addressing modes.
<Free Word>
PC<15:1>
b000000000
0 15
W15 (before CALL)
W15 (after CALL)
S
t
a
c
k
G
r
o
w
s
T
o
w
a
r
d
H
i
g
h
e
r
A
d
d
r
e
s
s
0x0000
PC<22:16>
CALL SUBR
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 119
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
TABLE 4-68: FUNDAMENTAL ADDRESSING MODES SUPPORTED
4.3.3 MOVE AND ACCUMULATOR
INSTRUCTIONS
Move instructions (dsPIC33EPXXXMU806/810/814
and PIC24EPXXXGU810/814) and the DSP accumula-
tor class of instructions (dsPIC33EPXXXMU806/810/
814 only) provide a greater degree of addressing flexi-
bility than other instructions. In addition to the address-
ing modes supported by most MCU instructions, move
and accumulator instructions also support Register
Indirect with Register Offset Addressing mode, also
referred to as Register Indexed mode.
In summary, the following addressing modes are
supported by move and accumulator instructions:
Register Direct
Register Indirect
Register Indirect Post-modified
Register Indirect Pre-modified
Register Indirect with Register Offset (Indexed)
Register Indirect with Literal Offset
8-bit Literal
16-bit Literal
4.3.4 MAC INSTRUCTIONS
(dsPIC33EPXXXMU806/810/814
DEVICES ONLY)
The dual source operand DSP instructions (CLR, ED,
EDAC, MAC, MPY, MPY.N, MOVSAC and MSC), also referred
to as MAC instructions, use a simplified set of addressing
modes to allow the user application to effectively
manipulate the data pointers through register indirect
tables.
The two-source operand prefetch registers must be
members of the set {W8, W9, W10, W11}. For data
reads, W8 and W9 are always directed to the X RAGU,
and W10 and W11 are always directed to the Y AGU.
The effective addresses generated (before and after
modification) must, therefore, be valid addresses within
X data space for W8 and W9 and Y data space for W10
and W11.
In summary, the following addressing modes are
supported by the MAC class of instructions:
Register Indirect
Register Indirect Post-Modified by 2
Register Indirect Post-Modified by 4
Register Indirect Post-Modified by 6
Register Indirect with Register Offset (Indexed)
4.3.5 OTHER INSTRUCTIONS
Besides the addressing modes outlined previously, some
instructions use literal constants of various sizes. For
example, BRA (branch) instructions use 16-bit signed
literals to specify the branch destination directly, whereas
the DISI instruction uses a 14-bit unsigned literal field. In
some instructions, such as ULNK, the source of an
operand or result is implied by the opcode itself. Certain
operations, such as NOP, do not have any operands.
Addressing Mode Description
File Register Direct The address of the file register is specified explicitly.
Register Direct The contents of a register are accessed directly.
Register Indirect The contents of Wn forms the Effective Address (EA).
Register Indirect Post-Modified The contents of Wn forms the EA. Wn is post-modified (incremented
or decremented) by a constant value.
Register Indirect Pre-Modified Wn is pre-modified (incremented or decremented) by a signed constant value
to form the EA.
Register Indirect with Register Offset
(Register Indexed)
The sum of Wn and Wb forms the EA.
Register Indirect with Literal Offset The sum of Wn and a literal forms the EA.
Note: For the MOV instructions, the addressing
mode specified in the instruction can differ
for the source and destination EA.
However, the 4-bit Wb (Register Offset)
field is shared by both source and
destination (but typically only used by
one).
Note: Not all instructions support all the
addressing modes given above. Individual
instructions may support different subsets
of these addressing modes.
Note: Register Indirect with Register Offset
Addressing mode is available only for W9
(in X space) and W11 (in Y space).
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 120 Preliminary 2009-2011 Microchip Technology Inc.
4.4 Modulo Addressing
(dsPIC33EPXXXMU806/810/814
Devices Only)
Modulo Addressing mode is a method of providing an
automated means to support circular data buffers using
hardware. The objective is to remove the need for
software to perform data address boundary checks
when executing tightly looped code, as is typical in
many DSP algorithms.
Modulo Addressing can operate in either data or program
space (since the data pointer mechanism is essentially
the same for both). One circular buffer can be supported
in each of the X (which also provides the pointers into
program space) and Y data spaces. Modulo Addressing
can operate on any W register pointer. However, it is not
advisable to use W14 or W15 for Modulo Addressing
since these two registers are used as the Stack Frame
Pointer and Stack Pointer, respectively.
In general, any particular circular buffer can be config-
ured to operate in only one direction as there are
certain restrictions on the buffer start address (for incre-
menting buffers), or end address (for decrementing
buffers), based upon the direction of the buffer.
The only exception to the usage restrictions is for
buffers that have a power-of-two length. As these
buffers satisfy the start and end address criteria, they
can operate in a bidirectional mode (that is, address
boundary checks are performed on both the lower and
upper address boundaries).
4.4.1 START AND END ADDRESS
The Modulo Addressing scheme requires that a
starting and ending address be specified and loaded
into the 16-bit Modulo Buffer Address registers:
XMODSRT, XMODEND, YMODSRT and YMODEND
(see Table 4-1).
The length of a circular buffer is not directly specified. It
is determined by the difference between the
corresponding start and end addresses. The maximum
possible length of the circular buffer is 32K words
(64 Kbytes).
4.4.2 W ADDRESS REGISTER
SELECTION
The Modulo and Bit-Reversed Addressing Control
register, MODCON<15:0>, contains enable flags as well
as a W register field to specify the W Address registers.
The XWM and YWM fields select the registers that
operate with Modulo Addressing:
If XWM = 15, X RAGU and X WAGU Modulo
Addressing is disabled.
If YWM = 15, Y AGU Modulo Addressing is
disabled.
The X Address Space Pointer W register (XWM), to
which Modulo Addressing is to be applied, is stored in
MODCON<3:0> (see Table 4-1). Modulo Addressing is
enabled for X data space when XWM is set to any value
other than 15 and the XMODEN bit is set at
MODCON<15>.
The Y Address Space Pointer W register (YWM) to
which Modulo Addressing is to be applied is stored in
MODCON<7:4>. Modulo Addressing is enabled for Y
data space when YWM is set to any value other than
15 and the YMODEN bit is set at MODCON<14>.
FIGURE 4-10: MODULO ADDRESSING OPERATION EXAMPLE
Note: Y space Modulo Addressing EA calcula-
tions assume word-sized data (LSb of
every EA is always clear).
0x1100
0x1163
Start Addr = 0x1100
End Addr = 0x1163
Length = 0x0032 words
Byte
Address
MOV #0x1100, W0
MOV W0, XMODSRT ;set modulo start address
MOV #0x1163, W0
MOV W0, MODEND ;set modulo end address
MOV #0x8001, W0
MOV W0, MODCON ;enable W1, X AGU for modulo
MOV #0x0000, W0 ;W0 holds buffer fill value
MOV #0x1110, W1 ;point W1 to buffer
DO AGAIN, #0x31 ;fill the 50 buffer locations
MOV W0, [W1++] ;fill the next location
AGAIN: INC W0, W0 ;increment the fill value
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 121
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
4.4.3 MODULO ADDRESSING
APPLICABILITY
Modulo Addressing can be applied to the Effective
Address (EA) calculation associated with any W
register. Address boundaries check for addresses
equal to:
The upper boundary addresses for incrementing
buffers
The lower boundary addresses for decrementing
buffers
It is important to realize that the address boundaries
check for addresses less than or greater than the upper
(for incrementing buffers) and lower (for decrementing
buffers) boundary addresses (not just equal to).
Address changes can, therefore, jump beyond
boundaries and still be adjusted correctly.
4.5 Bit-Reversed Addressing
(dsPIC33EPXXXMU806/810/814
Devices Only)
Bit-Reversed Addressing mode is intended to simplify
data reordering for radix-2 FFT algorithms. It is
supported by the X AGU for data writes only.
The modifier, which can be a constant value or register
contents, is regarded as having its bit order reversed.
The address source and destination are kept in normal
order. Thus, the only operand requiring reversal is the
modifier.
4.5.1 BIT-REVERSED ADDRESSING
IMPLEMENTATION
Bit-Reversed Addressing mode is enabled in any of
these situations:
BWM bits (W register selection) in the MODCON
register are any value other than 15 (the stack
cannot be accessed using Bit-Reversed
Addressing)
The BREN bit is set in the XBREV register
The addressing mode used is Register Indirect
with Pre-Increment or Post-Increment
If the length of a bit-reversed buffer is M = 2
N
bytes,
the last N bits of the data buffer start address must
be zeros.
XB<14:0> is the Bit-Reversed Address modifier, or
pivot point, which is typically a constant. In the case of
an FFT computation, its value is equal to half of the FFT
data buffer size.
When enabled, Bit-Reversed Addressing is executed
only for Register Indirect with Pre-Increment or Post-
Increment Addressing and word-sized data writes. It
does not function for any other addressing mode or for
byte-sized data, and normal addresses are generated
instead. When Bit-Reversed Addressing is active, the
W Address Pointer is always added to the address
modifier (XB), and the offset associated with the
Register Indirect Addressing mode is ignored. In
addition, as word-sized data is a requirement, the LSb
of the EA is ignored (and always clear).
If Bit-Reversed Addressing has already been enabled
by setting the BREN (XBREV<15>) bit, a write to the
XBREV register should not be immediately followed by
an indirect read operation using the W register that has
been designated as the bit-reversed pointer.
Note: The modulo corrected effective address is
written back to the register only when Pre-
Modify or Post-Modify Addressing mode is
used to compute the effective address.
When an address offset (such as [W7 +
W2]) is used, Modulo Address correction
is performed but the contents of the
register remain unchanged.
Note: All bit-reversed EA calculations assume
word-sized data (LSb of every EA is
always clear). The XB value is scaled
accordingly to generate compatible (byte)
addresses.
Note: Modulo Addressing and Bit-Reversed
Addressing should not be enabled
together. If an application attempts to do
so, Bit-Reversed Addressing assumes
priority when active for the X WAGU and X
WAGU, Modulo Addressing is disabled.
However, Modulo Addressing continues to
function in the X RAGU.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 122 Preliminary 2009-2011 Microchip Technology Inc.
FIGURE 4-11: BIT-REVERSED ADDRESS EXAMPLE
TABLE 4-69: BIT-REVERSED ADDRESS SEQUENCE (16-ENTRY)
Normal Address Bit-Reversed Address
A3 A2 A1 A0 Decimal A3 A2 A1 A0 Decimal
0 0 0 0 0 0 0 0 0 0
0 0 0 1 1 1 0 0 0 8
0 0 1 0 2 0 1 0 0 4
0 0 1 1 3 1 1 0 0 12
0 1 0 0 4 0 0 1 0 2
0 1 0 1 5 1 0 1 0 10
0 1 1 0 6 0 1 1 0 6
0 1 1 1 7 1 1 1 0 14
1 0 0 0 8 0 0 0 1 1
1 0 0 1 9 1 0 0 1 9
1 0 1 0 10 0 1 0 1 5
1 0 1 1 11 1 1 0 1 13
1 1 0 0 12 0 0 1 1 3
1 1 0 1 13 1 0 1 1 11
1 1 1 0 14 0 1 1 1 7
1 1 1 1 15 1 1 1 1 15
b3 b2 b1 0
b2 b3 b4 0
Bit Locations Swapped Left-to-Right
Around Center of Binary Value
Bit-Reversed Address
XB = 0x0008 for a 16-Word Bit-Reversed Buffer
b7 b6 b5 b1
b7 b6 b5 b4 b11 b10 b9 b8
b11 b10 b9 b8
b15 b14 b13 b12
b15 b14 b13 b12
Sequential Address
Pivot Point
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 123
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
4.6 Interfacing Program and Data
Memory Spaces
The dsPIC33EPXXXMU806/810/814 and
PIC24EPXXXGU810/814 architecture uses a 24-bit-
wide program space and a 16-bit-wide data space. The
architecture is also a modified Harvard scheme, mean-
ing that data can also be present in the program space.
To use this data successfully, it must be accessed in a
way that preserves the alignment of information in both
spaces.
Aside from normal execution, the
dsPIC33EPXXXMU806/810/814 and
PIC24EPXXXGU810/814 architecture provides two
methods by which program space can be accessed
during operation:
Using table instructions to access individual bytes
or words anywhere in the program space
Remapping a portion of the program space into
the data space (Program Space Visibility)
Table instructions allow an application to read or write
to small areas of the program memory. This capability
makes the method ideal for accessing data tables that
need to be updated periodically. It also allows access
to all bytes of the program word. The remapping
method allows an application to access a large block of
data on a read-only basis, which is ideal for look-ups
from a large table of static data. The application can
only access the least significant word of the program
word.
TABLE 4-70: PROGRAM SPACE ADDRESS CONSTRUCTION
FIGURE 4-12: DATA ACCESS FROM PROGRAM SPACE ADDRESS GENERATION
Access Type
Access
Space
Program Space Address
<23> <22:16> <15> <14:1> <0>
Instruction Access
(Code Execution)
User 0 PC<22:1> 0
0xx xxxx xxxx xxxx xxxx xxx0
TBLRD/TBLWT
(Byte/Word Read/Write)
User TBLPAG<7:0> Data EA<15:0>
0xxx xxxx xxxx xxxx xxxx xxxx
Configuration TBLPAG<7:0> Data EA<15:0>
1xxx xxxx xxxx xxxx xxxx xxxx
0 Program Counter
23 bits
Program Counter
(1)
TBLPAG
8 bits
EA
16 bits
Byte Select
0
1/0
User/Configuration Space Select
Table Operations
(2)
24 bits
1/0
Note 1: The Least Significant bit (LSb) of program space addresses is always fixed as 0 to maintain word
alignment of data in the program and data spaces.
2: Table operations are not required to be word aligned. Table read operations are permitted in the
configuration memory space.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 124 Preliminary 2009-2011 Microchip Technology Inc.
4.6.1 DATA ACCESS FROM PROGRAM
MEMORY USING TABLE
INSTRUCTIONS
The TBLRDL and TBLWTL instructions offer a direct
method of reading or writing the lower word of any
address within the program space without going
through data space. The TBLRDH and TBLWTH
instructions are the only method to read or write the
upper 8 bits of a program space word as data.
The PC is incremented by two for each successive
24-bit program word. This allows program memory
addresses to directly map to data space addresses.
Program memory can thus be regarded as two 16-bit-
wide word address spaces, residing side by side, each
with the same address range. TBLRDL and TBLWTL
access the space that contains the least significant
data word. TBLRDH and TBLWTH access the space that
contains the upper data byte.
Two table instructions are provided to move byte or
word-sized (16-bit) data to and from program space.
Both function as either byte or word operations.
TBLRDL (Table Read Low):
- In Word mode, this instruction maps the
lower word of the program space
location (P<15:0>) to a data address
(D<15:0>).
- In Byte mode, either the upper or lower byte
of the lower program word is mapped to the
lower byte of a data address. The upper byte
is selected when Byte Select is 1; the lower
byte is selected when it is 0.
TBLRDH (Table Read High):
- In Word mode, this instruction maps the entire
upper word of a program address (P<23:16>)
to a data address. The phantom byte
(D<15:8>), is always 0.
- In Byte mode, this instruction maps the upper
or lower byte of the program word to D<7:0>
of the data address, in the TBLRDL instruc-
tion. The data is always 0 when the upper
phantom byte is selected (Byte Select = 1).
In a similar fashion, two table instructions, TBLWTH
and TBLWTL, are used to write individual bytes or
words to a program space address. The details of
their operation are explained in Section 5.0 Flash
Program Memory.
For all table operations, the area of program memory
space to be accessed is determined by the Table Page
register (TBLPAG). TBLPAG covers the entire program
memory space of the device, including user application
and configuration spaces. When TBLPAG<7> = 0, the
table page is located in the user memory space. When
TBLPAG<7> = 1, the page is located in configuration
space.
FIGURE 4-13: ACCESSING PROGRAM MEMORY WITH TABLE INSTRUCTIONS
0 8 16 23
00000000
00000000
00000000
00000000
Phantom Byte
TBLRDH.B (Wn<0> = 0)
TBLRDL.W
TBLRDL.B (Wn<0> = 1)
TBLRDL.B (Wn<0> = 0)
23 15 0
TBLPAG
02
0x000000
0x800000
0x020000
0x030000
Program Space
The address for the table operation is determined by the data EA
within the page defined by the TBLPAG register.
Only read operations are shown; write operations are also valid in
the user memory area.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 125
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
5.0 FLASH PROGRAM MEMORY
The dsPIC33EPXXXMU806/810/814 and
PIC24EPXXXGU810/814 devices contain internal
Flash program memory for storing and executing
application code. The memory is readable, writable and
erasable during normal operation over the entire VDD
range.
Flash memory can be programmed in two ways:
In-Circuit Serial Programming (ICSP)
programming capability
Run-Time Self-Programming (RTSP)
ICSP allows a dsPIC33EPXXXMU806/810/814 and
PIC24EPXXXGU810/814 device to be serially
programmed while in the end application circuit. This is
done with two lines for programming clock and
programming data (one of the alternate programming
pin pairs: PGECx/PGEDx), and three other lines for
power (VDD), ground (VSS) and Master Clear (MCLR).
This allows customers to manufacture boards with
unprogrammed devices and then program the digital
signal controller just before shipping the product. This
also allows the most recent firmware or a custom
firmware to be programmed.
RTSP is accomplished using TBLRD (table read) and
TBLWT (table write) instructions. With RTSP, the user
application can write program memory data either in
blocks or rows of 128 instructions (384 bytes) at a time
or a single program memory word, and erase program
memory in blocks or pages of 1024 instructions (3072
bytes) at a time.
5.1 Table Instructions and Flash
Programming
Regardless of the method used, all programming of
Flash memory is done with the table read and table
write instructions. These allow direct read and write
access to the program memory space from the data
memory while the device is in normal operating mode.
The 24-bit target address in the program memory is
formed using bits <7:0> of the TBLPAG register and the
Effective Address (EA) from a W register specified in
the table instruction, as shown in Figure 5-1.
The TBLRDL and the TBLWTL instructions are used to
read or write to bits <15:0> of program memory.
TBLRDL and TBLWTL can access program memory in
both Word and Byte modes.
The TBLRDH and TBLWTH instructions are used to read
or write to bits <23:16> of program memory. TBLRDH
and TBLWTH can also access program memory in Word
or Byte mode.
FIGURE 5-1: ADDRESSING FOR TABLE REGISTERS
Note 1: This data sheet summarizes the features
of the dsPIC33EPXXXMU806/810/814
and PIC24EPXXXGU810/814 families of
devices. It is not intended to be a compre-
hensive reference source. To comple-
ment the information in this data sheet,
refer to Section 5. Flash Program-
ming (DS70609) of the dsPIC33E/
PIC24E Family Reference Manual,
which is available from the Microchip web
site (www.microchip.com).
2: Some registers and associated bits
described in this section may not be
available on all devices. Refer to
Section 4.0 Memory Organization in
this data sheet for device-specific register
and bit information.
0 Program Counter
24 bits
Program Counter
TBLPAG Reg
8 bits
Working Reg EA
16 bits
Byte
24-bit EA
0
1/0
Select
Using
Table Instruction
Using
User/Configuration
Space Select
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 126 Preliminary 2009-2011 Microchip Technology Inc.
5.2 RTSP Operation
The dsPIC33EPXXXMU806/810/814 and
PIC24EPXXXGU810/814 Flash program memory
array is organized into rows of 128 instructions or 384
bytes. RTSP allows the user application to erase a
page of memory, which consists of eight rows (1024
instructions) at a time, and to program one row or one
word at a time. Table 32-12 lists typical erase and pro-
gramming times. The 8-row erase pages and single
row write rows are edge-aligned from the beginning of
program memory, on boundaries of 3072 bytes and
384 bytes, respectively.
The program memory implements holding buffers,
which are located in the write latch area, that can
contain 128 instructions of programming data. Prior to
the actual programming operation, the write data must
be loaded into the buffers sequentially. The instruction
words loaded must always be from a group of 64
boundary.
The basic sequence for RTSP programming is to set up
a Table Pointer, then do a series of TBLWT instructions
to load the buffers. Programming is performed by
setting the control bits in the NVMCON register. A total
of 128 TBLWTL and TBLWTH instructions are required
to load the instructions.
All of the table write operations are single-word writes
(two instruction cycles) because only the buffers are
written. A programming cycle is required for
programming each row. For more information on eras-
ing and programming Flash memory, refer to Section
5. Flash Programming (DS70609) in the
dsPIC33E/PIC24E Family Reference Manual.
5.3 Programming Operations
A complete programming sequence is necessary for
programming or erasing the internal Flash in RTSP
mode. The processor stalls (waits) until the
programming operation is finished.
The programming time depends on the FRC accuracy
(see Table 32-19) and the value of the FRC Oscillator
Tuning register (see Register 9-4). Use the following
formula to calculate the minimum and maximum values
for the Row Write Time, Page Erase Time and Word
Write Cycle Time parameters (see Table 32-12).
EQUATION 5-1: PROGRAMMING TIME
For example, if the device is operating at +125C, the
FRC accuracy will be 5%. If the TUN<5:0> bits (see
Register 9-4) are set to b111111, the minimum row
write time is equal to Equation 5-2.
EQUATION 5-2: MINIMUM ROW WRITE
TIME
The maximum row write time is equal to Equation 5-3.
EQUATION 5-3: MAXIMUM ROW WRITE
TIME
Setting the WR bit (NVMCON<15>) starts the
operation, and the WR bit is automatically cleared
when the operation is finished.
5.4 Control Registers
Four SFRs are used to read and write the program
Flash memory: NVMCON, NVMKEY, NVMADRU, and
NVMADR.
The NVMCON register (Register 5-1) controls which
blocks are to be erased, which memory type is to be
programmed and the start of the programming cycle.
NVMKEY (Register 5-4) is a write-only register that is
used for write protection. To start a programming or
erase sequence, the user application must
consecutively write 0x55 and 0xAA to the NVMKEY
register.
There are two NVM address registers: NVMADRU and
NVMADR. These two registers, when concatenated,
form the 24-bit effective address (EA) of the selected
row or word for programming operations, or the
selected page for erase operations.
The NVMADRU register is used to hold the upper 8 bits
of the EA, while the NVMADR register is used to hold
the lower 16 bits of the EA.
T
7.37 MHz FRC Accuracy ( )% FRC Tuning ( )%
--------------------------------------------------------------------------------------------------------------------------
T
RW
11064 Cycles
7.37 MHz 1 0.05 + ( ) 1 0.00375 ( )
---------------------------------------------------------------------------------------------- 1.435ms = =
T
RW
11064 Cycles
7.37 MHz 1 0.05 ( ) 1 0.00375 ( )
---------------------------------------------------------------------------------------------- 1.586ms = =
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 127
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 5-1: NVMCON: NON-VOLATILE MEMORY (NVM) CONTROL REGISTER
R/SO-0
(1)
R/W-0
(1)
R/W-0
(1)
R/W-0 U-0 U-0 U-0 U-0
WR WREN WRERR NVMSIDL
(2)
bit 15 bit 8
U-0 U-0 U-0 U-0 R/W-0
(1)
R/W-0
(1)
R/W-0
(1)
R/W-0
(1)
NVMOP<3:0>
(3,5)
bit 7 bit 0
Legend: SO = Settable only bit
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 WR: Write Control bit
1 = Initiates a Flash memory program or erase operation. The operation is self-timed and the bit is
cleared by hardware once operation is complete
0 = Program or erase operation is complete and inactive
bit 14 WREN: Write Enable bit
1 = Enable Flash program/erase operations
0 = Inhibit Flash program/erase operations
bit 13 WRERR: Write Sequence Error Flag bit
1 = An improper program or erase sequence attempt or termination has occurred (bit is set
automatically on any set attempt of the WR bit)
0 = The program or erase operation completed normally
bit 12 NVMSIDL: NVM Stop-in-Idle Control bit
(2)
1 = Discontinue primary and auxiliary Flash operation when the device enters Idle mode
0 = Continue primary and auxiliary Flash operation when the device enters Idle mode
bit 11-4 Unimplemented: Read as 0
bit 3-0 NVMOP<3:0>: NVM Operation Select bits
(3,5)
1111 = Reserved
1110 = Reserved
1101 = Bulk erase primary program Flash memory
1100 = Reserved
1011 = Reserved
1010 = Bulk erase auxiliary program Flash memory
0011 = Memory page erase operation
0010 = Memory row program operation
0001 = Memory word program operation
(6)
0000 = Program a single Configuration register byte
Note 1: These bits can only be reset on POR.
2: If this bit is set, upon exiting Idle mode there is a delay (TVREG) before Flash memory becomes
operational.
3: All other combinations of NVMOP<3:0> are unimplemented.
4: The entire segment is erased with the exception of IVT.
5: Execution of the PWRSAV instruction is ignored while any of the NVM operations are in progress.
6: Two adjacent words are programmed during execution of this operation.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 128 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 5-4: NVMKEY: NON-VOLATILE MEMORY KEY REGISTER
REGISTER 5-2: NVMADRU: NON-VOLATILE MEMORY UPPER ADDRESS REGISTER
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
R/W-x R/W-x R/W-x R/W-x R/W-x R/W-x R/W-x R/W-x
NVMADRU<7:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-8 Unimplemented: Read as 0
bit 7-0 NVMADRU<7:0>: Non-volatile Memory Upper Write Address bits
Selects the upper 8 bits of the location to program or erase in program Flash memory. This register
may be read or written by the user application.
REGISTER 5-3: NVMADR: NON-VOLATILE MEMORY ADDRESS REGISTER
R/W-x R/W-x R/W-x R/W-x R/W-x R/W-x R/W-x R/W-x
NVMADR<15:8>
bit 15 bit 8
R/W-x R/W-x R/W-x R/W-x R/W-x R/W-x R/W-x R/W-x
NVMADR<7:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-0 NVMADR<15:0>: Non-volatile Memory Write Address bits
Selects the lower 16 bits of the location to program or erase in program Flash memory. This register
may be read or written by the user application.
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
W-0 W-0 W-0 W-0 W-0 W-0 W-0 W-0
NVMKEY<7:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-8 Unimplemented: Read as 0
bit 7-0 NVMKEY<7:0>: Key Register (write-only) bits
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 129
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
6.0 RESETS
The Reset module combines all reset sources and
controls the device Master Reset Signal, SYSRST. The
following is a list of device Reset sources:
POR: Power-on Reset
BOR: Brown-out Reset
MCLR: Master Clear Pin Reset
SWR: RESET Instruction
WDTO: Watchdog Timer Reset
CM: Configuration Mismatch Reset
TRAPR: Trap Conflict Reset
IOPUWR: Illegal Condition Device Reset
- Illegal Opcode Reset
- Uninitialized W Register Reset
- Security Reset
A simplified block diagram of the Reset module is
shown in Figure 6-1.
Any active source of Reset will make the SYSRST sig-
nal active. On system Reset, some of the registers
associated with the CPU and peripherals are forced to
a known Reset state and some are unaffected.
All types of device Reset sets a corresponding status
bit in the RCON register to indicate the type of Reset
(see Register 6-1).
A POR clears all the bits, except for the POR and BOR
bits (RCON<1:0>), that are set. The user application
can set or clear any bit at any time during code
execution. The RCON bits only serve as status bits.
Setting a particular Reset status bit in software does
not cause a device Reset to occur.
The RCON register also has other bits associated with
the Watchdog Timer and device power-saving states.
The function of these bits is discussed in other sections
of this manual.
FIGURE 6-1: RESET SYSTEM BLOCK DIAGRAM
Note 1: This data sheet summarizes the features
of the dsPIC33EPXXXMU806/810/814
and PIC24EPXXXGU810/814 families of
devices. It is not intended to be a
comprehensive reference source. To
complement the information in this data
sheet, refer to Section 8. Reset
(DS70602) of the dsPIC33E/PIC24E
Family Reference Manual, which is
available from the Microchip web site
(www.microchip.com).
2: Some registers and associated bits
described in this section may not be
available on all devices. Refer to
Section 4.0 Memory Organization in
this data sheet for device-specific register
and bit information.
Note: Refer to the specific peripheral section or
Section 4.0 Memory Organization of
this manual for register Reset states.
Note: The status bits in the RCON register
should be cleared after they are read so
that the next RCON register value after a
device Reset is meaningful.
MCLR
VDD
Internal
Regulator
BOR
Sleep or Idle
RESET Instruction
WDT
Module
Glitch Filter
Trap Conflict
Illegal Opcode
Uninitialized W Register
SYSRST
VDD Rise
Detect
POR
Configuration Mismatch
Security Reset
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 130 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 6-1: RCON: RESET CONTROL REGISTER
(1)
R/W-0 R/W-0 U-0 U-0 R/W-0 U-0 R/W-0 R/W-0
TRAPR IOPUWR VREGSF CM VREGS
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-1 R/W-1
EXTR SWR SWDTEN
(2)
WDTO SLEEP IDLE BOR POR
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 TRAPR: Trap Reset Flag bit
1 = A Trap Conflict Reset has occurred
0 = A Trap Conflict Reset has not occurred
bit 14 IOPUWR: Illegal Opcode or Uninitialized W Access Reset Flag bit
1 = An illegal opcode detection, an illegal address mode or uninitialized W register used as an
Address Pointer caused a Reset
0 = An illegal opcode or uninitialized W Reset has not occurred
bit 13-12 Unimplemented: Read as 0
bit 11 VREGSF: Flash Voltage Regulator Standby During Sleep bit
1 = Flash Voltage regulator is active during Sleep
0 = Flash Voltage regulator goes into Standby mode during Sleep
bit 10 Unimplemented: Read as 0
bit 9 CM: Configuration Mismatch Flag bit
1 = A configuration mismatch Reset has occurred.
0 = A configuration mismatch Reset has NOT occurred
bit 8 VREGS: Voltage Regulator Standby During Sleep bit
1 = Voltage regulator is active during Sleep
0 = Voltage regulator goes into Standby mode during Sleep
bit 7 EXTR: External Reset (MCLR) Pin bit
1 = A Master Clear (pin) Reset has occurred
0 = A Master Clear (pin) Reset has not occurred
bit 6 SWR: Software Reset (Instruction) Flag bit
1 = A RESET instruction has been executed
0 = A RESET instruction has not been executed
bit 5 SWDTEN: Software Enable/Disable of WDT bit
(2)
1 = WDT is enabled
0 = WDT is disabled
bit 4 WDTO: Watchdog Timer Time-out Flag bit
1 = WDT time-out has occurred
0 = WDT time-out has not occurred
bit 3 SLEEP: Wake-up from Sleep Flag bit
1 = Device has been in Sleep mode
0 = Device has not been in Sleep mode
Note 1: All of the Reset status bits can be set or cleared in software. Setting one of these bits in software does not
cause a device Reset.
2: If the FWDTEN Configuration bit is 1 (unprogrammed), the WDT is always enabled, regardless of the
SWDTEN bit setting.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 131
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
bit 2 IDLE: Wake-up from Idle Flag bit
1 = Device was in Idle mode
0 = Device was not in Idle mode
bit 1 BOR: Brown-out Reset Flag bit
1 = A Brown-out Reset has occurred
0 = A Brown-out Reset has not occurred
bit 0 POR: Power-on Reset Flag bit
1 = A Power-on Reset has occurred
0 = A Power-on Reset has not occurred
REGISTER 6-1: RCON: RESET CONTROL REGISTER
(1)
(CONTINUED)
Note 1: All of the Reset status bits can be set or cleared in software. Setting one of these bits in software does not
cause a device Reset.
2: If the FWDTEN Configuration bit is 1 (unprogrammed), the WDT is always enabled, regardless of the
SWDTEN bit setting.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 132 Preliminary 2009-2011 Microchip Technology Inc.
NOTES:
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 133
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
7.0 INTERRUPT CONTROLLER
The dsPIC33EPXXXMU806/810/814 and
PIC24EPXXXGU810/814 interrupt controller reduces
the numerous peripheral interrupt request signals to a
single interrupt request signal to the
dsPIC33EPXXXMU806/810/814 and
PIC24EPXXXGU810/814 CPU.
The interrupt controller has the following features:
Up to eight processor exceptions and software
traps
Eight user-selectable priority levels
Interrupt Vector Table (IVT) with a unique vector
for each interrupt or exception source
Fixed priority within a specified user priority level
Fixed interrupt entry and return latencies
7.1 Interrupt Vector Table
The dsPIC33EPXXXMU806/810/814 and
PIC24EPXXXGU810/814 Interrupt Vector Table (IVT),
shown in Figure 7-1, resides in program memory,
starting at location 000004h. The IVT contains
seven non-maskable trap vectors and up to 114
sources of interrupt. In general, each interrupt source
has its own vector. Each interrupt vector contains a 24-
bit-wide address. The value programmed into each
interrupt vector location is the starting address of the
associated Interrupt Service Routine (ISR).
Interrupt vectors are prioritized in terms of their natural
priority. This priority is linked to their position in the
vector table. Lower addresses generally have a higher
natural priority. For example, the interrupt associated
with vector 0 takes priority over interrupts at any other
vector address.
7.2 Reset Sequence
A device Reset is not a true exception because the
interrupt controller is not involved in the Reset process.
The dsPIC33EPXXXMU806/810/814 and
PIC24EPXXXGU810/814 devices clear their registers
in response to a Reset, which forces the PC to zero.
The digital signal controller then begins program
execution at location 0x000000. A GOTO instruction at
the Reset address can redirect program execution to
the appropriate start-up routine.
Note 1: This data sheet summarizes the features
of the dsPIC33EPXXXMU806/810/814
and PIC24EPXXXGU810/814 families of
devices. It is not intended to be a compre-
hensive reference source. To comple-
ment the information in this data sheet,
refer to Section 6. Interrupts
(DS70600) of the dsPIC33E/PIC24E
Family Reference Manual, which is
available from the Microchip web site
(www.microchip.com).
2: Some registers and associated bits
described in this section may not be
available on all devices. Refer to
Section 4.0 Memory Organization in
this data sheet for device-specific register
and bit information.
Note: Any unimplemented or unused vector
locations in the IVT should be
programmed with the address of a default
interrupt handler routine that contains a
RESET instruction.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 134 Preliminary 2009-2011 Microchip Technology Inc.
FIGURE 7-1: dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814 INTERRUPT
VECTOR TABLE
I
V
T
D
e
c
r
e
a
s
i
n
g
N
a
t
u
r
a
l
O
r
d
e
r
P
r
i
o
r
i
t
y
Reset GOTO Instruction
(1)
0x000000
Reset GOTO Address
(1)
0x000002
Oscillator Fail Trap Vector 0x000004
Address Error Trap Vector 0x000006
Generic Hard Trap Vector 0x000008
Stack Error Trap Vector 0x00000A
Math Error Trap Vector 0x00000C
DMAC Error Trap Vector 0x00000E
Generic Soft Trap Vector 0x000010
Reserved 0x000012
Interrupt Vector 0 0x000014
Interrupt Vector 1 0x000016
: :
: :
: :
Interrupt Vector 52 0x00007C
Interrupt Vector 53 0x00007E
Interrupt Vector 54 0x000080
: :
: :
: :
Interrupt Vector 116 0x0000FC
Interrupt Vector 117 0x0000FE
Interrupt Vector 118 0x000100
Interrupt Vector 119 0x000102
Interrupt Vector 120 0x000104
: :
: :
: :
Interrupt Vector 244 0x0001FC
Interrupt Vector 245 0x0001FE
START OF CODE 0x000200
See Table 7-1 for
Interrupt Vector details
Note 1: Reset locations are also located in the auxiliary Flash memory at the address 0x7FC000
and 0x7FC002. Reset Target Vector Select bit (RSTPRI) controls whether primary or
auxiliary Flash Reset location is used.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 135
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
TABLE 7-1: INTERRUPT VECTOR DETAILS
Interrupt Source
Vector
Number
IRQ
IVT
Address
Interrupt Bit Location
Flag Enable Priority
Highest Natural Order Priority
INT0 External Interrupt 0 8 0 0x000014 IFS0<0> IEC0<0> IPC0<2:0>
IC1 Input Capture 1 9 1 0x000016 IFS0<1> IEC0<1> IPC0<6:4>
OC1 Output Compare 1 10 2 0x000018 IFS0<2> IEC0<2> IPC0<10:8>
T1 Timer1 11 3 0x00001A IFS0<3> IEC0<3> IPC0<14:12>
DMA0 DMA Channel 0 12 4 0x00001C IFS0<4> IEC0<4> IPC1<2:0>
IC2 Input Capture 2 13 5 0x00001E IFS0<5> IEC0<5> IPC1<6:4>
OC2 Output Compare 2 14 6 0x000020 IFS0<6> IEC0<6> IPC1<10:8>
T2 Timer2 15 7 0x000022 IFS0<7> IEC0<7> IPC1<14:12>
T3 Timer3 16 8 0x000024 IFS0<8> IEC0<8> IPC2<2:0>
SPI1E SPI1 Fault 17 9 0x000026 IFS0<9> IEC0<9> IPC2<6:4>
SPI1 SPI1 Transfer Done 18 10 0x000028 IFS0<10> IEC0<10> IPC2<10:8>
U1RX UART1 Receiver 19 11 0x00002A IFS0<11> IEC0<11> IPC2<14:12>
U1TX UART1 Transmitter 20 12 0x00002C IFS0<12> IEC0<12> IPC3<2:0>
AD1 ADC1 Convert Done 21 13 0x00002E IFS0<13> IEC0<13> IPC3<6:4>
DMA1 DMA Channel 1 22 14 0x000030 IFS0<14> IEC0<14> IPC3<10:8>
NVM NVM Write Complete 23 15 0x000032 IFS0<15> IEC0<15> IPC3<14:12>
SI2C1 I2C1 Slave Event 24 16 0x000034 IFS1<0> IEC1<0> IPC4<2:0>
MI2C1 I2C1 Master Event 25 17 0x000036 IFS1<1> IEC1<1> IPC4<6:4>
CM Comparator Combined Event 26 18 0x000038 IFS1<2> IEC1<2> IPC4<10:8>
CN Input Change Interrupt 27 19 0x00003A IFS1<3> IEC1<3> IPC4<14:12>
INT1 External Interrupt 1 28 20 0x00003C IFS1<4> IEC1<4> IPC5<2:0>
AD2 ADC2 Convert Done 29 21 0x00003E IFS1<5> IEC1<5> IPC5<6:4>
IC7 Input Capture 7 30 22 0x000040 IFS1<6> IEC1<6> IPC5<10:8>
IC8 Input Capture 8 31 23 0x000042 IFS1<7> IEC1<7> IPC5<14:12>
DMA2 DMA Channel 2 32 24 0x000044 IFS1<8> IEC1<8> IPC6<2:0>
OC3 Output Compare 3 33 25 0x000046 IFS1<9> IEC1<9> IPC6<6:4>
OC4 Output Compare 4 34 26 0x000048 IFS1<10> IEC1<10> IPC6<10:8>
T4 Timer4 35 27 0x00004A IFS1<11> IEC1<11> IPC6<14:12>
T5 Timer5 36 28 0x00004C IFS1<12> IEC1<12> IPC7<2:0>
INT2 External Interrupt 2 37 29 0x00004E IFS1<13> IEC1<13> IPC7<6:4>
U2RX UART2 Receiver 38 30 0x000050 IFS1<14> IEC1<14> IPC7<10:8>
U2TX UART2 Transmitter 39 31 0x000052 IFS1<15> IEC1<15> IPC7<14:12>
SPI2E SPI2 Fault 40 32 0x000054 IFS2<0> IEC2<0> IPC8<2:0>
SPI2 SPI2 Transfer Done 41 33 0x000056 IFS2<1> IEC2<1> IPC8<6:4>
C1RX CAN1 RX Data Ready 42 34 0x000058 IFS2<2> IEC2<2> IPC8<10:8>
C1 CAN1 Event 43 35 0x00005A IFS2<3> IEC2<3> IPC8<14:12>
DMA3 DMA Channel 3 44 36 0x00005C IFS2<4> IEC2<4> IPC9<2:0>
IC3 Input Capture 3 45 37 0x00005E IFS2<5> IEC2<5> IPC9<6:4>
IC4 Input Capture 4 46 38 0x000060 IFS2<6> IEC2<6> IPC9<10:8>
IC5 Input Capture 5 47 39 0x000062 IFS2<7> IEC2<7> IPC9<14:12>
IC6 Input Capture 6 48 40 0x000064 IFS2<8> IEC2<8> IPC10<2:0>
OC5 Output Compare 5 49 41 0x000066 IFS2<9> IEC2<9> IPC10<6:4>
OC6 Output Compare 6 50 42 0x000068 IFS2<10> IEC2<10> IPC10<10:8>
Note 1: This interrupt source is available on dsPIC33EPXXXMU806/810/814 devices only.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 136 Preliminary 2009-2011 Microchip Technology Inc.
OC7 Output Compare 7 51 43 0x00006A IFS2<11> IEC2<11> IPC10<14:12>
OC8 Output Compare 8 52 44 0x00006C IFS2<12> IEC2<12> IPC11<2:0>
PMP Parallel Master Port 53 45 0x00006E IFS2<13> IEC2<13> IPC11<6:4>
DMA4 DMA Channel 4 54 46 0x000070 IFS2<14> IEC2<14> IPC11<10:8>
T6 Timer6 55 47 0x000072 IFS2<15> IEC2<15> IPC11<14:12>
T7 Timer7 56 48 0x000074 IFS3<0> IEC3<0> IPC12<2:0>
SI2C2 I2C2 Slave Event 57 49 0x000076 IFS3<1> IEC3<1> IPC12<6:4>
MI2C2 I2C2 Master Event 58 50 0x000078 IFS3<2> IEC3<2> IPC12<10:8>
T8 Timer8 59 51 0x00007A IFS3<3> IEC3<3> IPC12<14:12>
T9 Timer9 60 52 0x00007C IFS3<4> IEC3<4> IPC13<2:0>
INT3 External Interrupt 3 61 53 0x00007E IFS3<5> IEC3<5> IPC13<6:4>
INT4 External Interrupt 4 62 54 0x000080 IFS3<6> IEC3<6> IPC13<10:8>
C2RX CAN2 RX Data Ready 63 55 0x000082 IFS3<7> IEC3<7> IPC13<14:12>
C2 CAN2 Event 64 56 0x000084 IFS3<8> IEC3<8> IPC14<2:0>
PSEM PWM Special Event Match
(1)
65 57 0x000086 IFS3<9> IEC3<9> IPC14<6:4>
QEI1 QEI1 Position Counter
Compare
(1)
66 58 0x000088 IFS3<10> IEC3<10> IPC14<10:8>
DCIE DCI Fault Interrupt 67 59 0x00008A IFS3<11> IEC3<11> IPC14<14:12>
DCI DCI Transfer Done 68 60 0x00008C IFS3<12> IEC3<12> IPC15<2:0>
DMA5 DMA Channel 5 69 61 0x00008E IFS3<13> IEC3<13> IPC15<6:4>
RTC Real-Time Clock and Calendar 70 62 0x000090 IFS3<14> IEC3<14> IPC15<10:8>
Reserved 71-72 63-64
0x000092-
0x000094
U1E UART1 Error Interrupt 73 65 0x000096 IFS4<1> IEC4<1> IPC16<6:4>
U2E UART2 Error Interrupt 74 66 0x000098 IFS4<2> IEC4<2> IPC16<10:8>
CRC CRC Generator Interrupt 75 67 0x00009A IFS4<3> IEC4<3> IPC16<14:12>
DMA6 DMA Channel 6 76 68 0x00009C IFS4<4> IEC4<4> IPC17<2:0>
DMA7 DMA Channel 7 77 69 0x00009E IFS4<5> IEC4<5> IPC17<6:4>
C1TX CAN1 TX Data Request 78 70 0x0000A0 IFS4<6> IEC4<6> IPC17<10:8>
C2TX CAN2 TX Data Request 79 71 0x0000A2 IFS4<7> IEC4<7> IPC17<14:12>
Reserved 80 72 0x0000A4
PSESM PWM Secondary Special
Event Match
(1)
81 73 0x0000A6 IFS4<9> IEC4<9> IPC18<6:4>
Reserved 82 74 0x0000A8
QEI2 QEI2 Position Counter
Compare
(1)
83 75 0x0000AA IFS4<11> IEC4<11> IPC18<14:12>
Reserved 84-88 76-80
0x0000AC-
0x0000B4
U3E UART3 Error Interrupt 89 81 0x0000B6 IFS5<1> IEC5<1> IPC20<6:4>
U3RX UART3 Receiver 90 82 0x0000B8 IFS5<2> IEC5<2> IPC20<10:8>
U3TX UART3 Transmitter 91 83 0x0000BA IFS5<3> IEC5<3> IPC20<14:12>
Reserved 92 84 0x0000BC
Reserved 93 85 0x0000BE
USB1 USB OTG Interrupt 94 86 0x0000C0 IFS5<6> IEC5<6> IPC21<10:8>
U4E UART4 Error Interrupt 95 87 0x0000C2 IFS5<7> IEC5<7> IPC21<14:12>
TABLE 7-1: INTERRUPT VECTOR DETAILS (CONTINUED)
Interrupt Source
Vector
Number
IRQ
IVT
Address
Interrupt Bit Location
Flag Enable Priority
Note 1: This interrupt source is available on dsPIC33EPXXXMU806/810/814 devices only.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 137
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
U4RX UART4 Receiver 96 88 0x0000C4 IFS5<8> IEC5<8> IPC22<2:0>
U4TX UART4 Transmitter 97 89 0x0000C6 IFS5<9> IEC5<9> IPC22<6:4>
SPI3E SPI3 Fault 98 90 0x0000C8 IFS5<10> IEC5<10> IPC22<10:8>
SPI3 SPI3 Transfer Done 99 91 0x0000CA IFS5<11> IEC5<11> IPC22<14:12>
OC9 Output Compare 9 100 92 0x0000CC IFS5<12> IEC5<12> IPC23<2:0>
IC9 Input Capture 9 101 93 0x0000CE IFS5<13> IEC5<13> IPC23<6:4>
PWM1 PWM Generator 1
(1)
102 94 0x0000D0 IFS5<14> IEC5<14> IPC23<10:8>
PWM2 PWM Generator 2
(1)
103 95 0x0000D2 IFS5<15> IEC5<15> IPC23<14:12>
PWM3 PWM Generator 3
(1)
104 96 0x0000D4 IFS6<0> IEC6<0> IPC24<2:0>
PWM4 PWM Generator 4
(1)
105 97 0x0000D6 IFS6<1> IEC6<1> IPC24<6:4>
PWM5 PWM Generator 5
(1)
106 98 0x0000D8 IFS6<2> IEC6<2> IPC24<10:8>
PWM6 PWM Generator 6
(1)
107 99 0x0000DA IFS6<3> IEC6<3> IPC24<14:12>
PWM7 PWM Generator 7
(1)
108 100 0x0000DC IFS6<4> IEC6<4> IPC25<2:0>
Reserved 109-125 101-117
0x0000DE-
0x0000FC
DMA8 DMA Channel 8 126 118 0x000100 IFS7<6> IEC7<6> IPC29<10:8>
DMA9 DMA Channel 9 127 119 0x000102 IFS7<7> IEC7<7> IPC29<14:12>
DMA10 DMA Channel 10 128 120 0x000104 IFS7<8> IEC7<8> IPC30<2:0>
DMA11 DMA Channel 11 129 121 0x000106 IFS7<9> IEC7<9> IPC30<6:4>
SPI4E SPI4 Fault 130 122 0x000108 IFS7<10> IEC7<10> IPC30<10:8>
SPI4 SPI4 Transfer Done 131 123 0x00010A IFS7<11> IEC7<11> IPC30<14:12>
OC10 Output Compare 10 132 124 0x00010C IFS7<12> IEC7<12> IPC31<2:0>
IC10 Input Capture 10 133 125 0x00010E IFS7<13> IEC7<13> IPC31<6:4>
OC11 Output Compare11 134 126 0x000110 IFS7<14> IEC7<14> IPC31<10:8>
IC11 Input Capture 11 135 127 0x000112 IFS7<15> IEC7<15> IPC31<14:12>
OC12 Output Compare 12 136 128 0x000114 IFS8<0> IEC8<0> IPC32<2:0>
IC12 Input Capture 12 137 129 0x000116 IFS8<1> IEC8<1> IPC32<6:4>
DMA12 DMA Channel 12 138 130 0x000118 IFS8<2> IEC8<2> IPC32<10:8>
DMA13 DMA Channel 13 139 131 0x00011A IFS8<3> IEC8<3> IPC32<14:12>
DMA14 DMA Channel 14 140 132 0x00011C IFS8<4> IEC8<4> IPC33<2:0>
Reserved 141 133 0x00011E
OC13 Output Compare 13 142 134 0x000120 IFS8<6> IEC8<6> IPC33<10:8>
IC13 Input Capture 13 143 135 0x000122 IFS8<7> IEC8<7> IPC33<14:12>
OC14 Output Compare14 144 136 0x000124 IFS8<8> IEC8<8> IPC34<2:0>
IC14 Input Capture 14 145 137 0x000126 IFS8<9> IEC8<9> IPC34<6:4>
OC15 Output Compare 15 146 138 0x000128 IFS8<10> IEC8<10> IPC34<10:8>
IC15 Input Capture 15 147 139 0x00012A IFS8<11> IEC8<11> IPC34<14:12>
OC16 Output Compare 16 148 140 0x00012C IFS8<12> IEC8<12> IPC35<2:0>
IC16 Input Capture 16 149 141 0x00012E IFS8<13> IEC8<13> IPC35<6:4>
ICD ICD Application 150 142 0x000130 IFS8<14> IEC8<14> IPC35<10:8>
Reserved 151-245 142-237
0x000130 -
0x0001FE
Lowest Natural Order Priority
TABLE 7-1: INTERRUPT VECTOR DETAILS (CONTINUED)
Interrupt Source
Vector
Number
IRQ
IVT
Address
Interrupt Bit Location
Flag Enable Priority
Note 1: This interrupt source is available on dsPIC33EPXXXMU806/810/814 devices only.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 138 Preliminary 2009-2011 Microchip Technology Inc.
7.3 Interrupt Control and Status
Registers
dsPIC33EPXXXMU806/810/814 and
PIC24EPXXXGU810/814 devices implement the
following registers for the interrupt controller:
INTCON1
INTCON2
INTCON3
INTCON4
INTTREG
7.3.1 INTCON1 THROUGH INTCON4
Global interrupt control functions are controlled from
INTCON1, INTCON2, INTCON3 and INTCON4.
INTCON1 contains the Interrupt Nesting Disable bit
(NSTDIS) as well as the control and status flags for the
processor trap sources.
The INTCON2 register controls external interrupt
request signal behavior and the use of the alternate
vector table. This register also contains the General
Interrupt Enable bit (GIE).
INTCON3 contains the status flags for the USB, DMA,
and DO stack overflow status trap sources.
The INTCON4 register contains the software
generated hard trap status bit (SGHT).
7.3.2 IFSx
The IFS registers maintain all of the interrupt request
flags. Each source of interrupt has a status bit, which is
set by the respective peripherals or external signal and
is cleared via software.
7.3.3 IECx
The IEC registers maintain all of the interrupt enable
bits. These control bits are used to individually enable
interrupts from the peripherals or external signals.
7.3.4 IPCx
The IPC registers are used to set the interrupt priority
level for each source of interrupt. Each user interrupt
source can be assigned to one of eight priority levels.
7.3.5 INTTREG
The INTTREG register contains the associated
interrupt vector number and the new CPU interrupt
priority level, which are latched into vector number
(VECNUM<7:0>) and Interrupt level bit (ILR<3:0>)
fields in the INTTREG register. The new interrupt
priority level is the priority of the pending interrupt.
The interrupt sources are assigned to the IFSx, IECx
and IPCx registers in the same sequence as they are
listed in Table 7-1. For example, the INT0 (External
Interrupt 0) is shown as having vector number 8 and a
natural order priority of 0. Thus, the INT0IF bit is found
in IFS0<0>, the INT0IE bit in IEC0<0> and the INT0IP
bits in the first position of IPC0 (IPC0<2:0>).
7.3.6 STATUS/CONTROL REGISTERS
Although these registers are not specifically part of the
interrupt control hardware, two of the CPU Control
registers contain bits that control interrupt functionality.
For more information on these registers refer to
Section 2. CPU (DS70359) in the dsPIC33E/
PIC24E Family Reference Manual.
The CPU STATUS register, SR, contains the
IPL<2:0> bits (SR<7:5>). These bits indicate the
current CPU interrupt priority level. The user
software can change the current CPU priority
level by writing to the IPL bits.
The CORCON register contains the IPL3 bit
which, together with IPL<2:0>, also indicates the
current CPU priority level. IPL3 is a read-only bit
so that trap events cannot be masked by the user
software.
All Interrupt registers are described in Register 7-3
through Register 7-7 in the following pages.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 139
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 7-1: SR: CPU STATUS REGISTER
(1)
R/W-0 R/W-0 R/W-0 R/W-0 R/C-0 R/C-0 R -0 R/W-0
OA OB SA SB OAB SAB DA DC
bit 15 bit 8
R/W-0
(3)
R/W-0
(3)
R/W-0
(3)
R-0 R/W-0 R/W-0 R/W-0 R/W-0
IPL<2:0>
(2)
RA N OV Z C
bit 7 bit 0
Legend: U = Unimplemented bit, read as 0
R = Readable bit W = Writable bit C = Clearable bit
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 7-5 IPL<2:0>: CPU Interrupt Priority Level Status bits
(2,3)
111 = CPU Interrupt Priority Level is 7 (15, user interrupts disabled)
110 = CPU Interrupt Priority Level is 6 (14)
101 = CPU Interrupt Priority Level is 5 (13)
100 = CPU Interrupt Priority Level is 4 (12)
011 = CPU Interrupt Priority Level is 3 (11)
010 = CPU Interrupt Priority Level is 2 (10)
001 = CPU Interrupt Priority Level is 1 (9)
000 = CPU Interrupt Priority Level is 0 (8)
Note 1: For complete register details, see Register 3-1: SR: CPU Status Register.
2: The IPL<2:0> bits are concatenated with the IPL<3> bit (CORCON<3>) to form the CPU Interrupt Priority
Level. The value in parentheses indicates the IPL, if IPL<3> = 1.
3: The IPL<2:0> Status bits are read-only when NSTDIS (INTCON1<15>) = 1.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 140 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 7-2: CORCON: CORE CONTROL REGISTER
(1)
R/W-0 U-0 R/W-0 R/W-0 R/W-0 R-0 R-0 R-0
VAR US<1:0> EDT DL<2:0>
bit 15 bit 8
R/W-0 R/W-0 R/W-1 R/W-0 R/C-0 R-0 R/W-0 R/W-0
SATA SATB SATDW ACCSAT IPL3
(2)
SFA RND IF
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 VAR: Variable Exception Processing Latency Control bit
1 = Variable exception processing enabled
0 = Fixed exception processing enabled
bit 3 IPL3: CPU Interrupt Priority Level Status bit 3
(2)
1 = CPU interrupt priority level is greater than 7
0 = CPU interrupt priority level is 7 or less
Note 1: For complete register details, see Register 3-2: CORCON: Core Control Register.
2: The IPL3 bit is concatenated with the IPL<2:0> bits (SR<7:5>) to form the CPU Interrupt Priority Level.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 141
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 7-3: INTCON1: INTERRUPT CONTROL REGISTER 1
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
NSTDIS OVAERR
(1)
OVBERR
(1)
COVAERR
(1)
COVBERR
(1)
OVATE
(1)
OVBTE
(1)
COVTE
(1)
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 U-0
SFTACERR
(1)
DIV0ERR DMACERR MATHERR ADDRERR STKERR OSCFAIL
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 NSTDIS: Interrupt Nesting Disable bit
1 = Interrupt nesting is disabled
0 = Interrupt nesting is enabled
bit 14 OVAERR: Accumulator A Overflow Trap Flag bit
(1)
1 = Trap was caused by overflow of Accumulator A
0 = Trap was not caused by overflow of Accumulator A
bit 13 OVBERR: Accumulator B Overflow Trap Flag bit
(1)
1 = Trap was caused by overflow of Accumulator B
0 = Trap was not caused by overflow of Accumulator B
bit 12 COVAERR: Accumulator A Catastrophic Overflow Trap Flag bit
(1)
1 = Trap was caused by catastrophic overflow of Accumulator A
0 = Trap was not caused by catastrophic overflow of Accumulator A
bit 11 COVBERR: Accumulator B Catastrophic Overflow Trap Flag bit
(1)
1 = Trap was caused by catastrophic overflow of Accumulator B
0 = Trap was not caused by catastrophic overflow of Accumulator B
bit 10 OVATE: Accumulator A Overflow Trap Enable bit
(1)
1 = Trap overflow of Accumulator A
0 = Trap is disabled
bit 9 OVBTE: Accumulator B Overflow Trap Enable bit
(1)
1 = Trap overflow of Accumulator B
0 = Trap is disabled
bit 8 COVTE: Catastrophic Overflow Trap Enable bit
(1)
1 = Trap on catastrophic overflow of Accumulator A or B enabled
0 = Trap is disabled
bit 7 SFTACERR: Shift Accumulator Error Status bit
(1)
1 = Math error trap was caused by an invalid accumulator shift
0 = Math error trap was not caused by an invalid accumulator shift
bit 6 DIV0ERR: Divide-by-zero Error Status bit
1 = Math error trap was caused by a divide by zero
0 = Math error trap was not caused by a divide by zero
bit 5 DMACERR: DMAC Trap Flag bit
1 = DMAC trap has occurred
0 = DMAC trap has not occurred
bit 4 MATHERR: Math Error Status bit
1 = Math error trap has occurred
0 = Math error trap has not occurred
Note 1: This bit is available on dsPIC33EPXXXMU806/810/814 devices only.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 142 Preliminary 2009-2011 Microchip Technology Inc.
bit 3 ADDRERR: Address Error Trap Status bit
1 = Address error trap has occurred
0 = Address error trap has not occurred
bit 2 STKERR: Stack Error Trap Status bit
1 = Stack error trap has occurred
0 = Stack error trap has not occurred
bit 1 OSCFAIL: Oscillator Failure Trap Status bit
1 = Oscillator failure trap has occurred
0 = Oscillator failure trap has not occurred
bit 0 Unimplemented: Read as 0
REGISTER 7-3: INTCON1: INTERRUPT CONTROL REGISTER 1 (CONTINUED)
Note 1: This bit is available on dsPIC33EPXXXMU806/810/814 devices only.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 143
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 7-4: INTCON2: INTERRUPT CONTROL REGISTER 2
R/W-1 R/W-0 R/W-0 U-0 U-0 U-0 U-0 U-0
GIE DISI SWTRAP
bit 15 bit 8
U-0 U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
INT4EP INT3EP INT2EP INT1EP INT0EP
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 GIE: Global Interrupt Enable bit
1 = Interrupts and Associated IE bits are enabled
0 = Interrupts are disabled, but traps are still enabled
bit 14 DISI: DISI Instruction Status bit
1 = DISI instruction is active
0 = DISI instruction is not active
bit 13 SWTRAP: Software Trap Status bit
1 = Software trap is enabled
0 = Software trap is disabled
bit 12-5 Unimplemented: Read as 0
bit 4 INT4EP: External Interrupt 4 Edge Detect Polarity Select bit
1 = Interrupt on negative edge
0 = Interrupt on positive edge
bit 3 INT3EP: External Interrupt 3 Edge Detect Polarity Select bit
1 = Interrupt on negative edge
0 = Interrupt on positive edge
bit 2 INT2EP: External Interrupt 2 Edge Detect Polarity Select bit
1 = Interrupt on negative edge
0 = Interrupt on positive edge
bit 1 INT1EP: External Interrupt 1 Edge Detect Polarity Select bit
1 = Interrupt on negative edge
0 = Interrupt on positive edge
bit 0 INT0EP: External Interrupt 0 Edge Detect Polarity Select bit
1 = Interrupt on negative edge
0 = Interrupt on positive edge
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 144 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 7-5: INTCON3: INTERRUPT CONTROL REGISTER 3
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 U-0 U-0 U-0 U-0
UAE DAE DOOVR
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-7 Unimplemented: Read as 0
bit 6 UAE: USB Address Error Soft Trap Status bit
1 = USB address error (soft) trap has occurred
0 = USB address error (soft) trap has not occurred
bit 5 DAE: DMA Address Error Soft Trap Status bit
1 = DMA Address error soft trap has occurred
0 = DMA Address error soft trap has not occurred
bit 4 DOOVR: Do Stack Overflow Soft Trap Status bit
1 = Do stack overflow soft trap has occurred
0 = Do stack overflow soft trap has not occurred
bit 3-0 Unimplemented: Read as 0
REGISTER 7-6: INTCON4: INTERRUPT CONTROL REGISTER 4
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
U-0 U-0 U-0 U-0 U-0 U-0 U-0 R/W-0
SGHT
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-1 Unimplemented: Read as 0
bit 0 SGHT: Software Generated Hard Trap Status bit
1 = Software generated hard trap has occurred
0 = Software generated hard trap has not occurred
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 145
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 7-7: INTTREG: INTERRUPT CONTROL AND STATUS REGISTER
U-0 U-0 U-0 U-0 R-0 R-0 R-0 R-0
ILR<3:0>
bit 15 bit 8
R-0 R-0 R-0 R-0 R-0 R-0 R-0 R-0
VECNUM<7:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-12 Unimplemented: Read as 0
bit 11-8 ILR<3:0>: New CPU Interrupt Priority Level bits
1111 = CPU Interrupt Priority Level is 15
000110000 = 50 (default)
000000010 = 4
000000001 = 3
000000000 = 2
Note 1: This register is reset only on a Power-on Reset (POR).
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 171
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 9-4: OSCTUN: FRC OSCILLATOR TUNING REGISTER
(1)
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
TUN<5:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-6 Unimplemented: Read as 0
bit 5-0 TUN<5:0>: FRC Oscillator Tuning bits
011111 = Center frequency + 11.625% (8.23 MHz)
011110 = Center frequency + 11.25% (8.20 MHz)
DSC
variant. If the peripheral is present in the device, it is
enabled in the PMD register by default.
Note: If a PMD bit is set, the corresponding
module is disabled after a delay of one
instruction cycle. Similarly, if a PMD bit is
cleared, the corresponding module is
enabled after a delay of one instruction
cycle (assuming the module control regis-
ters are already configured to enable
module operation).
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 177
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 10-1: PMD1: PERIPHERAL MODULE DISABLE CONTROL REGISTER 1
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
T5MD T4MD T3MD T2MD T1MD QEI1MD
(1)
PWMMD
(1)
DCIMD
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
I2C1MD U2MD U1MD SPI2MD SPI1MD C2MD C1MD AD1MD
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 T5MD: Timer5 Module Disable bit
1 = Timer5 module is disabled
0 = Timer5 module is enabled
bit 14 T4MD: Timer4 Module Disable bit
1 = Timer4 module is disabled
0 = Timer4 module is enabled
bit 13 T3MD: Timer3 Module Disable bit
1 = Timer3 module is disabled
0 = Timer3 module is enabled
bit 12 T2MD: Timer2 Module Disable bit
1 = Timer2 module is disabled
0 = Timer2 module is enabled
bit 11 T1MD: Timer1 Module Disable bit
1 = Timer1 module is disabled
0 = Timer1 module is enabled
bit 10 QEI1MD: QEI1 Module Disable bit
(1)
1 = QEI1 module is disabled
0 = QEI1 module is enabled
bit 9 PWMMD: PWM Module Disable bit
(1)
1 = PWM module is disabled
0 = PWM module is enabled
bit 8 DCIMD: DCI Module Disable bit
1 = DCI module is disabled
0 = DCI module is enabled
bit 7 I2C1MD: I2C1 Module Disable bit
1 = I2C1 module is disabled
0 = I2C1 module is enabled
bit 6 U2MD: UART2 Module Disable bit
1 = UART2 module is disabled
0 = UART2 module is enabled
bit 5 U1MD: UART1 Module Disable bit
1 = UART1 module is disabled
0 = UART1 module is enabled
bit 4 SPI2MD: SPI2 Module Disable bit
1 = SPI2 module is disabled
0 = SPI2 module is enabled
Note 1: This bit is available on dsPIC33EPXXXMU806/810/814 devices only.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 178 Preliminary 2009-2011 Microchip Technology Inc.
bit 3 SPI1MD: SPI1 Module Disable bit
1 = SPI1 module is disabled
0 = SPI1 module is enabled
bit 2 C2MD: ECAN2 Module Disable bit
1 = ECAN2 module is disabled
0 = ECAN2 module is enabled
bit 1 C1MD: ECAN1 Module Disable bit
1 = ECAN1 module is disabled
0 = ECAN1 module is enabled
bit 0 AD1MD: ADC1 Module Disable bit
1 = ADC1 module is disabled
0 = ADC1 module is enabled
REGISTER 10-1: PMD1: PERIPHERAL MODULE DISABLE CONTROL REGISTER 1 (CONTINUED)
Note 1: This bit is available on dsPIC33EPXXXMU806/810/814 devices only.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 179
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 10-2: PMD2: PERIPHERAL MODULE DISABLE CONTROL REGISTER 2
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
IC8MD IC7MD IC6MD IC5MD IC4MD IC3MD IC2MD IC1MD
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
OC8MD OC7MD OC6MD OC5MD OC4MD OC3MD OC2MD OC1MD
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 IC8MD: Input Capture 8 Module Disable bit
1 = Input Capture 8 module is disabled
0 = Input Capture 8 module is enabled
bit 14 IC7MD: Input Capture 2 Module Disable bit
1 = Input Capture 7 module is disabled
0 = Input Capture 7 module is enabled
bit 13 IC6MD: Input Capture 6 Module Disable bit
1 = Input Capture 6 module is disabled
0 = Input Capture 6 module is enabled
bit 12 IC5MD: Input Capture 5 Module Disable bit
1 = Input Capture 5 module is disabled
0 = Input Capture 5 module is enabled
bit 11 IC4MD: Input Capture 4 Module Disable bit
1 = Input Capture 4 module is disabled
0 = Input Capture 4 module is enabled
bit 10 IC3MD: Input Capture 3 Module Disable bit
1 = Input Capture 3 module is disabled
0 = Input Capture 3 module is enabled
bit 9 IC2MD: Input Capture 2 Module Disable bit
1 = Input Capture 2 module is disabled
0 = Input Capture 2 module is enabled
bit 8 IC1MD: Input Capture 1 Module Disable bit
1 = Input Capture 1 module is disabled
0 = Input Capture 1 module is enabled
bit 7 OC8MD: Output Compare 8 Module Disable bit
1 = Output Compare 8 module is disabled
0 = Output Compare 8 module is enabled
bit 6 OC7MD: Output Compare 7 Module Disable bit
1 = Output Compare 7 module is disabled
0 = Output Compare 7 module is enabled
bit 5 OC6MD: Output Compare 6 Module Disable bit
1 = Output Compare 6 module is disabled
0 = Output Compare 6 module is enabled
bit 4 OC5MD: Output Compare 5 Module Disable bit
1 = Output Compare 5 module is disabled
0 = Output Compare 5 module is enabled
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 180 Preliminary 2009-2011 Microchip Technology Inc.
bit 3 OC4MD: Output Compare 4 Module Disable bit
1 = Output Compare 4 module is disabled
0 = Output Compare 4 module is enabled
bit 2 OC3MD: Output Compare 3 Module Disable bit
1 = Output Compare 3 module is disabled
0 = Output Compare 3 module is enabled
bit 1 OC2MD: Output Compare 2 Module Disable bit
1 = Output Compare 2 module is disabled
0 = Output Compare 2 module is enabled
bit 0 OC1MD: Output Compare 1 Module Disable bit
1 = Output Compare 1 module is disabled
0 = Output Compare 1 module is enabled
REGISTER 10-2: PMD2: PERIPHERAL MODULE DISABLE CONTROL REGISTER 2 (CONTINUED)
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 181
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 10-3: PMD3: PERIPHERAL MODULE DISABLE CONTROL REGISTER 3
R/W-0 R/W-0 R/W-0 R/W-0 U-0 R/W-0 R/W-0 R/W-0
T9MD T8MD T7MD T6MD CMPMD RTCCMD PMPMD
bit 15 bit 8
R/W-0 U-0 R/W-0 U-0 R/W-0 U-0 R/W-0 R/W-0
CRCMD QEI2MD
(1)
U3MD I2C2MD AD2MD
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 T9MD: Timer9 Module Disable bit
1 = Timer9 module is disabled
0 = Timer9 module is enabled
bit 14 T8MD: Timer8 Module Disable bit
1 = Timer8 module is disabled
0 = Timer8 module is enabled
bit 13 T7MD: Timer7 Module Disable bit
1 = Timer7 module is disabled
0 = Timer7 module is enabled
bit 12 T6MD: Timer6 Module Disable bit
1 = Timer6 module is disabled
0 = Timer6 module is enabled
bit 11 Unimplemented: Read as 0
bit 10 CMPMD: Comparator Module Disable bit
1 = Comparator module is disabled
0 = Comparator module is enabled
bit 9 RTCCMD: RTCC Module Disable bit
1 = RTCC module is disabled
0 = RTCC module is enabled
bit 8 PMPMD: PMP Module Disable bit
1 = PMP module is disabled
0 = PMP module is enabled
bit 7 CRCMD: CRC Module Disable bit
1 = CRC module is disabled
0 = CRC module is enabled
bit 6 Unimplemented: Read as 0
bit 5 QEI2MD: QEI2 Module Disable bit
(1)
1 = QEI2 module is disabled
0 = QEI2 module is enabled
bit 4 Unimplemented: Read as 0
bit 3 U3MD: UART3 Module Disable bit
1 = UART3 module is disabled
0 = UART3 module is enabled
bit 2 Unimplemented: Read as 0
bit 1 I2C2MD: I2C2 Module Disable bit
1 = I2C2 module is disabled
0 = I2C2 module is enabled
bit 0 AD2MD: ADC2 Module Disable bit
1 = ADC2 module is disabled
0 = ADC2 module is enabled
Note 1: This bit is available in dsPIC33EPXXXMU806/810/814 devices only.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 182 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 10-4: PMD4: PERIPHERAL MODULE DISABLE CONTROL REGISTER 4
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
U-0 U-0 R/W-0 U-0 R/W-0 U-0 U-0 R/W-0
U4MD REFOMD USB1MD
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-6 Unimplemented: Read as 0
bit 5 U4MD: UART4 Module Disable bit
1 = UART4 module is disabled
0 = UART4 module is enabled
bit 4 Unimplemented: Read as 0
bit 3 REFOMD: Reference Clock Module Disable bit
1 = Reference Clock module is disabled
0 = Reference Clock module is enabled
bit 2-1 Unimplemented: Read as 0
bit 0 USB1MD: USB Module Disable bit
1 = USB module is disabled
0 = USB module is enabled
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 183
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 10-5: PMD5: PERIPHERAL MODULE DISABLE CONTROL REGISTER 5
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
IC16MD IC15MD IC14MD IC13MD IC12MD IC11MD IC10MD IC9MD
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
OC16MD OC15MD OC14MD OC13MD OC12MD OC11MD OC10MD OC9MD
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 IC16MD: IC16 Module Disable bit
1 = IC16 module is disabled
0 = IC16 module is enabled
bit 14 IC15MD: IC15 Module Disable bit
1 = IC15 module is disabled
0 = IC15 module is enabled
bit 13 IC14MD: IC14 Module Disable bit
1 = IC14 module is disabled
0 = IC14 module is enabled
bit 12 IC13MD: IC13 Module Disable bit
1 = IC13 module is disabled
0 = IC13 module is enabled
bit 11 IC12MD: IC12 Module Disable bit
1 = IC12 module is disabled
0 = IC12 module is enabled
bit 10 IC11MD: IC11 Module Disable bit
1 = IC11 module is disabled
0 = IC11 module is enabled
bit 9 IC10MD: IC10 Module Disable bit
1 = IC10 module is disabled
0 = IC10 module is enabled
bit 8 IC9MD: IC9 Module Disable bit
1 = IC9 module is disabled
0 = IC9 module is enabled
bit 7 OC16MD: OC16 Module Disable bit
1 = OC16 module is disabled
0 = OC16 module is enabled
bit 6 OC15MD: OC15 Module Disable bit
1 = OC15 module is disabled
0 = OC15 module is enabled
bit 5 OC14MD: OC14 Module Disable bit
1 = OC14 module is disabled
0 = OC14 module is enabled
bit 4 OC13MD: OC13 Module Disable bit
1 = OC13 module is disabled
0 = OC13 module is enabled
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 184 Preliminary 2009-2011 Microchip Technology Inc.
bit 3 OC12MD: OC12 Module Disable bit
1 = OC12 module is disabled
0 = OC12 module is enabled
bit 2 OC11MD: OC11 Module Disable bit
1 = OC11 module is disabled
0 = OC11 module is enabled
bit 1 OC10MD: OC10 Module Disable bit
1 = OC10 module is disabled
0 = OC10 module is enabled
bit 0 OC9MD: OC9 Module Disable bit
1 = OC9 module is disabled
0 = OC9 module is enabled
REGISTER 10-5: PMD5: PERIPHERAL MODULE DISABLE CONTROL REGISTER 5 (CONTINUED)
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 185
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 10-6: PMD6: PERIPHERAL MODULE DISABLE CONTROL REGISTER 6
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
PWM7MD
(1)
PWM6MD
(1)
PWM5MD
(1)
PWM4MD
(1)
PWM3MD
(1)
PWM2MD
(1)
PWM1MD
(1)
bit 15 bit 8
U-0 U-0 U-0 U-0 U-0 U-0 R/W-0 R/W-0
SPI4MD SPI3MD
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14 PWM7MD: PWM7 Module Disable bit
(1)
1 = PWM7 module is disabled
0 = PWM7 module is enabled
bit 13 PWM6MD: PWM6 Module Disable bit
(1)
1 = PWM6 module is disabled
0 = PWM6 module is enabled
bit 12 PWM5MD: PWM5 Module Disable bit
(1)
1 = PWM5 module is disabled
0 = PWM5 module is enabled
bit 11 PWM4MD: PWM4 Module Disable bit
(1)
1 = PWM4 module is disabled
0 = PWM4 module is enabled
bit 10 PWM3MD: PWM3 Module Disable bit
(1)
1 = PWM3 module is disabled
0 = PWM3 module is enabled
bit 9 PWM2MD: PWM2 Module Disable bit
(1)
1 = PWM2 module is disabled
0 = PWM2 module is enabled
bit 8 PWM1MD: PWM1 Module Disable bit
(1)
1 = PWM1 module is disabled
0 = PWM1 module is enabled
bit 7-2 Unimplemented: Read as 0
bit 1 SPI4MD: SPI4 Module Disable bit
1 = SPI4 module is disabled
0 = SPI4 module is enabled
bit 0 SPI3MD: SPI3 Module Disable bit
1 = SPI3 module is disabled
0 = SPI3 module is enabled
Note 1: This bit is available in dsPIC33EPXXXMU806/810/814 devices only.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 186 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 10-7: PMD7: PERIPHERAL MODULE DISABLE CONTROL REGISTER 7
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 U-0 U-0 U-0 U-0
DMA12MD DMA8MD DMA4MD DMA0MD
DMA13MD DMA9MD DMA5MD DMA1MD
DMA14MD DMA10MD DMA6MD DMA2MD
DMA11MD DMA7MD DMA3MD
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-8 Unimplemented: Read as 0
bit 7 DMA12MD: DMA12 Module Disable bit
1 = DMA12 module is disabled
0 = DMA12 module is enabled
DMA13MD: DMA13 Module Disable bit
1 = DMA13 module is disabled
0 = DMA13 module is enabled
DMA14MD: DMA14 Module Disable bit
1 = DMA14 module is disabled
0 = DMA14 module is enabled
bit 6 DMA8MD: DMA3 Module Disable bit
1 = DMA8 module is disabled
0 = DMA8 module is enabled
DMA9MD: DMA2 Module Disable bit
1 = DMA9 module is disabled
0 = DMA9 module is enabled
DMA10MD: DMA10 Module Disable bit
1 = DMA10 module is disabled
0 = DMA10 module is enabled
DMA11MD: DMA11 Module Disable bit
1 = DMA11 module is disabled
0 = DMA11 module is enabled
bit 5 DMA4MD: DMA4 Module Disable bit
1 = DMA4 module is disabled
0 = DMA4 module is enabled
DMA5MD: DMA5 Module Disable bit
1 = DMA5 module is disabled
0 = DMA5 module is enabled
DMA6MD: DMA6 Module Disable bit
1 = DMA6 module is disabled
0 = DMA6 module is enabled
DMA7MD: DMA7 Module Disable bit
1 = DMA7 module is disabled
0 = DMA7 module is enabled
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 187
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
bit 4 DMA0MD: DMA0 Module Disable bit
1 = DMA0 module is disabled
0 = DMA0 module is enabled
DMA1MD: DMA1 Module Disable bit
1 = DMA1 module is disabled
0 = DMA1 module is enabled
DMA2MD: DMA2 Module Disable bit
1 = DMA2 module is disabled
0 = DMA2 module is enabled
DMA3MD: DMA3 Module Disable bit
1 = DMA3 module is disabled
0 = DMA3 module is enabled
bit 3-0 Unimplemented: Read as 0
REGISTER 10-7: PMD7: PERIPHERAL MODULE DISABLE CONTROL REGISTER 7 (CONTINUED)
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 188 Preliminary 2009-2011 Microchip Technology Inc.
NOTES:
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 189
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
11.0 I/O PORTS
All of the device pins (except VDD, VSS, MCLR and
OSC1/CLKI) are shared among the peripherals and the
parallel I/O ports. All I/O input ports feature Schmitt
Trigger inputs for improved noise immunity.
11.1 Parallel I/O (PIO) Ports
Generally, a parallel I/O port that shares a pin with a
peripheral is subservient to the peripheral. The
peripherals output buffer data and control signals are
provided to a pair of multiplexers. The multiplexers
select whether the peripheral or the associated port
has ownership of the output data and control signals of
the I/O pin. The logic also prevents loop through, in
which a ports digital output can drive the input of a
peripheral that shares the same pin. Figure 11-1
illustrates how ports are shared with other peripherals
and the associated I/O pin to which they are connected.
When a peripheral is enabled and the peripheral is
actively driving an associated pin, the use of the pin as
a general purpose output pin is disabled. The I/O pin
can be read, but the output driver for the parallel port bit
is disabled. If a peripheral is enabled, but the peripheral
is not actively driving a pin, that pin can be driven by a
port.
All port pins have eight registers directly associated
with their operation as digital I/O. The data direction
register (TRISx) determines whether the pin is an input
or an output. If the data direction bit is a 1, then the pin
is an input. All port pins are defined as inputs after a
Reset. Reads from the latch (LATx) read the latch.
Writes to the latch write the latch. Reads from the port
(PORTx) read the port pins, while writes to the port pins
write the latch.
Any bit and its associated data and control registers
that are not valid for a particular device is disabled.
This means the corresponding LATx and TRISx
registers and the port pin are read as zeros.
When a pin is shared with another peripheral or
function that is defined as an input only, it is
nevertheless regarded as a dedicated port because
there is no other competing source of outputs.
FIGURE 11-1: BLOCK DIAGRAM OF A TYPICAL SHARED PORT STRUCTURE
Note 1: This data sheet summarizes the features
of the dsPIC33EPXXXMU806/810/814
and PIC24EPXXXGU810/814 families of
devices. It is not intended to be a compre-
hensive reference source. To comple-
ment the information in this data sheet,
refer to Section 10. I/O Ports
(DS70598) of the dsPIC33E/PIC24E
Family Reference Manual, which is
available from the Microchip web site
(www.microchip.com).
2: Some registers and associated bits
described in this section may not be
available on all devices. Refer to
Section 4.0 Memory Organization in
this data sheet for device-specific register
and bit information.
Q D
CK
WR LAT +
TRIS Latch
I/O Pin
WR Port
Data Bus
Q D
CK
Data Latch
Read Port
Read TRIS
1
0
1
0
WR TRIS
Peripheral Output Data
Output Enable
Peripheral Input Data
I/O
Peripheral Module
Peripheral Output Enable
PIO Module
Output Multiplexers
Output Data
Input Data
Peripheral Module Enable
Read LAT
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 190 Preliminary 2009-2011 Microchip Technology Inc.
11.1.1 OPEN-DRAIN CONFIGURATION
In addition to the PORT, LAT and TRIS registers for
data control, some port pins can also be individually
configured for either digital or open-drain output. This
is controlled by the Open-Drain Control register,
ODCx, associated with each port. Setting any of the
bits configures the corresponding pin to act as an
open-drain output.
The open-drain feature allows the generation of
outputs higher than VDD (e.g., 5V on a 5V tolerant pin)
by using external pull-up resistors. The maximum
open-drain voltage allowed is the same as the
maximum VIH specification for that pin.
See the Pin Diagrams section for the available pins
and their functionality.
11.2 Configuring Analog and Digital
Port Pins
The ANSELx register controls the operation of the
analog port pins. The port pins that are to function as
analog inputs must have their corresponding ANSEL
and TRIS bits set. In order to use port pins for I/O
functionality with digital modules, such as Timers,
UARTs, etc., the corresponding ANSELx bit must be
cleared.
The ANSELx register has a default value of 0xFFFF;
therefore, all pins that share analog functions are
analog (not digital) by default.
If the TRIS bit is cleared (output) while the ANSELx bit
is set, the digital output level (VOH or VOL) is converted
by an analog peripheral, such as the ADC module or
Comparator module.
When the PORT register is read, all pins configured as
analog input channels are read as cleared (a low level).
Pins configured as digital inputs do not convert an
analog input. Analog levels on any pin defined as a
digital input (including the ANx pins) can cause the
input buffer to consume current that exceeds the
device specifications.
11.2.1 I/O PORT WRITE/READ TIMING
One instruction cycle is required between a port
direction change or port write operation and a read
operation of the same port. Typically this instruction
would be an NOP, as shown in Example 11-1.
11.3 Input Change Notification
The input change notification function of the I/O ports
allows the dsPIC33EPXXXMU806/810/814 and
PIC24EPXXXGU810/814 devices to generate interrupt
requests to the processor in response to a change-of-
state on selected input pins. This feature can detect
input change-of-states even in Sleep mode, when the
clocks are disabled. Every I/O port pin can be selected
(enabled) for generating an interrupt request on a
change-of-state.
Three control registers are associated with the CN
functionality of each I/O port. The CNENx registers
contain the CN interrupt enable control bits for each of
the input pins. Setting any of these bits enables a CN
interrupt for the corresponding pins.
Each I/O pin also has a weak pull-up and a weak
pull-down connected to it. The pull-ups act as a
current source or sink source connected to the pin,
and eliminate the need for external resistors when
push-button or keypad devices are connected. The
pull-ups and pull-downs are enabled separately using
the CNPUx and the CNPDx registers, which contain
the control bits for each of the pins. Setting any of
the control bits enables the weak pull-ups and/or
pull-downs for the corresponding pins.
EXAMPLE 11-1: PORT WRITE/READ
EXAMPLE
Note: Pull-ups and pull-downs on change notifi-
cation pins should always be disabled
when the port pin is configured as a digital
output.
MOV 0xFF00, W0 ; Configure PORTB<15:8>
; as inputs
MOV W0, TRISB ; and PORTB<7:0>
; as outputs
NOP ; Delay 1 cycle
BTSS PORTB, #13 ; Next Instruction
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 191
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
11.4 Peripheral Pin Select
A major challenge in general purpose devices is provid-
ing the largest possible set of peripheral features while
minimizing the conflict of features on I/O pins. The chal-
lenge is even greater on low pin-count devices. In an
application where more than one peripheral needs to
be assigned to a single pin, inconvenient workarounds
in application code or a complete redesign may be the
only option.
Peripheral pin select configuration provides an
alternative to these choices by enabling peripheral set
selection and their placement on a wide range of I/O
pins. By increasing the pinout options available on a
particular device, users can better tailor the device to
their entire application, rather than trimming the
application to fit the device.
The peripheral pin select configuration feature oper-
ates over a fixed subset of digital I/O pins. Users may
independently map the input and/or output of most dig-
ital peripherals to any one of these I/O pins. Peripheral
pin select is performed in software and generally does
not require the device to be reprogrammed. Hardware
safeguards are included that prevent accidental or
spurious changes to the peripheral mapping once it has
been established.
11.4.1 AVAILABLE PINS
The number of available pins is dependent on the
particular device and its pin count. Pins that support the
peripheral pin select feature include the designation
RPn or RPIn in their full pin designation, where RP
designates a remappable function for input or output
and RPI designates a remappable functions for input
only, and n is the remappable pin number.
11.4.2 AVAILABLE PERIPHERALS
The peripherals managed by the peripheral pin select
are all digital-only peripherals. These include general
serial communications (UART and SPI), general pur-
pose timer clock inputs, timer-related peripherals (input
capture and output compare) and interrupt-on-change
inputs.
In comparison, some digital-only peripheral modules
are never included in the peripheral pin select feature.
This is because the peripherals function requires spe-
cial I/O circuitry on a specific port and cannot be easily
connected to multiple pins. These modules include I
2
C
and the PWM. A similar requirement excludes all mod-
ules with analog inputs, such as the A/D converter.
A key difference between remappable and non-remap-
pable peripherals is that remappable peripherals are
not associated with a default I/O pin. The peripheral
must always be assigned to a specific I/O pin before it
can be used. In contrast, non-remappable peripherals
are always available on a default pin, assuming that the
peripheral is active and not conflicting with another
peripheral.
When a remappable peripheral is active on a given I/O
pin, it takes priority over all other digital I/O and digital
communication peripherals associated with the pin.
Priority is given regardless of the type of peripheral that
is mapped. Remappable peripherals never take priority
over any analog functions associated with the pin.
11.4.3 CONTROLLING PERIPHERAL PIN
SELECT
Peripheral pin select features are controlled through
two sets of SFRs: one to map peripheral inputs, and
one to map outputs. Because they are separately con-
trolled, a particular peripherals input and output (if the
peripheral has both) can be placed on any selectable
function pin without constraint.
The association of a peripheral to a peripheral-select-
able pin is handled in two different ways, depending on
whether an input or output is being mapped.
11.4.3.1 INPUT MAPPING
The inputs of the peripheral pin select options are
mapped on the basis of the peripheral. That is, a control
register associated with a peripheral dictates the pin it
will be mapped to. The RPINRx registers are used to
configure peripheral input mapping (see Register 11-1
through Register 11-22). Each register contains sets of
7-bit fields, with each set associated with one of the
remappable peripherals (see Table 11-1). Programming
a given peripherals bit field with an appropriate 7-bit
value maps the RPn/RPIn pin with the corresponding
value to that peripheral (see Table 11-2). For any given
device, the valid range of values for any bit field corre-
sponds to the maximum number of peripheral pin selec-
tions supported by the device.
For example, Figure 11-2 illustrates remappable pin
selection for the U1RX input.
FIGURE 11-2: U1RX REMAPPABLE INPUT
RP0
RP1
RP3
0
1
2
U1RX input
U1RXR<6:0>
to peripheral
RPn/RPIn
n
Note: For input only, peripheral pin select functionality
does not have priority over TRISx settings.
Therefore, when configuring RPn/RPIn pin for
input, the corresponding bit in the TRISx register
must also be configured for input (set to 1).
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 192 Preliminary 2009-2011 Microchip Technology Inc.
TABLE 11-1: SELECTABLE INPUT SOURCES (MAPS INPUT TO FUNCTION)
Input Name
(1)
Function Name Register Configuration Bits
External Interrupt 1 INT1 RPINR0 INT1R<6:0>
External Interrupt 2 INT2 RPINR1 INT2R<6:0>
External Interrupt 3 INT3 RPINR1 INT3R<6:0>
External Interrupt 4 INT4 RPINR2 INT4R<6:0>
Timer2 External Clock T2CK RPINR3 T2CKR<6:0>
Timer3 External Clock T3CK RPINR3 T3CKR<6:0>
Timer4 External Clock T4CK RPINR4 T4CKR<6:0>
Timer5 External Clock T5CK RPINR4 T5CKR<6:0>
Timer6 External Clock T6CK RPINR5 T6CKR<6:0>
Timer7 External Clock T7CK RPINR5 T7CKR<6:0>
Timer8 External Clock T8CK RPINR6 T8CKR<6:0>
Timer9 External Clock T9CK RPINR6 T9CKR<6:0>
Input Capture 1 IC1 RPINR7 IC1R<6:0>
Input Capture 2 IC2 RPINR7 IC2R<6:0>
Input Capture 3 IC3 RPINR8 IC3R<6:0>
Input Capture 4 IC4 RPINR8 IC4R<6:0>
Input Capture 5 IC5 RPINR9 IC5R<6:0>
Input Capture 6 IC6 RPINR9 IC6R<6:0>
Input Capture 7 IC7 RPINR10 IC7R<6:0>
Input Capture 8 IC8 RPINR10 IC8R<6:0>
Output Compare Fault A OCFA RPINR11 OCFAR<6:0>
Output Compare Fault B OCFB RPINR11 OCFBR<6:0>
PMW Fault 1
(2)
FLT1 RPINR12 FLT1R<6:0>
PMW Fault 2
(2)
FLT2 RPINR12 FLT2R<6:0>
PMW Fault 3
(2)
FLT3 RPINR13 FLT3R<6:0>
PMW Fault 4
(2)
FLT4 RPINR13 FLT4R<6:0>
QEI1 Phase A
(2)
QEA1 RPINR14 QEA1R<6:0>
QEI1 Phase A
(2)
QEB1 RPINR14 QEB1R<6:0>
QEI1 Index
(2)
INDX1 RPINR15 INDX1R<6:0>
QEI1 Home
(2)
HOME1 RPINR15 HOM1R<6:0>
QEI2 Phase A
(2)
QEA2 RPINR16 QEA2R<6:0>
QEI2 Phase A
(2)
QEB2 RPINR16 QEB2R<6:0>
QEI2 Index
(2)
INDX2 RPINR17 INDX2R<6:0>
QEI2 Home
(2)
HOME2 RPINR17 HOM2R<6:0>
UART1 Receive U1RX RPINR18 U1RXR<6:0>
UART1 Clear To Send U1CTS RPINR18 U1CTSR<6:0>
UART2 Receive U2RX RPINR19 U2RXR<6:0>
UART2 Clear To Send U2CTS RPINR19 U2CTSR<6:0>
SPI1 Data Input SDI1 RPINR20 SDI1R<6:0>
SPI1 Clock Input SCK1 RPINR20 SCK1R<6:0>
SPI1 Slave Select SS1 RPINR21 SS1R<6:0>
SPI2 Slave Select SS2 RPINR23 SS2R<6:0>
DCI Data Input CSDI RPINR24 CSDIR<6:0>
Note 1: Unless otherwise noted, all inputs use the Schmitt input buffers.
2: This input source is available on dsPIC33EPXXXMU806/810/814 devices only.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 193
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DCI Clock Input CSCKIN RPINR24 CSCKR<6:0>
DCI FSYNC Input COFSIN RPINR25 COFSR<6:0>
CAN1 Receive C1RX RPINR26 C1RXR<6:0>
CAN2 Receive C2RX RPINR26 C2RXR<6:0>
UART3 Receive U3RX RPINR27 U3RXR<6:0>
UART3 Clear To Send U3CTS RPINR27 U3CTSR<6:0>
UART4 Receive U4RX RPINR28 U4RXR<6:0>
UART4 Clear To Send U4CTS RPINR28 U4CTSR<6:0>
SPI3 Data Input SDI3 RPINR29 SDI3R<6:0>
SPI3 Clock Input SCK3 RPINR29 SCK3R<6:0>
SPI3 Slave Select SS3 RPINR30 SS3R<6:0>
SPI4 Data Input SDI4 RPINR31 SDI4R<6:0>
SPI4 Clock Input SCK4 RPINR31 SCK4R<6:0>
SPI4 Slave Select SS4 RPINR32 SS4R<6:0>
Input Capture 9 IC9 RPINR33 IC9R<6:0>
Input Capture 10 IC10 RPINR33 IC10R<6:0>
Input Capture 11 IC11 RPINR34 IC11R<6:0>
Input Capture 12 IC12 RPINR34 IC12R<6:0>
Input Capture 13 IC13 RPINR35 IC13R<6:0>
Input Capture 14 IC14 RPINR35 IC14R<6:0>
Input Capture 15 IC15 RPINR36 IC15R<6:0>
Input Capture 16 IC16 RPINR36 IC16R<6:0>
Output Compare Fault C OCFC RPINR37 OCFCR<6:0>
PWM Fault 5
(2)
FLT5 RPINR42 FLT5R<6:0>
PWM Fault 6
(2)
FLT6 RPINR42 FLT6R<6:0>
PWM Fault 7
(2)
FLT7 RPINR43 FLT7R<6:0>
PWM Dead Time
Compensation 1
(2)
DTCMP1 RPINR38 DTCMP1R<6:0>
PWM Dead Time
Compensation 2
(2)
DTCMP2 RPINR39 DTCMP2R<6:0>
PWM Dead Time
Compensation 3
(2)
DTCMP3 RPINR39 DTCMP3R<6:0>
PWM Dead Time
Compensation 4
(2)
DTCMP4 RPINR40 DTCMP4R<6:0>
PWM Dead Time
Compensation 5
(2)
DTCMP5 RPINR40 DTCMP5R<6:0>
PWM Dead Time
Compensation 6
(2)
DTCMP6 RPINR41 DTCMP6R<6:0>
PWM Dead Time
Compensation 7
(2)
DTCMP7 RPINR41 DTCMP7R<6:0>
PWM Synch Input 1
(2)
SYNCI1 RPINR37 SYNCI1R<6:0>
PWM Synch Input 2
(2)
SYNCI2 RPINR38 SYNCI2R<6:0>
TABLE 11-1: SELECTABLE INPUT SOURCES (MAPS INPUT TO FUNCTION) (CONTINUED)
Input Name
(1)
Function Name Register Configuration Bits
Note 1: Unless otherwise noted, all inputs use the Schmitt input buffers.
2: This input source is available on dsPIC33EPXXXMU806/810/814 devices only.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 194 Preliminary 2009-2011 Microchip Technology Inc.
TABLE 11-2: INPUT PIN SELECTION FOR SELECTABLE INPUT SOURCES
Peripheral Pin Select
Input Register Value
Input/
Output
Pin Assignment
Peripheral Pin Select
Input Register Value
Input/
Output
Pin Assignment
000 0000 I Vss 010 1101 I RPI45
000 0001 I C1OUT
(1)
010 1110 I RPI46
000 0010 I C2OUT
(1)
010 1111 I RPI47
000 0011 I C3OUT
(1)
011 0000 Reserved
000 0100 Reserved 011 0001 I RPI49
000 0101 Reserved 011 0010 I RPI50
000 0110 Reserved 011 0011 I RPI51
000 0111 Reserved 011 0100 I RPI52
000 1000 I FINDX1
(1)
011 0101 Reserved
000 1001 I FHOME1
(1)
011 0110 Reserved
000 1010 I FINDX2
(1)
011 0111 Reserved
000 1011 I FHOME2
(1)
011 1000 Reserved
000 1100 Reserved 011 1001 Reserved
000 1101 Reserved 011 1010 Reserved
000 1110 Reserved 011 1011 Reserved
000 1111 Reserved 011 1100 I RPI60
001 0000 I RPI16 011 1101 I RPI61
001 0001 I RPI17 011 1110 I RPI62
001 0010 I RPI18 011 1111 Reserved
001 0011 I RPI19 100 0000 I/O RP64
001 0100 I RPI20 100 0001 I/O RP65
001 0101 I RPI21 100 0010 I/O RP66
001 0110 I RPI22 100 0011 I/O RP67
001 0111 I RPI23 100 0100 I/O RP68
001 1000 Reserved 100 0101 I/O RP69
001 1001 Reserved 100 0110 I/O RP70
001 1010 Reserved 100 0111 I/O RP71
001 1011 Reserved 100 1000 I RPI72
001 1100 Reserved 100 1001 I RPI73
001 1101 Reserved 100 1010 I RPI74
001 1110 I RPI30 100 1011 I RPI75
001 1111 I RPI31 100 1100 I RPI76
010 0000 I RPI32 100 1101 I RPI77
010 0001 I RPI33 100 1110 I RPI78
010 0010 I RPI34 100 1111 I/O RP79
010 0011 I RPI35 101 0000 I/O RP80
010 0100 I RPI36 101 0001 I RPI81
010 0101 I RPI37 101 0010 I/O RP82
010 0110 I RPI38 101 0011 I RPI83
010 0111 I RPI39 101 0100 I/O RP84
010 1000 I RPI40 101 0101 I/O RP85
010 1001 I RPI41 101 0110 I RPI86
010 1010 I RPI42 101 0111 I/O RP87
010 1011 I RPI43 101 1000 I RPI88
010 1100 I RPI44 101 1001 I RPI89
Note 1: See Section 11.4.3.3 Virtual Connections for more information on selecting this pin assignment.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 195
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
101 1010 Reserved 110 1101 I/O RP109
101 1011 Reserved 110 1110 Reserved
101 1100 Reserved 110 1111 Reserved
101 1101 Reserved 111 0000 I/O RP112
101 1110 Reserved 111 0001 I/O RP113
101 1111 Reserved 111 0010 Reserved
110 0000 I/O RP96 111 0011 Reserved
110 0001 I/O RP97 111 0100 Reserved
110 0010 I/O RP98 111 0101 Reserved
110 0011 I/O RP99 111 0110 I/O RP118
110 0100 I/O RP100 111 0111 I RPI119
110 0101 I/O RP101 111 1000 I/O RP120
110 0110 Reserved 111 1001 I RPI121
110 0111 Reserved 111 1010 Reserved
110 1000 I/O RP104 111 1011 Reserved
110 1001 Reserved 111 1100 I RPI124
110 1010 Reserved 111 1101 I/O RP125
110 1011 Reserved 111 1110 I/O RP126
110 1100 I/O RP108 111 1111 I/O RP127
TABLE 11-2: INPUT PIN SELECTION FOR SELECTABLE INPUT SOURCES (CONTINUED)
Peripheral Pin Select
Input Register Value
Input/
Output
Pin Assignment
Peripheral Pin Select
Input Register Value
Input/
Output
Pin Assignment
Note 1: See Section 11.4.3.3 Virtual Connections for more information on selecting this pin assignment.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 196 Preliminary 2009-2011 Microchip Technology Inc.
11.4.3.2 Output Mapping
In contrast to inputs, the outputs of the peripheral pin
select options are mapped on the basis of the pin. In
this case, a control register associated with a particular
pin dictates the peripheral output to be mapped. The
RPORx registers are used to control output mapping.
Like the RPINRx registers, each register contains sets
of 6 bit fields, with each set associated with one RPn
pin (see Register 11-44 through Register 11-51). The
value of the bit field corresponds to one of the periph-
erals, and that peripherals output is mapped to the pin
(see Table 11-3 and Figure 11-3).
A null output is associated with the output register reset
value of 0. This is done to ensure that remappable out-
puts remain disconnected from all output pins by
default.
FIGURE 11-3: MULTIPLEXING OF
REMAPPABLE OUTPUT
FOR RPn
RPnR<5:0>
0
49
1
Default
U1TX Output
U1RTS Output
2
REFCLK Output
48
QEI2CCMP Output
Output Data
RPn
TABLE 11-3: OUTPUT SELECTION FOR REMAPPABLE PINS (RPn)
Function RPnR<5:0> Output Name
DEFAULT PORT 000000 RPn tied to default pin
U1TX 000001 RPn tied to UART1 transmit
U1RTS 000010 RPn tied to UART1 ready to send
U2TX 000011 RPn tied to UART2 transmit
U2RTS 000100 RPn tied to UART2 ready to send
SDO1 000101 RPn tied to SPI1 data output
SCK1 000110 RPn tied to SPI1 clock output
SS1 000111 RPn tied to SPI1 slave select
SS2 001010 RPn tied to SPI2 slave select
CSDO 001011 RPn tied to DCI data output
CSCK 001100 RPn tied to DCI clock output
COFS 001101 RPn tied to DCI FSYNC output
C1TX 001110 RPn tied to CAN1 transmit
C2TX 001111 RPn tied to CAN2 transmit
OC1 010000 RPn tied to Output Compare 1 output
OC2 010001 RPn tied to Output Compare 2 output
OC3 010010 RPn tied to Output Compare 3 output
OC4 010011 RPn tied to Output Compare 4 output
OC5 010100 RPn tied to Output Compare 5 output
OC6 010101 RPn tied to Output Compare 6 output
OC7 010110 RPn tied to Output Compare 7 output
OC8 010111 RPn tied to Output Compare 8 output
C1OUT 011000 RPn tied to Comparator Output 1
C2OUT 011001 RPn tied to Comparator Output 2
C3OUT 011010 RPn tied to Comparator Output 3
U3TX 011011 RPn tied to UART3 transmit
U3RTS 011100 RPn tied to UART3 ready to send
Note 1: This function is available in dsPIC33EPXXXMU806/810/814 devices only.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 197
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
U4TX 011101 RPn tied to UART4 transmit
U4RTS 011110 RPn tied to UART4 ready to send
SDO3 011111 RPn tied to SPI3 data output
SCK3 100000 RPn tied to SPI3 clock output
SS3 100001 RPn tied to SPI3 slave select
SDO4 100010 RPn tied to SPI4 data output
SCK4 100011 RPn tied to SPI4 clock output
SS4 100100 RPn tied to SPI4 slave select
OC9 100101 RPn tied to Output Compare 9 output
OC10 100110 RPn tied to Output Compare 10 output
OC11 100111 RPn tied to Output Compare 11 output
OC12 101000 RPn tied to Output Compare 12 output
OC13 101001 RPn tied to Output Compare 13 output
OC14 101010 RPn tied to Output Compare 14 output
OC15 101011 RPn tied to Output Compare 15 output
OC16 101100 RPn tied to Output Compare 16 output
SYNCO1
(1)
101101 RPn tied to PWM primary time base sync output
SYNCO2
(1)
101110 RPn tied to PWM secondary time base sync output
QEI1CCMP
(1)
101111 RPn tied to QEI 1 counter comparator output
QEI2CCMP
(1)
110000 RPn tied to QEI 2 counter comparator output
REFCLK 110001 RPn tied to Reference Clock output
TABLE 11-3: OUTPUT SELECTION FOR REMAPPABLE PINS (RPn) (CONTINUED)
Function RPnR<5:0> Output Name
Note 1: This function is available in dsPIC33EPXXXMU806/810/814 devices only.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 198 Preliminary 2009-2011 Microchip Technology Inc.
11.4.3.3 Virtual Connections
The dsPIC33EPXXXMU806/810/814 and
PIC24EPXXXGU810/814 devices support virtual
(internal) connections to the output of the comparator
modules CMP1OUT, CMP2OUT and CMP3OUT (see
Figure 25-1 in Section 25.0 Comparator Module).
In addition, dsPIC33EPXXXMU806/810/814 devices
support virtual connections to the filtered QEI module
inputs FINDX1, FHOME1, FINDX2 and FHOME2 (see
Figure 17-1 in Section 17.0 Quadrature Encoder
Interface (QEI) Module (dsPIC33EPXXXMU806/810/
814 Devices Only).
Virtual connections provide a simple way of inter-
peripheral connection without utilizing a physical pin.
For example, by setting the FLT1R<6:0> bits of the
RPINR12 register to the value of b0000001, the
output of the Analog Comparator CMP1OUT will be
connected to the PWM Fault 1 input, which allows the
Analog Comparator to trigger PWM faults without the
use of an actual physical pin on the device.
Virtual connection to the QEI module allows
peripherals to be connected to the QEI digital filter
input. To utilize this filter, the QEI module must be
enabled, and its inputs must be connected to a physical
RPn/RPIn pin. Example 11-1 illustrates how the input
capture module can be connected to the QEI digital
filter.
11.4.3.4 Mapping Limitations
The control schema of the peripheral select pins is not
limited to a small range of fixed peripheral
configurations. There are no mutual or hardware-
enforced lockouts between any of the peripheral
mapping SFRs. Literally any combination of peripheral
mappings across any or all of the RPn/RPIn pins is
possible. This includes both many-to-one and one-to-
many mappings of peripheral inputs and outputs to
pins. While such mappings may be technically possible
from a configuration point of view, they may not be
supportable from an electrical point of view.
EXAMPLE 11-1: CONNECTING IC1 TO THE HOME1 DIGITAL FILTER INPUT ON PIN 3 OF THE
dsPIC33EP512MU810 DEVICE
RPINR15 = 0x5600; /* Connect the QEI1 HOME1 input to RP86 (pin 3) */
RPINR7 = 0x009; /* Connect the IC1 input to the digital filter on the FHOME1 input */
QEI1IOC = 0x4000; /* Enable the QEI digital filter */
QEI1CON = 0x8000; /* Enable the QEI module */
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 199
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
11.5 Peripheral Pin Select Registers
REGISTER 11-1: RPINR0: PERIPHERAL PIN SELECT INPUT REGISTER 0
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
INT1R<6:0>
bit 15 bit 8
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 INT1R<6:0>: Assign External Interrupt 1 (INT1) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7-0 Unimplemented: Read as 0
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 200 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 11-2: RPINR1: PERIPHERAL PIN SELECT INPUT REGISTER 1
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
INT3R<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
INT2R<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 INT3R<6:0>: Assign External Interrupt 3 (INT3) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 INT2R<6:0>: Assign External Interrupt 2 (INT2) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 201
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 11-3: RPINR2: PERIPHERAL PIN SELECT INPUT REGISTER 2
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
INT4R<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-7 Unimplemented: Read as 0
bit 6-0 INT4R<6:0>: Assign External Interrupt 4 (INT4) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 202 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 11-4: RPINR3: PERIPHERAL PIN SELECT INPUT REGISTER 3
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
T3CKR<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
T2CKR<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 T3CKR<6:0>: Assign Timer3 External Clock (T3CK) to the Corresponding RPn/RPIn pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 T2CKR<6:0>: Assign Timer2 External Clock (T2CK) to the Corresponding RPn/RPIn pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 203
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 11-5: RPINR4: PERIPHERAL PIN SELECT INPUT REGISTER 4
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
T5CKR<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
T4CKR<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 T5CKR<6:0>: Assign Timer5 External Clock (T5CK) to the Corresponding RPn/RPIn pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 T4CKR<6:0>: Assign Timer4 External Clock (T4CK) to the Corresponding RPn/RPIn pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 204 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 11-6: RPINR5: PERIPHERAL PIN SELECT INPUT REGISTER 5
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
T7CKR<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
T6CKR<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 T7CKR<6:0>: Assign Timer7 External Clock (T7CK) to the Corresponding RPn/RPIn pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 T6CKR<6:0>: Assign Timer6 External Clock (T6CK) to the Corresponding RPn/RPIn pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 205
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 11-7: RPINR6: PERIPHERAL PIN SELECT INPUT REGISTER 6
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
T9CKR<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
T8CKR<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 T9CKR<6:0>: Assign Timer9 External Clock (T9CK) to the Corresponding RPn/RPIn pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 T8CKR<6:0>: Assign Timer8 External Clock (T8CK) to the Corresponding RPn/RPIn pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 206 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 11-8: RPINR7: PERIPHERAL PIN SELECT INPUT REGISTER 7
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
IC2R<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
IC1R<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 IC2R<6:0>: Assign Input Capture 2 (IC2) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 IC1R<6:0>: Assign Input Capture 1 (IC1) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 207
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 11-9: RPINR8: PERIPHERAL PIN SELECT INPUT REGISTER 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
IC4R<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
IC3R<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 IC4R<6:0>: Assign Input Capture 4 (IC4) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 IC3R<6:0>: Assign Input Capture 3 (IC3) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 208 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 11-10: RPINR9: PERIPHERAL PIN SELECT INPUT REGISTER 9
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
IC6R<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
IC5R<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 IC6R<6:0>: Assign Input Capture 6 (IC6) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 IC5R<6:0>: Assign Input Capture 5 (IC5) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 209
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 11-11: RPINR10: PERIPHERAL PIN SELECT INPUT REGISTER 10
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
IC8R<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
IC7R<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 IC8R<6:0>: Assign Input Capture 8 (IC8) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 IC7R<6:0>: Assign Input Capture 7 (IC7) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 210 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 11-12: RPINR11: PERIPHERAL PIN SELECT INPUT REGISTER 11
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
OCFBR<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
OCFAR<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 OCFBR<6:0>: Assign Output Compare Fault B (OCFB) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 OCFAR<6:0>: Assign Output Compare Fault A (OCFA) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 211
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 11-13: RPINR12: PERIPHERAL PIN SELECT INPUT REGISTER 12
(dsPIC33EPXXXMU806/810/814 DEVICES ONLY)
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
FLT2R<6:0>
(1)
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
FLT1R<6:0>
(1)
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 FLT2R<6:0>: Assign PWM Fault 2 (FLT2) to the Corresponding RPn/RPIn Pin bits
(1)
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 FLT1R<6:0>: Assign PWM Fault 1 (FLT1) to the Corresponding RPn/RPIn Pin bits
(1)
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
Note 1: These pins are available on dsPIC33EPXXXMU806/810/814 devices only.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 212 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 11-14: RPINR13: PERIPHERAL PIN SELECT INPUT REGISTER 13
(dsPIC33EPXXXMU806/810/814 DEVICES ONLY)
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
FLT4R<6:0>
(1)
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
FLT3R<6:0>
(1)
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 FLT4R<6:0>: Assign PWM Fault 4 (FLT4) to the Corresponding RPn/RPIn Pin bits
(1)
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 FLT3R<4:0>: Assign PWM Fault 3 (FLT3) to the Corresponding RPn/RPIn Pin bits
(1)
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
Note 1: These pins are available on dsPIC33EPXXXMU806/810/814 devices only.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 213
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 11-15: RPINR14: PERIPHERAL PIN SELECT INPUT REGISTER 14
(dsPIC33EPXXXMU806/810/814 DEVICES ONLY)
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
QEB1R<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
QEA1R<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 QEB1R<6:0>: Assign B (QEB) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 QEA1R<6:0>: Assign A (QEA) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 214 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 11-16: RPINR15: PERIPHERAL PIN SELECT INPUT REGISTER 15
(dsPIC33EPXXXMU806/810/814 DEVICES ONLY)
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
HOME1R<6:0>
(1)
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
INDX1R<6:0>
(1)
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 HOME1R<6:0>: Assign QEI1 HOME1 (HOME1) to the Corresponding RPn/RPIn Pin bits
(1)
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 IND1XR<6:0>: Assign QEI1 INDEX1 (INDX1) to the Corresponding RPn/RPIn Pin bits
(1)
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
Note 1: These bits are available on dsPIC33EPXXXMU806/810/814 devices only.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 215
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 11-17: RPINR16: PERIPHERAL PIN SELECT INPUT REGISTER 16
(dsPIC33EPXXXMU806/810/814 DEVICES ONLY)
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
QEB2R<6:0>
(1)
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
QEA2R<6:0>
(1)
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 QEB2R<6:0>: Assign B (QEI2) to the Corresponding RPn/RPIn Pin bits
(1)
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 QEA2R<6:0>: Assign A (QEI2) to the Corresponding RPn/RPIn Pin bits
(1)
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
Note 1: These bits are available on dsPIC33EPXXXMU806/810/814 devices only.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 216 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 11-18: RPINR17: PERIPHERAL PIN SELECT INPUT REGISTER 17
(dsPIC33EPXXXMU806/810/814 DEVICES ONLY)
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
HOME2R<6:0>
(1)
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
INDX2R<6:0>
(1)
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 HOME2R<6:0>: Assign QEI2 HOME2 (HOME2) to the Corresponding RPn/RPIn Pin bits
(1)
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 INDX2R<6:0>: Assign QEI2 INDEX (INDX2) to the Corresponding RPn/RPIn Pin bits
(1)
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
Note 1: These bits are available on dsPIC33EPXXXMU806/810/814 devices only.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 217
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 11-19: RPINR18: PERIPHERAL PIN SELECT INPUT REGISTER 18
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
U1CTSR<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
U1RXR<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 U1CTSR<6:0>: Assign UART1 Clear to Send (U1CTS) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 U1RXR<6:0>: Assign UART1 Receive (U1RX) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 218 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 11-20: RPINR19: PERIPHERAL PIN SELECT INPUT REGISTER 19
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
U2CTSR<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
U2RXR<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 U2CTSR<6:0>: Assign UART2 Clear to Send (U2CTS) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 U2RXR<6:0>: Assign UART2 Receive (U2RX) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 219
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 11-21: RPINR20: PERIPHERAL PIN SELECT INPUT REGISTER 20
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
SCK1R<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
SDI1R<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 SCK1R<6:0>: Assign SPI1 Clock Input (SCK1) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 SDI1R<6:0>: Assign SPI1 Data Input (SDI1) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 220 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 11-22: RPINR21: PERIPHERAL PIN SELECT INPUT REGISTER 21
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
SS1R<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-7 Unimplemented: Read as 0
bit 6-0 SS1R<6:0>: Assign SPI1 Slave Select Input (SS1) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 221
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 11-23: RPINR23: PERIPHERAL PIN SELECT INPUT REGISTER 23
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
SS2R<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-7 Unimplemented: Read as 0
bit 6-0 SS2R<6:0>: Assign SPI2 Slave Select Input (SS2) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 222 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 11-24: RPINR24: PERIPHERAL PIN SELECT INPUT REGISTER 24
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
CSCKR<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
CSDIR<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 CSCKR<6:0>: Assign DCI Clock Input (CSCK) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 CSDIR<6:0>: Assign DCI Data Input (CSDI) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 223
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 11-25: RPINR25: PERIPHERAL PIN SELECT INPUT REGISTER 25
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
COFSR<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-7 Unimplemented: Read as 0
bit 6-0 COFSR<6:0>: Assign DCI FSYNC Input (COFS) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 224 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 11-26: RPINR26: PERIPHERAL PIN SELECT INPUT REGISTER 26
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
C2RXR<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
C1RXR<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 C2RXR<6:0>: Assign CAN2 RX Input (CRX2) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 C1RXR<6:0>: Assign CAN1 RX Input (CRX1) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 225
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 11-27: RPINR27: PERIPHERAL PIN SELECT INPUT REGISTER 27
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
U3CTSR<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
U3RXR<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 U3CTSR<6:0>: Assign UART3 Clear to Send (U3CTS) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 U3RXR<6:0>: Assign UART3 Receive (U3RX) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 226 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 11-28: RPINR28: PERIPHERAL PIN SELECT INPUT REGISTER 28
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
U4CTSR<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
U4RXR<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 U4CTSR<6:0>: Assign UART4 Clear to Send (U4CTS) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 U4RXR<6:0>: Assign UART4 Receive (U4RX) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 227
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 11-29: RPINR29: PERIPHERAL PIN SELECT INPUT REGISTER 29
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
SCK3R<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
SDI3R<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 SCK3R<6:0>: Assign SPI3 Clock Input (SCK3) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 SDI3R<6:0>: Assign SPI3 Data Input (SDI3) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 228 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 11-30: RPINR30: PERIPHERAL PIN SELECT INPUT REGISTER 30
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
SS3R<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-7 Unimplemented: Read as 0
bit 6-0 SS3R<6:0>: Assign SPI3 Slave Select Input (SS3) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 229
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 11-31: RPINR31: PERIPHERAL PIN SELECT INPUT REGISTER 31
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
SCK4R<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
SDI4R<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 SCK4R<6:0>: Assign SPI4 Clock Input (SCK4) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 SDI4R<6:0>: Assign SPI4 Data Input (SDI4) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 230 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 11-32: RPINR32: PERIPHERAL PIN SELECT INPUT REGISTER 32
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
SS4R<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-7 Unimplemented: Read as 0
bit 6-0 SS4R<6:0>: Assign SPI4 Slave Select Input (SS4) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 231
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 11-33: RPINR33: PERIPHERAL PIN SELECT INPUT REGISTER 33
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
IC10R<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
IC9R<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 IC10R<6:0>: Assign Input Capture 10 (IC10) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 IC9R<6:0>: Assign Input Capture 9 (IC9) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 232 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 11-34: RPINR34: PERIPHERAL PIN SELECT INPUT REGISTER 34
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
IC12R<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
IC11R<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 IC12R<6:0>: Assign Input Capture 12 (IC12) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 IC11R<6:0>: Assign Input Capture 11 (IC11) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 233
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 11-35: RPINR35: PERIPHERAL PIN SELECT INPUT REGISTER 35
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
IC14R<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
IC13R<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 IC14R<6:0>: Assign Input Capture 14 (IC14) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 IC13R<6:0>: Assign Input Capture 13 (IC13) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 234 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 11-36: RPINR36: PERIPHERAL PIN SELECT INPUT REGISTER 36
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
IC16R<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
IC15R<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 IC16R<6:0>: Assign Input Capture 16 (IC16) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 IC15R<6:0>: Assign Input Capture 15 (IC15) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 235
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 11-37: RPINR37: PERIPHERAL PIN SELECT INPUT REGISTER 37
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
SYNCI1R<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
OCFCR<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 SYNCI1R<6:0>: Assign PWM Synchronization Input 1 to the Corresponding RPn/RPIn Pin bits.
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 OCFCR<6:0>: Assign Output Fault C (OCFC) to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 236 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 11-38: RPINR38: PERIPHERAL PIN SELECT INPUT REGISTER 38
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
DTCMP1R<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
SYNCI2R<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 DTCMP1R<6:0>: Assign PWM Dead Time Compensation Input 1 to the Corresponding RPn/RPIn Pin
bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 SYNCI2R<6:0>: Assign PWM Synchronization Input 2 to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 237
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 11-39: RPINR39: PERIPHERAL PIN SELECT INPUT REGISTER 39
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
DTCMP3R<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
DTCMP2R<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 DTCMP3R<6:0>: Assign PWM Dead Time Compensation Input 3 to the Corresponding RPn/RPIn Pin
bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 DTCMP2R<6:0>: Assign PWM Dead Time Compensation Input 2 to the Corresponding RPn/RPIn Pin
bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 238 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 11-40: RPINR40: PERIPHERAL PIN SELECT INPUT REGISTER 40
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
DTCMP5R<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
DTCMP4R<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 DTCMP5R<6:0>: Assign PWM Dead Time Compensation Input 5 to the Corresponding RPn/RPIn Pin
bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 DTCMP4R<6:0>: Assign PWM Dead Time Compensation Input 4 to the Corresponding RPn/RPIn Pin
bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 239
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 11-41: RPINR41: PERIPHERAL PIN SELECT INPUT REGISTER 41
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
DTCMP7R<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
DTCMP6R<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 DTCMP7R<6:0>: Assign PWM Dead Time Compensation Input 7 to the Corresponding RPn/RPIn Pin
bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 DTCMP6R<6:0>: Assign PWM Dead Time Compensation Input 6 to the Corresponding RPn/RPIn Pin
bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 240 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 11-42: RPINR42: PERIPHERAL PIN SELECT INPUT REGISTER 42
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
FLT6R<6:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
FLT5R<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14-8 FLT6R<6:0>: Assign PWM Fault 6 to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
bit 7 Unimplemented: Read as 0
bit 6-0 FLT5R<6:0>: Assign PWM Fault 5 to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 241
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 11-43: RPINR43: PERIPHERAL PIN SELECT INPUT REGISTER 43
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
FLT7R<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-7 Unimplemented: Read as 0
bit 6-0 FLT7R<6:0>: Assign PWM Fault 7 to the Corresponding RPn/RPIn Pin bits
(see Table 11-2 for input pin selection numbers)
1111111 = Input tied to RP127
.
.
.
0000001 = Input tied to CMP1
0000000 = Input tied to VSS
REGISTER 11-44: RPOR0: PERIPHERAL PIN SELECT OUTPUT REGISTER 0
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP65R<5:0>
bit 15 bit 8
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP64R<5:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-14 Unimplemented: Read as 0
bit 13-8 RP65R<5:0>: Peripheral Output Function is Assigned to RP65 Output Pin bits (see Table 11-3 for
peripheral function numbers)
bit 7-6 Unimplemented: Read as 0
bit 5-0 RP64R<5:0>: Peripheral Output Function is Assigned to RP64 Output Pin bits (see Table 11-3 for
peripheral function numbers)
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 242 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 11-45: RPOR1: PERIPHERAL PIN SELECT OUTPUT REGISTER 1
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP67R<5:0>
bit 15 bit 8
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP66R<5:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-14 Unimplemented: Read as 0
bit 13-8 RP67R<5:0>: Peripheral Output Function is Assigned to RP67 Output Pin bits (see Table 11-3 for
peripheral function numbers)
bit 7-6 Unimplemented: Read as 0
bit 5-0 RP66R<5:0>: Peripheral Output Function is Assigned to RP66 Output Pin bits (see Table 11-3 for
peripheral function numbers)
REGISTER 11-46: RPOR2: PERIPHERAL PIN SELECT OUTPUT REGISTER 2
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP69R<5:0>
bit 15 bit 8
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP68R<5:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-14 Unimplemented: Read as 0
bit 13-8 RP69R<5:0>: Peripheral Output Function is Assigned to RP69 Output Pin bits (see Table 11-3 for
peripheral function numbers)
bit 7-6 Unimplemented: Read as 0
bit 5-0 RP68R<5:0>: Peripheral Output Function is Assigned to RP68 Output Pin bits (see Table 11-3 for
peripheral function numbers)
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 243
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 11-47: RPOR3: PERIPHERAL PIN SELECT OUTPUT REGISTER 3
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP71R<5:0>
bit 15 bit 8
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP70R<5:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-14 Unimplemented: Read as 0
bit 13-8 RP71R<5:0>: Peripheral Output Function is Assigned to RP71 Output Pin bits (see Table 11-3 for
peripheral function numbers)
bit 7-6 Unimplemented: Read as 0
bit 5-0 RP70R<5:0>: Peripheral Output Function is Assigned to RP70 Output Pin bits (see Table 11-3 for
peripheral function numbers)
REGISTER 11-48: RPOR4: PERIPHERAL PIN SELECT OUTPUT REGISTER 4
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP80R<5:0>
bit 15 bit 8
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP79R<5:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-14 Unimplemented: Read as 0
bit 13-8 RP80R<5:0>: Peripheral Output Function is Assigned to RP80 Output Pin bits (see Table 11-3 for
peripheral function numbers)
bit 7-6 Unimplemented: Read as 0
bit 5-0 RP79R<5:0>: Peripheral Output Function is Assigned to RP79 Output Pin bits (see Table 11-3 for
peripheral function numbers)
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 244 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 11-49: RPOR5: PERIPHERAL PIN SELECT OUTPUT REGISTER 5
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP84R<5:0>
bit 15 bit 8
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP82R<5:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-14 Unimplemented: Read as 0
bit 13-8 RP84R<5:0>: Peripheral Output Function is Assigned to RP84 Output Pin bits (see Table 11-3 for
peripheral function numbers)
bit 7-6 Unimplemented: Read as 0
bit 5-0 RP82R<5:0>: Peripheral Output Function is Assigned to RP82 Output Pin bits (see Table 11-3 for
peripheral function numbers)
REGISTER 11-50: RPOR6: PERIPHERAL PIN SELECT OUTPUT REGISTER 6
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP87R<5:0>
bit 15 bit 8
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP85R<5:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-14 Unimplemented: Read as 0
bit 13-8 RP87R<5:0>: Peripheral Output Function is Assigned to RP87 Output Pin bits (see Table 11-3 for
peripheral function numbers)
bit 7-6 Unimplemented: Read as 0
bit 5-0 RP85R<5:0>: Peripheral Output Function is Assigned to RP85 Output Pin bits (see Table 11-3 for
peripheral function numbers)
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 245
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 11-51: RPOR7: PERIPHERAL PIN SELECT OUTPUT REGISTER 7
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP97R<5:0>
bit 15 bit 8
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP96R<5:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-14 Unimplemented: Read as 0
bit 13-8 RP97R<5:0>: Peripheral Output Function is Assigned to RP97 Output Pin bits (see Table 11-3 for
peripheral function numbers)
bit 7-6 Unimplemented: Read as 0
bit 5-0 RP96R<5:0>: Peripheral Output Function is Assigned to RP96 Output Pin bits (see Table 11-3 for
peripheral function numbers)
REGISTER 11-52: RPOR8: PERIPHERAL PIN SELECT OUTPUT REGISTER 8
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP99R<5:0>
bit 15 bit 8
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP98R<5:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-14 Unimplemented: Read as 0
bit 13-8 RP99R<5:0>: Peripheral Output Function is Assigned to RP99 Output Pin bits (see Table 11-3 for
peripheral function numbers)
bit 7-6 Unimplemented: Read as 0
bit 5-0 RP98R<5:0>: Peripheral Output Function is Assigned to RP98 Output Pin bits (see Table 11-3 for
peripheral function numbers)
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 246 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 11-53: RPOR9: PERIPHERAL PIN SELECT OUTPUT REGISTER 9
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP101R<5:0>
bit 15 bit 8
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP100R<5:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-14 Unimplemented: Read as 0
bit 13-8 RP101R<5:0>: Peripheral Output Function is Assigned to RP101Output Pin bits (see Table 11-3 for
peripheral function numbers)
bit 7-6 Unimplemented: Read as 0
bit 5-0 RP100R<5:0>: Peripheral Output Function is Assigned to RP100 Output Pin bits (see Table 11-3 for
peripheral function numbers)
REGISTER 11-54: RPOR11: PERIPHERAL PIN SELECT OUTPUT REGISTER 11
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP108R<5:0>
bit 15 bit 8
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP104R<5:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-14 Unimplemented: Read as 0
bit 13-8 RP108R<5:0>: Peripheral Output Function is Assigned to RP108 Output Pin bits (see Table 11-3 for
peripheral function numbers)
bit 7-6 Unimplemented: Read as 0
bit 5-0 RP104R<5:0>: Peripheral Output Function is Assigned to RP104 Output Pin bits (see Table 11-3 for
peripheral function numbers)
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 247
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 11-55: RPOR12: PERIPHERAL PIN SELECT OUTPUT REGISTER 12
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP112R<5:0>
bit 15 bit 8
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP109R<5:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-14 Unimplemented: Read as 0
bit 13-8 RP112R<5:0>: Peripheral Output Function is Assigned to RP112 Output Pin bits (see Table 11-3 for
peripheral function numbers)
bit 7-6 Unimplemented: Read as 0
bit 5-0 RP109R<5:0>: Peripheral Output Function is Assigned to RP109 Output Pin bits (see Table 11-3 for
peripheral function numbers)
REGISTER 11-56: RPOR13: PERIPHERAL PIN SELECT OUTPUT REGISTER 13
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP118R<5:0>
bit 15 bit 8
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP113R<5:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-14 Unimplemented: Read as 0
bit 13-8 RP118R<5:0>: Peripheral Output Function is Assigned to RP118 Output Pin bits (see Table 11-3 for
peripheral function numbers)
bit 7-6 Unimplemented: Read as 0
bit 5-0 RP113R<5:0>: Peripheral Output Function is Assigned to RP113 Output Pin bits (see Table 11-3 for
peripheral function numbers)
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 248 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 11-57: RPOR14: PERIPHERAL PIN SELECT OUTPUT REGISTER 14
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP125R<5:0>
bit 15 bit 8
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP120R<5:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-14 Unimplemented: Read as 0
bit 13-8 RP125R<5:0>: Peripheral Output Function is Assigned to RP125 Output Pin bits (see Table 11-3 for
peripheral function numbers)
bit 7-6 Unimplemented: Read as 0
bit 5-0 RP120R<5:0>: Peripheral Output Function is Assigned to RP120 Output Pin bits (see Table 11-3 for
peripheral function numbers)
REGISTER 11-58: RPOR15: PERIPHERAL PIN SELECT OUTPUT REGISTER 15
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP127R<5:0>
bit 15 bit 8
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
RP126R<5:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-14 Unimplemented: Read as 0
bit 13-8 RP127R<5:0>: Peripheral Output Function is Assigned to RP127 Output Pin bits (see Table 11-3 for
peripheral function numbers)
bit 7-6 Unimplemented: Read as 0
bit 5-0 RP126R<5:0>: Peripheral Output Function is Assigned to RP126 Output Pin bits (see Table 11-3 for
peripheral function numbers)
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 249
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
12.0 TIMER1
The Timer1 module is a 16-bit timer, which can serve
as the time counter for the real-time clock, or operate
as a free-running interval timer/counter.
The Timer1 module has the following unique features
over other timers:
Can be operated from the low-power 32 kHz
crystal oscillator available on the device.
Can be operated in Asynchronous Counter mode
from an external clock source.
The external clock input (T1CK) can optionally be
synchronized to the internal device clock and the
clock synchronization is performed after the
prescaler.
The unique features of Timer1 allow it to be used for
Real Time Clock (RTC) applications. A block diagram
of Timer1 is shown in Figure 12-1.
The Timer1 module can operate in one of the following
modes:
Timer mode
Gated Timer mode
Synchronous Counter mode
Asynchronous Counter mode
In Timer and Gated Timer modes, the input clock is
derived from the internal instruction cycle clock (FCY).
In Synchronous and Asynchronous Counter modes,
the input clock is derived from the external clock input
at the T1CK pin.
The Timer modes are determined by the following bits:
Timer Clock Source Control bit (TCS): T1CON<1>
Timer Synchronization Control bit (TSYNC):
T1CON<2>
Timer Gate Control bit (TGATE): T1CON<6>
Timer control bit setting for different operating modes
are given in the Table 12-1.
TABLE 12-1: TIMER MODE SETTINGS
FIGURE 12-1: 16-BIT TIMER1 MODULE BLOCK DIAGRAM
Note 1: This data sheet summarizes the features
of the dsPIC33EPXXXMU806/810/814
and PIC24EPXXXGU810/814 families of
devices. It is not intended to be a
comprehensive reference source. To
complement the information in this data
sheet, refer to Section 11. Timers
(DS70362) of the dsPIC33E/PIC24E
Family Reference Manual, which is
available from the Microchip web site
(www.microchip.com).
2: Some registers and associated bits
described in this section may not be
available on all devices. Refer to
Section 4.0 Memory Organization in
this data sheet for device-specific register
and bit information.
Mode TCS TGATE TSYNC
Timer 0 0 x
Gated timer 0 1 x
Synchronous
counter
1 x 1
Asynchronous
counter
1 x 0
TGATE
TCS
00
10
x1
TMR1
Comparator
PR1
TGATE
Set T1IF flag
0
1
TSYNC
1
0
Sync
Equal
Reset
SOSCI
SOSCO/
T1CK
Prescaler
(/n)
TCKPS<1:0>
Gate
Sync
FP
(1)
Falling Edge
Detect
Prescaler
(/n)
TCKPS<1:0>
LPOSCEN
(2)
Note 1: FP is the peripheral clock.
2: See Section 9.0 Oscillator Configuration for information on enabling the Secondary Oscillator (SOSC).
Latch
Data
CLK
T1CLK
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 250 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 12-1: T1CON: TIMER1 CONTROL REGISTER
R/W-0 U-0 R/W-0 U-0 U-0 U-0 U-0 U-0
TON
(1)
TSIDL
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 U-0 R/W-0 R/W-0 U-0
TGATE TCKPS<1:0> TSYNC
(1)
TCS
(1)
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 TON: Timer1 On bit
1 = Starts 16-bit Timer1
0 = Stops 16-bit Timer1
bit 14 Unimplemented: Read as 0
bit 13 TSIDL: Stop in Idle Mode bit
1 = Discontinue module operation when device enters Idle mode
0 = Continue module operation in Idle mode
bit 12-7 Unimplemented: Read as 0
bit 6 TGATE: Timer1 Gated Time Accumulation Enable bit
When TCS = 1:
This bit is ignored.
When TCS = 0:
1 = Gated time accumulation enabled
0 = Gated time accumulation disabled
bit 5-4 TCKPS<1:0> Timer1 Input Clock Prescale Select bits
11 = 1:256
10 = 1:64
01 = 1:8
00 = 1:1
bit 3 Unimplemented: Read as 0
bit 2 TSYNC: Timer1 External Clock Input Synchronization Select bit
When TCS = 1:
1 = Synchronize external clock input
0 = Do not synchronize external clock input
When TCS = 0:
This bit is ignored.
bit 1 TCS: Timer1 Clock Source Select bit
1 = External clock from pin T1CK (on the rising edge)
0 = Internal clock (FP)
bit 0 Unimplemented: Read as 0
Note 1: When Timer1 is enabled in external synchronous counter mode (TCS = 1, TSYNC = 1, TON = 1), any
attempts by user software to write to the TMR1 register is ignored.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 251
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
13.0 TIMER2/3, TIMER4/5, TIMER6/7
AND TIMER8/9
The Timer2/3, Timer4/5, Timer6/7 and Timer8/9
modules are 32-bit timers, which can also be
configured as four independent 16-bit timers with
selectable operating modes.
As a 32-bit timer, Timer2/3, Timer4/5, Timer6/7 and
Timer8/9 operate in three modes:
Two Independent 16-bit Timers (e.g., Timer2 and
Timer3) with all 16-bit operating modes (except
Asynchronous Counter mode)
Single 32-bit Timer
Single 32-bit Synchronous Counter
They also support these features:
Timer Gate Operation
Selectable Prescaler Settings
Timer Operation during Idle and Sleep modes
Interrupt on a 32-bit Period Register Match
Time Base for Input Capture and Output Compare
Modules (Timer2 and Timer3 only)
ADC1 Event Trigger (Timer2/3 only)
ADC2 Event Trigger (Timer4/5 only)
Individually, all eight of the 16-bit timers can function as
synchronous timers or counters. They also offer the
features listed above, except for the event trigger; this
is implemented only with Timer2/3. The operating
modes and enabled features are determined by setting
the appropriate bit(s) in the T2CON, T3CON, T4CON,
T5CON, T6CON, T7CON, T8CON and T9CON
registers. T2CON, T4CON, T6CON and T8CON are
shown in generic form in Register 13-1. T3CON,
T5CON, T7CON and T9CON are shown in
Register 13-2.
For 32-bit timer/counter operation, Timer2, Timer4,
Timer6 or Timer8 is the least significant word; Timer3,
Timer5, Timer7 or Timer9 is the most significant word
of the 32-bit timers.
A block diagram for a 32-bit timer pair (Timer4/5)
example is shown in Figure 13-1 and a timer (Timer4)
operating in 16-bit mode example is shown in
Figure 13-2.
Note 1: This data sheet summarizes the features
of the dsPIC33EPXXXMU806/810/814
and PIC24EPXXXGU810/814 family of
devices. It is not intended to be a
comprehensive reference source. To
complement the information in this data
sheet, refer to Section 11. Timers
(DS70362) of the dsPIC33E/PIC24E
Family Reference Manual, which is
available from the Microchip web site
(www.microchip.com).
2: Some registers and associated bits
described in this section may not be
available on all devices. Refer to
Section 4.0 Memory Organization in
this data sheet for device-specific register
and bit information.
Note: For 32-bit operation, T3CON, T5CON,
T7CON and T9CON control bits are
ignored. Only T2CON, T4CON, T6CON
and T8CON control bits are used for setup
and control. Timer2, Timer4, Timer6 and
Timer8 clock and gate inputs are utilized
for the 32-bit timer modules, but an
interrupt is generated with the Timer3,
Timer5, Ttimer7 and Timer9 interrupt
flags.
Note: Only Timer2, 3, 4 and 5 can trigger a DMA
data transfer.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 252 Preliminary 2009-2011 Microchip Technology Inc.
FIGURE 13-1: TYPE B TIMER BLOCK DIAGRAM (x = 2, 4, 6, AND 8)
FIGURE 13-2: TYPE C TIMER BLOCK DIAGRAM (x = 3, 5, 7, AND 9)
TGATE
TCS
00
10
x1
TMRx
Comparator
PRx
TGATE
Set TxIF flag
0
1
Sync
Equal
Reset
TxCK
Prescaler
(/n)
TCKPS<1:0>
Gate
Sync
FP
(1)
Falling Edge
Detect
Prescaler
(/n)
TCKPS<1:0>
Note 1: FP is the peripheral clock.
Latch
Data
CLK
TxCLK
TGATE
TCS
00
10
x1
TMRx
Comparator
PRx
TGATE
Set TxIF flag
0
1
Sync
Equal
Reset
TxCK
Prescaler
(/n)
TCKPS<1:0>
Gate
Sync
FP
(1)
Falling Edge
Detect
Prescaler
(/n)
TCKPS<1:0>
Note 1: FP is the peripheral clock.
2: The ADC trigger is available on TMR3 and TMR5 only.
Latch
Data
CLK
TxCLK
ADC Start of
Conversion Trigger
(2)
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 253
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
FIGURE 13-3: TYPE B/TYPE C TIMER PAIR BLOCK DIAGRAM (32-BIT TIMER)
TGATE
TCS
00
10
x1
TMRx
Comparator
TGATE
Set TyIF flag
0
1
Sync
Equal
Reset
TxCK
Prescaler
(/n)
TCKPS<1:0>
Gate
Sync
FP
(1)
Falling Edge
Detect
Prescaler
(/n)
TCKPS<1:0>
Note 1: THE ADC trigger is available only on the TMR3:TMR2 andTMR5:TMR4 32-bit timer pairs.
2: Timerx is a Type B timer (x = 2, 4, 6 and 8).
3: Timery is a Type C timer (x = 3, 5, 7 and 9).
Latch
Data
CLK
TMRy
ADC
PRx PRy
TMRyHLD
Data Bus<15:0>
msw lsw
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 254 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 13-1: TxCON (T2CON, T4CON, T6CON OR T8CON) CONTROL REGISTER
R/W-0 U-0 R/W-0 U-0 U-0 U-0 U-0 U-0
TON TSIDL
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 U-0 R/W-0 U-0
TGATE TCKPS<1:0> T32 TCS
(1)
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 TON: Timerx On bit
When T32 = 1:
1 = Starts 32-bit Timerx/y
0 = Stops 32-bit Timerx/y
When T32 = 0:
1 = Starts 16-bit Timerx
0 = Stops 16-bit Timerx
bit 14 Unimplemented: Read as 0
bit 13 TSIDL: Stop in Idle Mode bit
1 = Discontinue module operation when device enters Idle mode
0 = Continue module operation in Idle mode
bit 12-7 Unimplemented: Read as 0
bit 6 TGATE: Timerx Gated Time Accumulation Enable bit
When TCS = 1:
This bit is ignored.
When TCS = 0:
1 = Gated time accumulation enabled
0 = Gated time accumulation disabled
bit 5-4 TCKPS<1:0>: Timerx Input Clock Prescale Select bits
11 = 1:256
10 = 1:64
01 = 1:8
00 = 1:1
bit 3 T32: 32-bit Timer Mode Select bit
1 = Timerx and Timery form a single 32-bit timer
0 = Timerx and Timery act as two 16-bit timers
bit 2 Unimplemented: Read as 0
bit 1 TCS: Timerx Clock Source Select bit
(1)
1 = External clock from pin TxCK (on the rising edge)
0 = Internal clock (FP)
bit 0 Unimplemented: Read as 0
Note 1: The TxCK pin is not available on all timers. Refer to the Pin Diagrams section for the available pins.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 255
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 13-2: TyCON (T3CON, T5CON, T7CON OR T9CON) CONTROL REGISTER
R/W-0 U-0 R/W-0 U-0 U-0 U-0 U-0 U-0
TON
(1)
TSIDL
(2)
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 U-0 U-0 R/W-0 U-0
TGATE
(1)
TCKPS<1:0>
(1)
TCS
(1,3)
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 TON: Timery On bit
(1)
1 = Starts 16-bit Timery
0 = Stops 16-bit Timery
bit 14 Unimplemented: Read as 0
bit 13 TSIDL: Stop in Idle Mode bit
(2)
1 = Discontinue module operation when device enters Idle mode
0 = Continue module operation in Idle mode
bit 12-7 Unimplemented: Read as 0
bit 6 TGATE: Timery Gated Time Accumulation Enable bit
(1)
When TCS = 1:
This bit is ignored.
When TCS = 0:
1 = Gated time accumulation enabled
0 = Gated time accumulation disabled
bit 5-4 TCKPS<1:0>: Timery Input Clock Prescale Select bits
(1)
11 = 1:256
10 = 1:64
01 = 1:8
00 = 1:1
bit 3-2 Unimplemented: Read as 0
bit 1 TCS: Timery Clock Source Select bit
(1,3)
1 = External clock from pin TyCK (on the rising edge)
0 = Internal clock (FP)
bit 0 Unimplemented: Read as 0
Note 1: When 32-bit operation is enabled (T2CON<3> = 1), these bits have no effect on Timery operation; all timer
functions are set through TxCON.
2: When 32-bit timer operation is enabled (T32 = 1) in the Timer Control register (TxCON<3>), the TSIDL bit
must be cleared to operate the 32-bit timer in Idle mode.
3: The TyCK pin is not available on all timers. See Pin Diagrams section for the available pins.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 256 Preliminary 2009-2011 Microchip Technology Inc.
NOTES:
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 257
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
14.0 INPUT CAPTURE
The Input Capture module is useful in applications
requiring frequency (period) and pulse measurement.
The dsPIC33EPXXXMU806/810/814 and
PIC24EPXXXGU810/814 devices support up to 16
input capture channels.
Key features of the Input Capture module include:
Hardware-configurable for 32-bit operation in all
modes by cascading two adjacent modules
Synchronous and Trigger modes of output
compare operation, with up to 30 user-selectable
trigger/sync sources available
A 4-level FIFO buffer for capturing and holding
timer values for several events
Configurable interrupt generation
Up to six clock sources available for each module,
driving a separate internal 16-bit counter
FIGURE 14-1: INPUT CAPTURE MODULE BLOCK DIAGRAM
Note 1: This data sheet summarizes the features
of the dsPIC33EPXXXMU806/810/814
and PIC24EPXXXGU810/814 families of
devices. It is not intended to be a
comprehensive reference source. To
complement the information in this data
sheet, refer to Section 12. Input Cap-
ture (DS70352) of the dsPIC33E/
PIC24E Family Reference Manual,
which is available from the Microchip web
site (www.microchip.com).
2: Some registers and associated bits
described in this section may not be
available on all devices. Refer to
Section 4.0 Memory Organization in
this data sheet for device-specific register
and bit information.
Note: Only IC1, IC2, IC3 and IC4 can trigger a
DMA data transfer. If DMA data transfers
are required, the FIFO buffer size must be
set to 1 (ICI<1:0> = 00)
ICxBUF
4-Level FIFO Buffer
ICx Pin
ICM<2:0>
Set ICxIF Edge Detect Logic
ICI<1:0>
ICOV, ICBNE
Interrupt
Logic
System Bus
Prescaler
Counter
1:1/4/16
and
Clock Synchronizer
Event and
Trigger and
Sync Logic
Clock
Select
IC Clock
Sources
Trigger and
Sync Sources
ICTSEL<2:0>
SYNCSEL<4:0>
Trigger
(1)
16
16
16
ICxTMR
Increment
Reset
Note 1: The Trigger/Sync source is enabled by default and is set to Timer3 as a source. This timer must be enabled for
proper ICx module operation or the Trigger/Sync source must be changed to another source option.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 258 Preliminary 2009-2011 Microchip Technology Inc.
14.1 Input Capture Registers
REGISTER 14-1: ICxCON1: INPUT CAPTURE x CONTROL REGISTER 1
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 U-0 U-0
ICSIDL ICTSEL<2:0>
bit 15 bit 8
U-0 R/W-0 R/W-0 R/HC/HS-0 R/HC/HS-0 R/W-0 R/W-0 R/W-0
ICI<1:0> ICOV ICBNE ICM<2:0>
bit 7 bit 0
Legend:
R = Readable bit HC = Cleared by Hardware HS = Set by Hardware 0 = Bit is cleared
-n = Value at POR W = Writable bit U = Unimplemented bit, read as 0
bit 15-14 Unimplemented: Read as 0
bit 13 ICSIDL: Input Capture Stop in Idle Control bit
1 = Input capture will Halt in CPU Idle mode
0 = Input capture will continue to operate in CPU Idle mode
bit 12-10 ICTSEL<12:10>: Input Capture Timer Select bits
111 = Peripheral clock (FP) is the clock source of the ICx
110 = Reserved
101 = Reserved
100 = Clock source of Timer1 is the clock source of the ICx (only the synchronous clock is supported)
011 = Clock source of Timer5 is the clock source of the ICx
010 = Clock source of Timer4 is the clock source of the ICx
001 = Clock source of Timer2 is the clock source of the ICx
000 = Clock source of Timer3 is the clock source of the ICx
bit 9-7 Unimplemented: Read as 0
bit 6-5 ICI<1:0>: Number of Captures per Interrupt Select bits
(this field is not used if ICM<2:0> = 001 or 111)
11 = Interrupt on every fourth capture event
10 = Interrupt on every third capture event
01 = Interrupt on every second capture event
00 = Interrupt on every capture event
bit 4 ICOV: Input Capture Overflow Status Flag bit (read-only)
1 = Input capture buffer overflow occurred
0 = No input capture buffer overflow occurred
bit 3 ICBNE: Input Capture Buffer Not Empty Status bit (read-only)
1 = Input capture buffer is not empty, at least one more capture value can be read
0 = Input capture buffer is empty
bit 2-0 ICM<2:0>: Input Capture Mode Select bits
111 = Input capture functions as interrupt pin only in CPU Sleep and Idle mode (rising edge detect
only, all other control bits are not applicable)
110 = Unused (module disabled)
101 = Capture mode, every 16th rising edge (Prescaler Capture mode)
100 = Capture mode, every 4th rising edge (Prescaler Capture mode)
011 = Capture mode, every rising edge (Simple Capture mode)
010 = Capture mode, every falling edge (Simple Capture mode)
001 = Capture mode, every edge, rising and falling (Edge Detect mode (ICI<1:0>) is not used in this
mode)
000 = Input Capture module is turned off
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 259
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 14-2: ICxCON2: INPUT CAPTURE x CONTROL REGISTER 2
U-0 U-0 U-0 U-0 U-0 U-0 U-0 R/W-0
IC32
bit 15 bit 8
R/W-0 R/W/HS-0 U-0 R/W-0 R/W-1 R/W-1 R/W-0 R/W-1
ICTRIG
(2)
TRIGSTAT
(3)
SYNCSEL<4:0>
bit 7 bit 0
Legend:
R = Readable bit HS = Set by Hardware 0 = Bit is cleared
-n = Value at POR W = Writable bit U = Unimplemented bit, read as 0
bit 15-9 Unimplemented: Read as 0
bit 8 IC32: 32-bit Timer Mode Select bit (Cascade mode)
1 = ODD IC and EVEN IC form a single 32-bit Input Capture module
(1)
0 = Cascade module operation disabled
bit 7 ICTRIG: Trigger Operation Select bit
(2)
1 = Input source used to trigger the input capture timer (Trigger mode)
0 = Input source used to synchronize the input capture timer to a timer of another module
(Synchronization mode)
bit 6 TRIGSTAT: Timer Trigger Status bit
(3)
1 = ICxTMR has been triggered and is running
0 = ICxTMR has not been triggered and is being held clear
bit 5 Unimplemented: Read as 0
Note 1: The IC32 bit in both the ODD and EVEN IC must be set to enable Cascade mode.
2: The input source is selected by the SYNCSEL<4:0> bits of the ICxCON2 register.
3: This bit is set by the selected input source (selected by SYNCSEL<4:0> bits). It can be read, set, and
cleared in software.
4: Do not use the ICx module as its own sync or trigger source.
5: This option should only be selected as trigger source and not as a synchronization source.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 260 Preliminary 2009-2011 Microchip Technology Inc.
bit 4-0 SYNCSEL<4:0>: Input Source Select for Synchronization and Trigger Operation bits
(4)
11111 = No sync or trigger source for ICx
11110 = No sync or trigger source for ICx
11101 = No sync or trigger source for ICx
11100 = Reserved
11011 = ADC1 module synchronizes or triggers ICx
(5)
11010 = CMP3 module synchronizes or triggers ICx
(5)
11001 = CMP2 module synchronizes or triggers ICx
(5)
11000 = CMP1 module synchronizes or triggers ICx
(5)
10111 = IC8 module synchronizes or triggers ICx
10110 = IC7 module synchronizes or triggers ICx
10101 = IC6 module synchronizes or triggers ICx
10100 = IC5 module synchronizes or triggers ICx
10011 = IC4 module synchronizes or triggers ICx
10010 = IC3 module synchronizes or triggers ICx
10001 = IC2 module synchronizes or triggers ICx
10000 = IC1 module synchronizes or triggers ICx
01111 = Timer5 synchronizes or triggers ICx
01110 = Timer4 synchronizes or triggers ICx
01101 = Timer3 synchronizes or triggers ICx (default)
01100 = Timer2 synchronizes or triggers ICx
01011 = Timer1 synchronizes or triggers ICx
01010 = No sync or trigger source for ICx
01001 = OC9 module synchronizes or triggers ICx
01000 = OC8 module synchronizes or triggers ICx
00111 = OC7 module synchronizes or triggers ICx
00110 = OC6 module synchronizes or triggers ICx
00101 = OC5 module synchronizes or triggers ICx
00100 = OC4 module synchronizes or triggers ICx
00011 = OC3 module synchronizes or triggers ICx
00010 = OC2 module synchronizes or triggers ICx
00001 = OC1 module synchronizes or triggers ICx
00000 = No sync or trigger source for ICx
REGISTER 14-2: ICxCON2: INPUT CAPTURE x CONTROL REGISTER 2 (CONTINUED)
Note 1: The IC32 bit in both the ODD and EVEN IC must be set to enable Cascade mode.
2: The input source is selected by the SYNCSEL<4:0> bits of the ICxCON2 register.
3: This bit is set by the selected input source (selected by SYNCSEL<4:0> bits). It can be read, set, and
cleared in software.
4: Do not use the ICx module as its own sync or trigger source.
5: This option should only be selected as trigger source and not as a synchronization source.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 261
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
15.0 OUTPUT COMPARE
The Output Compare module can select one of eight
available clock sources for its time base. The module
compares the value of the timer with the value of one or
two compare registers depending on the operating
mode selected. The state of the output pin changes
when the timer value matches the compare register
value. The output compare module generates either a
single output pulse or a sequence of output pulses, by
changing the state of the output pin on the compare
match events. The output compare module can also
generate interrupts on compare match events.
FIGURE 15-1: OUTPUT COMPARE MODULE BLOCK DIAGRAM
Note 1: This data sheet summarizes the features
of the dsPIC33EPXXXMU806/810/814
and PIC24EPXXXGU810/814 families of
devices. It is not intended to be a compre-
hensive reference source. To comple-
ment the information in this data sheet,
refer to Section 13. Output Compare
(DS70358) of the dsPIC33E/PIC24E
Family Reference Manual, which is
available from the Microchip web site
(www.microchip.com).
2: Some registers and associated bits
described in this section may not be
available on all devices. Refer to
Section 4.0 Memory Organization in
this data sheet for device-specific register
and bit information.
Note 1: Only OC1, OC2, OC3 and OC4 can
trigger a DMA data transfer.
2: See Section 13. Output Compare
(DS70358) in the dsPIC33E/PIC24E
Family Reference Manual for OCxR and
OCxRS register restrictions.
OCxR buffer
Comparator
OCxTMR
OCxCON1
OCxCON2
OC Output and
OCx Interrupt
OCx Pin
OCxRS buffer
Comparator
Fault Logic
Match
Match
Trigger and
Sync Logic
Clock
Select
Increment
Reset
OC Clock
Sources
Trigger and
Sync Sources
Reset
Match Event
OCFA
OCxR
OCxRS
Event
Event
Rollover
Rollover/Reset
Rollover/Reset
OCx Synchronization/Trigger Event
OCFB
OCFC
SYNCSEL<4:0>
Trigger
(1)
Note 1: The Trigger/Sync source is enabled by default and is set to Timer2 as a source. This timer must be enabled for
proper OCx module operation or the Trigger/Sync source must be changed to another source option.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 262 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 15-1: OCxCON1: OUTPUT COMPAREx CONTROL REGISTER 1
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
OCSIDL OCTSEL<2:0> ENFLTC ENFLTB
bit 15 bit 8
R/W-0 R/W-0 HCS R/W-0 HCS R/W-0 HCS
R/W-0 R/W-0 R/W-0 R/W-0
ENFLTA OCFLTC OCFLTB OCFLTA TRIGMODE OCM<2:0>
bit 7 bit 0
Legend: HCS = Hardware Clearable/Settable bit
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-14 Unimplemented: Read as 0
bit 13 OCSIDL: Stop Output Compare x in Idle Mode Control bit
1 = Output Compare x halts in CPU Idle mode
0 = Output Compare x continues to operate in CPU Idle mode
bit 12-10 OCTSEL<2:0>: Output Compare x Clock Select bits
111 = Peripheral clock (FP)
110 = Reserved
101 = Reserved
100 = Timer1 clock (only the synchronous clock is supported)
011 = Timer5 clock
010 = Timer4 clock
001 = Timer3 clock
000 = Timer2 clock
bit 9 ENFLTC: Fault C Input Enable bit
1 = Output Compare Fault C input (OCFC) is enabled
0 = Output Compare Fault C input (OCFC) is disabled
bit 8 ENFLTB: Fault B Input Enable bit
1 = Output Compare Fault B input (OCFB) is enabled
0 = Output Compare Fault B input (OCFB) is disabled
bit 7 ENFLTA: Fault A Input Enable bit
1 = Output Compare Fault A input (OCFA) is enabled
0 = Output Compare Fault A input (OCFA) is disabled
bit 6 OCFLTC: PWM Fault C Condition Status bit
1 = PWM Fault C condition on OCFC pin has occurred
0 = No PWM Fault C condition on OCFC pin has occurred
bit 5 OCFLTB: PWM Fault B Condition Status bit
1 = PWM Fault B condition on OCFB pin has occurred
0 = No PWM Fault B condition on OCFB pin has occurred
bit 4 OCFLTA: PWM Fault A Condition Status bit
1 = PWM Fault A condition on OCFA pin has occurred
0 = No PWM Fault A condition on OCFA pin has occurred
bit 3 TRIGMODE: Trigger Status Mode Select bit
1 = TRIGSTAT (OCxCON2<6>) is cleared when OCxRS = OCxTMR or in software
0 = TRIGSTAT is cleared only by software
Note 1: OCxR and OCxRS are double-buffered in PWM mode only.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 263
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
bit 2-0 OCM<2:0>: Output Compare Mode Select bits
111 = Center-Aligned PWM mode: Output set high when OCxTMR = OCxR and set low when
OCxTMR = OCxRS
(1)
110 = Edge-Aligned PWM mode: Output set high when OCxTMR = 0 and set low when
OCxTMR = OCxR
(1)
101 = Double Compare Continuous Pulse mode: Initialize OCx pin low, toggle OCx state continuously
on alternate matches of OCxR and OCxRS
100 = Double Compare Single-Shot mode: Initialize OCx pin low, toggle OCx state on matches of
OCxR and OCxRS for one cycle
011 = Single Compare mode: Compare events with OCxR, continuously toggle OCx pin
010 = Single Compare Single-Shot mode: Initialize OCx pin high, compare event with OCxR, forces
OCx pin low
001 = Single Compare Single-Shot mode: Initialize OCx pin low, compare event with OCxR, forces OCx
pin high
000 = Output compare channel is disabled
REGISTER 15-1: OCxCON1: OUTPUT COMPAREx CONTROL REGISTER 1 (CONTINUED)
Note 1: OCxR and OCxRS are double-buffered in PWM mode only.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 264 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 15-2: OCxCON2: OUTPUT COMPARE x CONTROL REGISTER 2
R/W-0 R/W-0 R/W-0 R/W-0 U-0 U-0 U-0 R/W-0
FLTMD FLTOUT FLTTRIEN OCINV OC32
bit 15 bit 8
R/W-0 R/W-0 HS R/W-0 R/W-0 R/W-1 R/W-1 R/W-0 R/W-0
OCTRIG TRIGSTAT OCTRIS SYNCSEL<4:0>
bit 7 bit 0
Legend: HS = Hardware Settable bit
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 FLTMD: Fault Mode Select bit
1 = Fault mode is maintained until the Fault source is removed; the corresponding OCFLTx bit is
cleared in software and a new PWM period starts
0 = Fault mode is maintained until the Fault source is removed and a new PWM period starts
bit 14 FLTOUT: Fault Out bit
1 = PWM output is driven high on a Fault
0 = PWM output is driven low on a Fault
bit 13 FLTTRIEN: Fault Output State Select bit
1 = OCx pin is tri-stated on Fault condition
0 = OCx pin I/O state defined by FLTOUT bit on Fault condition
bit 12 OCINV: OCMP Invert bit
1 = OCx output is inverted
0 = OCx output is not inverted
bit 11-9 Unimplemented: Read as 0
bit 8 OC32: Cascade Two OCx Modules Enable bit (32-bit operation)
1 = Cascade module operation enabled
0 = Cascade module operation disabled
bit 7 OCTRIG: OCx Trigger/Sync Select bit
1 = Trigger OCx from source designated by SYNCSELx bits
0 = Synchronize OCx with source designated by SYNCSELx bits
bit 6 TRIGSTAT: Timer Trigger Status bit
1 = Timer source has been triggered and is running
0 = Timer source has not been triggered and is being held clear
bit 5 OCTRIS: OCx Output Pin Direction Select bit
1 = OCx is tri-stated
0 = Output compare module drives the OCx pin
Note 1: Do not use the OCx module as its own synchronization or trigger source.
2: When the OCy module is turned OFF, it sends a trigger out signal. If the OCx module use the OCy module
as a trigger source, the OCy module must be unselected as a trigger source prior to disabling it.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 265
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
bit 4-0 SYNCSEL<4:0>: Trigger/Synchronization Source Selection bits
11111 = No sync or trigger source for OCx
11110 = INT2 pin synchronizes or triggers OCx
11101 = INT1 pin synchronizes or triggers OCx
11100 = Reserved
11011 = ADC1 module synchronizes or triggers OCx
11010 = CMP3 module synchronizes or triggers OCx
11001 = CMP2 module synchronizes or triggers OCx
11000 = CMP1 module synchronizes or triggers OCx
10111 = IC8 module synchronizes or triggers OCx
10110 = IC7 module synchronizes or triggers OCx
10101 = IC6 module synchronizes or triggers OCx
10100 = IC5 module synchronizes or triggers OCx
10011 = IC4 module synchronizes or triggers OCx
10010 = IC3 module synchronizes or triggers OCx
10001 = IC2 module synchronizes or triggers OCx
10000 = IC1 module synchronizes or triggers OCx
01111 = Timer5 synchronizes or triggers OCx
01110 = Timer4 synchronizes or triggers OCx
01101 = Timer3 synchronizes or triggers OCx
01100 = Timer2 synchronizes or triggers OCx (default)
01011 = Timer1 synchronizes or triggers OCx
01010 = No sync or trigger source for OCx
01001 = OC9 module synchronizes or triggers OCx
(1,2)
01000 = OC8 module synchronizes or triggers OCx
(1,2)
00111 = OC7 module synchronizes or triggers OCx
(1,2)
00110 = OC6 module synchronizes or triggers OCx
(1,2)
00101 = OC5 module synchronizes or triggers OCx
(1,2)
00100 = OC4 module synchronizes or triggers OCx
(1,2)
00011 = OC3 module synchronizes or triggers OCx
(1,2)
00010 = OC2 module synchronizes or triggers OCx
(1,2)
00001 = OC1 module synchronizes or triggers OCx
(1,2)
00000 = No sync or trigger source for OCx
REGISTER 15-2: OCxCON2: OUTPUT COMPARE x CONTROL REGISTER 2 (CONTINUED)
Note 1: Do not use the OCx module as its own synchronization or trigger source.
2: When the OCy module is turned OFF, it sends a trigger out signal. If the OCx module use the OCy module
as a trigger source, the OCy module must be unselected as a trigger source prior to disabling it.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 266 Preliminary 2009-2011 Microchip Technology Inc.
NOTES:
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 267
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
16.0 HIGH-SPEED PWM MODULE
(dsPIC33EPXXXMU806/810/814
DEVICES ONLY)
The dsPIC33EPXXXMU806/810/814 devices support
a dedicated Pulse-Width Modulation (PWM) module
with up to 14 outputs.
The High-Speed PWM module consists of the following
major features:
Two master time base modules with special event
triggers
PWM module input clock prescaler
Two synchronization inputs
Two synchronization outputs
Up to seven PWM generators
Two PWM outputs per generator (PWMxH and
PWMxL)
Individual period, duty cycle and phase shift for
each PWM output
Period, duty cycle, phase shift and dead-time
resolution of 8.32 ns
Immediate update mode for PWM period, duty
cycle and phase shift
Independent fault and current-limit inputs for each
PWM
Cycle by cycle and latched fault modes
PWM time-base capture upon current limit
Seven fault inputs and three comparator outputs
available for faults and current-limits
Programmable A/D trigger with interrupt for each
PWM pair
Complementary PWM outputs
Push-Pull PWM outputs
Redundant PWM outputs
Edge-Aligned PWM mode
Center-Aligned PWM mode
Variable Phase PWM mode
Multi-Phase PWM mode
Fixed-Off Time PWM mode
Current Limit PWM mode
Current Reset PWM mode
PWMxH and PWMxL output override control
PWMxH and PWMxL output pin swapping
Chopping mode (also known as Gated mode)
Dead-time insertion
Dead-time compensation
Enhanced Leading-Edge Blanking (LEB)
8 mA PWM pin output drive
The High-Speed PWM module contains up to seven
PWM generators. Each PWM generator provides two
PWM outputs: PWMxH and PWMxL. Two master time
base generators provide a synchronous signal as a
common time base to synchronize the various PWM
outputs. Each generator can operate independently or
in synchronization with either of the two master time
bases. The individual PWM outputs are available on
the output pins of the device. The input Fault signals
and current-limit signals, when enabled, can monitor
and protect the system by placing the PWM outputs
into a known safe state.
Each PWM can generate a trigger to the ADC module
to sample the analog signal at a specific instance dur-
ing the PWM period. In addition, the High-Speed PWM
module also generates two Special Event Triggers to
the ADC module based on the two master time bases.
The High-Speed PWM module can synchronize itself
with an external signal or can act as a synchronizing
source to any external device. The SYNCI1 and
SYNCI2 pins are the input pins, which can synchronize
the High-Speed PWM module with an external signal.
The SYNCO1 and SYNCO2 pins are output pins that
provides a synchronous signal to an external device.
Figure 16-1 illustrates an architectural overview of the
High-Speed PWM module and its interconnection with
the CPU and other peripherals.
Note 1: This data sheet summarizes the features
of the dsPIC33EPXXXMU806/810/814
and PIC24EPXXXGU810/814 families of
devices. It is not intended to be a
comprehensive reference source. To
complement the information in this data
sheet, refer to Section 14. High-Speed
PWM (DS70645) of the dsPIC33E/
PIC24E Family Reference Manual,
which is available from the Microchip web
site (www.microchip.com).
2: Some registers and associated bits
described in this section may not be
available on all devices. Refer to
Section 4.0 Memory Organization in
this data sheet for device-specific register
and bit information.
Note: Duty cycle, dead-time, phase shift and
frequency resolution is 16.64 ns in
Center-Aligned PWM mode.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 268 Preliminary 2009-2011 Microchip Technology Inc.
FIGURE 16-1: HIGH-SPEED PWM MODULE ARCHITECTURAL OVERVIEW
CPU
Primary and Secondary
PWM
Generator 1
PWM
Generator 2
PWM
Generator 6
PWM
Generator 7
SYNCI1/SYNCI2
SYNCO1/SYNCO2
PWM1H
PWM1L
PWM1 Interrupt
PWM2H
PWM2L
PWM2 Interrupt
PWM6H
PWM6L
PWM6 Interrupt
PWM7H
PWM7L
PWM7 Interrupt
Synchronization Signal
Data Bus
ADC Module
FLT1-FLT7 and
Synchronization Signal
Synchronization Signal
Synchronization Signal
Primary Trigger
Primary Special
DTCMP1-DTCMP7
Fault, Current-Limit
and Dead-Time Compensation
PWM3 through PWM5
Secondary Special
Event Trigger
Event Trigger
Fault, Current-Limit
and Dead-Time Compensation
Master Time Base
Fault, Current-Limit
and Dead-Time Compensation
Fault, Current-Limit
and Dead-Time Compensation
FOSC
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 269
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
FIGURE 16-2: HIGH-SPEED PWM MODULE REGISTER INTERCONNECTION DIAGRAM
MUX
PTMRx
PDCx
PWMCONx TRGCONx
PTCON, PTCON2
IOCONx
DTRx
PWMxL
PWMxH
FLT1
PWM1L
PWM1H
FCLCONx
MDC
PHASEx
LEBCONx
MUX
STMRx
SDCx
SPHASEx
ALTDTRx
PWMCAPx
User Override Logic
Current-Limit
PWM Output Mode
Control Logic
Dead
Logic
Pin
Control
Logic
Fault and
Current-Limit
Logic
PWM Generator 1
FLTx
PWM Generator 2 PWM Generator 7
Interrupt
Logic
ADC Trigger
Module Control and Timing
Master Duty Cycle Register
S
y
n
c
h
r
o
n
i
z
a
t
i
o
n
S
y
n
c
h
r
o
n
i
z
a
t
i
o
n
M
a
s
t
e
r
P
e
r
i
o
d
M
a
s
t
e
r
P
e
r
i
o
d
M
a
s
t
e
r
D
u
t
y
C
y
c
l
e
M
a
s
t
e
r
D
u
t
y
C
y
c
l
e
Secondary PWM
SYNCI2 SYNCI1
SYNCO1
SEVTCMP
Comparator
Special Event Trigger
Special Event
Postscaler
PTPER
PMTMR
Primary Master Time Base
Master Time Base Counter
Special Event Compare Trigger
Comparator
Clock
Prescaler
Comparator
Comparator
Comparator
1
6
-
b
i
t
D
a
t
a
B
u
s
Time
TRIGx Fault Override Logic
Override Logic
SYNCO2
SEVTCMP
Comparator
Special Event Trigger
Special Event
Postscaler
PTPER
PMTMR
Secondary Master Time Base
Master Time Base Counter
Special Event Compare Trigger
Comparator
Clock
Prescaler
DTCMPx
DTCMP1
FOSC
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 270 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 16-1: PTCON: PWM TIME BASE CONTROL REGISTER
R/W-0 U-0 R/W-0 HSC-0 R/W-0 R/W-0 R/W-0 R/W-0
PTEN PTSIDL SESTAT SEIEN EIPU
(1)
SYNCPOL
(1)
SYNCOEN
(1)
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
SYNCEN
(1)
SYNCSRC<2:0>
(1)
SEVTPS<3:0>
(1)
bit 7 bit 0
Legend: HSC = Set or Cleared in Hardware
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 PTEN: PWM Module Enable bit
1 = PWM module is enabled
0 = PWM module is disabled
bit 14 Unimplemented: Read as 0
bit 13 PTSIDL: PWM Time Base Stop in Idle Mode bit
1 = PWM time base halts in CPU Idle mode
0 = PWM time base runs in CPU Idle mode
bit 12 SESTAT: Special Event Interrupt Status bit
1 = Special Event Interrupt is pending
0 = Special Event Interrupt is not pending
bit 11 SEIEN: Special Event Interrupt Enable bit
1 = Special Event Interrupt is enabled
0 = Special Event Interrupt is disabled
bit 10 EIPU: Enable Immediate Period Updates bit
(1)
1 = Active Period register is updated immediately
0 = Active Period register updates occur on PWM cycle boundaries
bit 9 SYNCPOL: Synchronize Input and Output Polarity bit
(1)
1 = SYNCIx/SYNCO polarity is inverted (active-low)
0 = SYNCIx/SYNCO is active-high
bit 8 SYNCOEN: Primary Time Base Sync Enable bit
(1)
1 = SYNCO output is enabled
0 = SYNCO output is disabled
bit 7 SYNCEN: External Time Base Synchronization Enable bit
(1)
1 = External synchronization of primary time base is enabled
0 = External synchronization of primary time base is disabled
bit 6-4 SYNCSRC<2:0>: Synchronous Source Selection bits
(1)
111 = Reserved
010 = Reserved
001 = SYNCI2
000 = SYNCI1
Note 1: These bits should be changed only when PTEN = 0. In addition, when using the SYNCIx feature, the user
application must program the period register with a value that is slightly larger than the expected period of
the external synchronization input signal.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 271
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
bit 3-0 SEVTPS<3:0>: PWM Special Event Trigger Output Postscaler Select bits
(1)
1111 = 1:16 Postscaler generates Special Event Trigger on every sixteenth compare match event
0001 = 1:2 Postscaler generates Special Event Trigger on every second compare match event
0000 = 1:1 Postscaler generates Special Event Trigger on every compare match event
REGISTER 16-1: PTCON: PWM TIME BASE CONTROL REGISTER (CONTINUED)
Note 1: These bits should be changed only when PTEN = 0. In addition, when using the SYNCIx feature, the user
application must program the period register with a value that is slightly larger than the expected period of
the external synchronization input signal.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 272 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 16-2: PTCON2: PWM PRIMARY MASTER CLOCK DIVIDER SELECT REGISTER 2
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
U-0 U-0 U-0 U-0 U-0 R/W-0 R/W-0 R/W-0
PCLKDIV<2:0>
(1)
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-3 Unimplemented: Read as 0
bit 2-0 PCLKDIV<2:0>: PWM Input Clock Prescaler (Divider) Select bits
(1)
111 = Reserved
110 = Divide by 64, maximum PWM timing resolution
101 = Divide by 32, maximum PWM timing resolution
100 = Divide by 16, maximum PWM timing resolution
011 = Divide by 8, maximum PWM timing resolution
010 = Divide by 4, maximum PWM timing resolution
001 = Divide by 2, maximum PWM timing resolution
000 = Divide by 1, maximum PWM timing resolution (power-on default)
Note 1: These bits should be changed only when PTEN = 0. Changing the clock selection during operation will
yield unpredictable results.
REGISTER 16-3: PTPER: PRIMARY MASTER TIME BASE PERIOD REGISTER
R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1
PTPER<15:8>
bit 15 bit 8
R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-0 R/W-0 R/W-0
PTPER<7:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-0 PTPER<15:0>: Primary Master Time Base (PMTMR) Period Value bits
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 273
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 16-4: SEVTCMP: PWM PRIMARY SPECIAL EVENT COMPARE REGISTER
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
SEVTCMP<15:8>
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
SEVTCMP<7:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-0 SEVTCMP<15:0>: Special Event Compare Count Value bits
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 274 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 16-5: STCON: PWM SECONDARY MASTER TIME BASE CONTROL REGISTER
U-0 U-0 U-0 HSC-0 R/W-0 R/W-0 R/W-0 R/W-0
SESTAT SEIEN EIPU
(1)
SYNCPOL SYNCOEN
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
SYNCEN SYNCSRC<2:0> SEVTPS<3:0>
bit 7 bit 0
Legend: HSC = Set or Cleared in Hardware
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-13 Unimplemented: Read as 0
bit 12 SESTAT: Special Event Interrupt Status bit
1 = Secondary special event interrupt is pending
0 = Secondary special event interrupt is not pending
bit 11 SEIEN: Special Event Interrupt Enable bit
1 = Secondary special event interrupt is enabled
0 = Secondary special event interrupt is disabled
bit 10 EIPU: Enable Immediate Period Updates bit
(1)
1 = Active Secondary Period register is updated immediately.
0 = Active Secondary Period register updates occur on PWM cycle boundaries
bit 9 SYNCPOL: Synchronize Input and Output Polarity bit
1 = The falling edge of SYNCIN resets the SMTMR; SYNCO2 output is active-low
0 = The rising edge of SYNCIN resets the SMTMR; SYNCO2 output is active-high
bit 8 SYNCOEN: Secondary Master Time Base Sync Enable bit
1 = SYNCO2 output is enabled
0 = SYNCO2 output is disabled
bit 7 SYNCEN: External Secondary Master Time Base Synchronization Enable bit
1 = External synchronization of secondary time base is enabled
0 = External synchronization of secondary time base is disabled
bit 6-4 SYNCSRC<2:0>: Secondary Time Base Sync Source Selection bits
111 = Reserved
010 = Reserved
001 = SYNCI2
000 = SYNCI1
bit 3-0 SEVTPS<3:0>: PWM Secondary Special Event Trigger Output Postscaler Select bits
1111 = 1:16 Postcale
000010 = Wait 2 PWM cycles before generating the first trigger event after the module is enabled
000001 = Wait 1 PWM cycles before generating the first trigger event after the module is enabled
000000 = Wait 0 PWM cycles before generating the first trigger event after the module is enabled
Note 1: The secondary PWM generator cannot generate PWM trigger interrupts.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 285
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 16-19: IOCONx: PWM I/O CONTROL REGISTER
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
PENH PENL POLH POLL PMOD<1:0>
(1)
OVRENH OVRENL
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
OVRDAT<1:0> FLTDAT<1:0> CLDAT<1:0> SWAP OSYNC
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 PENH: PWMxH Output Pin Ownership bit
1 = PWM module controls PWMxH pin
0 = GPIO module controls PWMxH pin
bit 14 PENL: PWMxL Output Pin Ownership bit
1 = PWM module controls PWMxL pin
0 = GPIO module controls PWMxL pin
bit 13 POLH: PWMxH Output Pin Polarity bit
1 = PWMxH pin is active-low
0 = PWMxH pin is active-high
bit 12 POLL: PWMxL Output Pin Polarity bit
1 = PWMxL pin is active-low
0 = PWMxL pin is active-high
bit 11-10 PMOD<1:0>: PWM # I/O Pin Mode bits
(1)
11 = PWM I/O pin pair is in the True Independent Output mode
10 = PWM I/O pin pair is in the Push-Pull Output mode
01 = PWM I/O pin pair is in the Redundant Output mode
00 = PWM I/O pin pair is in the Complementary Output mode
bit 9 OVRENH: Override Enable for PWMxH Pin bit
1 = OVRDAT<1> controls output on PWMxH pin
0 = PWM generator controls PWMxH pin
bit 8 OVRENL: Override Enable for PWMxL Pin bit
1 = OVRDAT<0> controls output on PWMxL pin
0 = PWM generator controls PWMxL pin
bit 7-6 OVRDAT<1:0>: Data for PWMxH, PWMxL Pins if Override is Enabled bits
If OVERENH = 1, PWMxH is driven to the state specified by OVRDAT<1>.
If OVERENL = 1, PWMxL is driven to the state specified by OVRDAT<0>.
bit 5-4 FLTDAT<1:0>: Data for PWMxH and PWMxL Pins if FLTMOD is Enabled bits
IFLTMOD (FCLCONx<15>) = 0: Normal Fault mode:
If Fault is active, PWMxH is driven to the state specified by FLTDAT<1>.
If Fault is active, PWMxL is driven to the state specified by FLTDAT<0>.
IFLTMOD (FCLCONx<15>) = 1: Independent Fault mode:
If current-limit is active, PWMxH is driven to the state specified by FLTDAT<1>.
If Fault is active, PWMxL is driven to the state specified by FLTDAT<0>.
Note 1: These bits should not be changed after the PWM module is enabled (PTEN = 1).
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 286 Preliminary 2009-2011 Microchip Technology Inc.
bit 3-2 CLDAT<1:0>: Data for PWMxH and PWMxL Pins if CLMOD is Enabled bits
IFLTMOD (FCLCONx<15>) = 0: Normal Fault mode:
If current-limit is active, PWMxH is driven to the state specified by CLDAT<1>.
If current-limit is active, PWMxL is driven to the state specified by CLDAT<0>.
IFLTMOD (FCLCONx<15>) = 1: Independent Fault mode:
The CLDAT<1:0> bits are ignored.
bit 1 SWAP: SWAP PWMxH and PWMxL Pins bit
1 = PWMxH output signal is connected to PWMxL pins; PWMxL output signal is connected to
PWMxH pins
0 = PWMxH and PWMxL pins are mapped to their respective pins
bit 0 OSYNC: Output Override Synchronization bit
1 = Output overrides via the OVRDAT<1:0> bits are synchronized to the PWM time base
0 = Output overrides via the OVDDAT<1:0> bits occur on the next CPU clock boundary
REGISTER 16-19: IOCONx: PWM I/O CONTROL REGISTER (CONTINUED)
Note 1: These bits should not be changed after the PWM module is enabled (PTEN = 1).
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 287
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 16-20: TRIGx: PWM PRIMARY TRIGGER COMPARE VALUE REGISTER
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
TRGCMP<15:8>
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
TRGCMP<7:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-0 TRGCMP<15:0>: Trigger Control Value bits
When the primary PWM functions in local time base, this register contains the compare values that
can trigger the ADC module.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 288 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 16-21: FCLCONx: PWM FAULT CURRENT-LIMIT CONTROL REGISTER
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
IFLTMOD CLSRC<4:0>
(2,3)
CLPOL
(1)
CLMOD
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
FLTSRC<4:0>
(2,3)
FLTPOL
(1)
FLTMOD<1:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 IFLTMOD: Independent Fault Mode Enable bit
1 = Independent Fault mode: Current-limit input maps FLTDAT<1> to PWMxH output and Fault input
maps FLTDAT<0> to PWMxL output. The CLDAT<1:0> bits are not used for override functions.
0 = Normal Fault mode: Current-Limit mode maps CLDAT<1:0> bits to the PWMxH and PWMxL
outputs. The PWM Fault mode maps FLTDAT<1:0> to the PWMxH and PWMxL outputs.
bit 14-10 CLSRC<4:0>: Current-Limit Control Signal Source Select bits for PWM Generator #
(2,3)
These bits also specify the source for the dead-time compensation input signal, DTCMPx.
11111 = Reserved
01001 = Reserved
01010 = Comparator 3
01001 = Comparator 2
01000 = Comparator 1
00111 = Reserved
00110 = Fault 7
00101 = Fault 6
00100 = Fault 5
00011 = Fault 4
00010 = Fault 3
00001 = Fault 2
00000 = Fault 1
bit 9 CLPOL: Current-Limit Polarity bit for PWM Generator #
(1)
1 = The selected current-limit source is active-low
0 = The selected current-limit source is active-high
bit 8 CLMOD: Current-Limit Mode Enable bit for PWM Generator #
1 = Current-Limit mode is enabled
0 = Current-Limit mode is disabled
Note 1: These bits should be changed only when PTEN = 0. Changing the clock selection during operation will
yield unpredictable results.
2: When Independent Fault mode is enabled (IFLTMOD = 1), and Fault 1 is used for Fault mode
(FLTSRC<4:0> = 01000), the Current-Limit Control Source Select bits (CLSRC<4:0>) should be set to an
unused current-limit source to prevent the current-limit source from disabling both the PWMxH and
PWMxL outputs.
3: When Independent Fault mode is enabled (IFLTMOD = 1), and Fault 1 is used for Current-Limit mode
(CLSRC<4:0> = 01000), the Fault Control Source Select bits (FLTSRC<4:0>) should be set to an unused
Fault source to prevent Fault 1 from disabling both the PWMxL and PWMxH outputs.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 289
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
bit 7-3 FLTSRC<4:0>: Fault Control Signal Source Select bits for PWM Generator #
(2,3)
11111 = Reserved
01011 = Reserved
01010 = Comparator 3
01001 = Comparator 2
01000 = Comparator 1
00111 = Reserved
00110 = Fault 7
00101 = Fault 6
00100 = Fault 5
00011 = Fault 4
00010 = Fault 3
00001 = Fault 2
00000 = Fault 1
bit 2 FLTPOL: Fault Polarity bit for PWM Generator #
(1)
1 = The selected Fault source is active-low
0 = The selected Fault source is active-high
bit 1-0 FLTMOD<1:0>: Fault Mode bits for PWM Generator #
11 = Fault input is disabled
10 = Reserved
01 = The selected Fault source forces PWMxH, PWMxL pins to FLTDAT values (cycle)
00 = The selected Fault source forces PWMxH, PWMxL pins to FLTDAT values (latched condition)
REGISTER 16-21: FCLCONx: PWM FAULT CURRENT-LIMIT CONTROL REGISTER (CONTINUED)
Note 1: These bits should be changed only when PTEN = 0. Changing the clock selection during operation will
yield unpredictable results.
2: When Independent Fault mode is enabled (IFLTMOD = 1), and Fault 1 is used for Fault mode
(FLTSRC<4:0> = 01000), the Current-Limit Control Source Select bits (CLSRC<4:0>) should be set to an
unused current-limit source to prevent the current-limit source from disabling both the PWMxH and
PWMxL outputs.
3: When Independent Fault mode is enabled (IFLTMOD = 1), and Fault 1 is used for Current-Limit mode
(CLSRC<4:0> = 01000), the Fault Control Source Select bits (FLTSRC<4:0>) should be set to an unused
Fault source to prevent Fault 1 from disabling both the PWMxL and PWMxH outputs.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 290 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 16-22: LEBCONx: LEADING-EDGE BLANKING CONTROL REGISTER
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 U-0 U-0
PHR PHF PLR PLF FLTLEBEN CLLEBEN
bit 15 bit 8
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
BCH BCL BPHH BPHL BPLH BPLL
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 PHR: PWMxH Rising Edge Trigger Enable bit
1 = Rising edge of PWMxH will trigger Leading-Edge Blanking counter
0 = Leading-Edge Blanking ignores rising edge of PWMxH
bit 14 PHF: PWMxH Falling Edge Trigger Enable bit
1 = Falling edge of PWMxH will trigger Leading-Edge Blanking counter
0 = Leading-Edge Blanking ignores falling edge of PWMxH
bit 13 PLR: PWMxL Rising Edge Trigger Enable bit
1 = Rising edge of PWMxL will trigger Leading-Edge Blanking counter
0 = Leading-Edge Blanking ignores rising edge of PWMxL
bit 12 PLF: PWMxL Falling Edge Trigger Enable bit
1 = Falling edge of PWMxL will trigger Leading-Edge Blanking counter
0 = Leading-Edge Blanking ignores falling edge of PWMxL
bit 11 FLTLEBEN: Fault Input Leading-Edge Blanking Enable bit
1 = Leading-Edge Blanking is applied to selected Fault input
0 = Leading-Edge Blanking is not applied to selected Fault input
bit 10 CLLEBEN: Current-Limit Leading-Edge Blanking Enable bit
1 = Leading-Edge Blanking is applied to selected current-limit input
0 = Leading-Edge Blanking is not applied to selected current-limit input
bit 9-6 Unimplemented: Read as 0
bit 5 BCH: Blanking in Selected Blanking Signal High Enable bit
(1)
1 = State blanking (of current-limit and/or Fault input signals) when selected blanking signal is high
0 = No blanking when selected blanking signal is high
bit 4 BCL: Blanking in Selected Blanking Signal Low Enable bit
(1)
1 = State blanking (of current-limit and/or Fault input signals) when selected blanking signal is low
0 = No blanking when selected blanking signal is low
bit 3 BPHH: Blanking in PWMxH High Enable bit
1 = State blanking (of current-limit and/or Fault input signals) when PWMxH output is high
0 = No blanking when PWMxH output is high
bit 2 BPHL: Blanking in PWMxH Low Enable bit
1 = State blanking (of current-limit and/or Fault input signals) when PWMxH output is low
0 = No blanking when PWMxH output is low
bit 1 BPLH: Blanking in PWMxL High Enable bit
1 = State blanking (of current-limit and/or Fault input signals) when PWMxL output is high
0 = No blanking when PWMxL output is high
bit 0 BPLL: Blanking in PWMxL Low Enable bit
1 = State blanking (of current-limit and/or Fault input signals) when PWMxL output is low
0 = No blanking when PWMxL output is low
Note 1: The blanking signal is selected via the BLANKSEL bits in the AUXCONx register.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 291
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 16-23: LEBDLYx: LEADING-EDGE BLANKING DELAY REGISTER
U-0 U-0 U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0
LEB<11:8>
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
LEB<7:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-12 Unimplemented: Read as 0
bit 11-0 LEB<11:0>: Leading-Edge Blanking Delay bits for Current-Limit and Fault Inputs
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 292 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 16-24: AUXCONx: PWM AUXILIARY CONTROL REGISTER
U-0 U-0 U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0
BLANKSEL<3:0>
bit 15 bit 8
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
CHOPSEL<3:0> CHOPHEN CHOPLEN
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-12 Unimplemented: Read as 0
bit 11-8 BLANKSEL<3:0>: PWM State Blank Source Select bits
The selected state blank signal will block the current-limit and/or Fault input signals (if enabled via the
BCH and BCL bits in the LEBCONx register).
1001 = Reserved
1000 = Reserved
0111 = PWM7H selected as state blank source
0110 = PWM6H selected as state blank source
0101 = PWM5H selected as state blank source
0100 = PWM4H selected as state blank source
0011 = PWM3H selected as state blank source
0010 = PWM2H selected as state blank source
0001 = PWM1H selected as state blank source
0000 = No state blanking
bit 7-6 Unimplemented: Read as 0
bit 5-2 CHOPSEL<3:0>: PWM Chop Clock Source Select bits
The selected signal will enable and disable (CHOP) the selected PWM outputs.
1001 = Reserved
1000 = Reserved
0111 = PWM7H selected as CHOP clock source
0110 = PWM6H selected as CHOP clock source
0101 = PWM5H selected as CHOP clock source
0100 = PWM4H selected as CHOP clock source
0011 = PWM3H selected as CHOP clock source
0010 = PWM2H selected as CHOP clock source
0001 = PWM1H selected as CHOP clock source
0000 = Chop clock generator selected as CHOP clock source
bit 1 CHOPHEN: PWMxH Output Chopping Enable bit
1 = PWMxH chopping function is enabled
0 = PWMxH chopping function is disabled
bit 0 CHOPLEN: PWMxL Output Chopping Enable bit
1 = PWMxL chopping function is enabled
0 = PWMxL chopping function is disabled
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 293
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 16-25: PWMCAPx: PRIMARY PWM TIME BASE CAPTURE REGISTER
R-0 R-0 R-0 R-0 R-0 R-0 R-0 R-0
PWMCAP<15:8>
(1,2)
bit 15 bit 8
R-0 R-0 R-0 R-0 R-0 R-0 R-0 R-0
PWMCAP<7:0>
(1,2)
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-0 PWMCAP<15:0>: Captured PWM Time Base Value bits
(1,2)
The value in this register represents the captured PWM time base value when a leading edge is
detected on the current-limit input.
Note 1: The capture feature is only available on primary output (PWMxH).
2: This feature is active only after LEB processing on the current-limit input signal is complete.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 294 Preliminary 2009-2011 Microchip Technology Inc.
NOTES:
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 295
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
17.0 QUADRATURE ENCODER
INTERFACE (QEI) MODULE
(dsPIC33EPXXXMU806/810/814
DEVICES ONLY)
This chapter describes the Quadrature Encoder Inter-
face (QEI) module and associated operational modes.
The QEI module provides the interface to incremental
encoders for obtaining mechanical position data.
The operational features of the QEI module include:
32-bit position counter
32-bit Index pulse counter
32-bit Interval timer
16-bit velocity counter
32-bit Position Initialization/Capture/Compare
High register
32-bit Position Compare Low register
4X Quadrature Count mode
External Up/Down Count mode
External Gated Count mode
External Gated Timer mode
Internal Timer mode
Figure 17-1 illustrates the QEI block diagram.
Note 1: This data sheet summarizes the features
of the dsPIC33EPXXXMU806/810/814
and PIC24EPXXXGU810/814 families of
devices. It is not intended to be a
comprehensive reference source. To
complement the information in this data
sheet, refer to Section 15. Quadrature
Encoder Interface (QEI) (DS70601) of
the dsPIC33E/PIC24E Family
Reference Manual, which is available
from the Microchip web site
(www.microchip.com).
2: Some registers and associated bits
described in this section may not be
available on all devices. Refer to
Section 4.0 Memory Organization in
this data sheet for device-specific register
and bit information.
Note: An x used in the names of pins, control/
status bits and registers denotes a
particular Quadrature Encoder Interface
(QEI) module number (x = 1 or 2).
d
s
P
I
C
3
3
E
P
X
X
X
M
U
8
0
6
/
8
1
0
/
8
1
4
a
n
d
P
I
C
2
4
E
P
X
X
X
G
U
8
1
0
/
8
1
4
D
S
7
0
6
1
6
E
-
p
a
g
e
2
9
6
P
r
e
l
i
m
i
n
a
r
y
2
0
0
9
-
2
0
1
1
M
i
c
r
o
c
h
i
p
T
e
c
h
n
o
l
o
g
y
I
n
c
.
FIGURE 17-1: QEI BLOCK DIAGRAM
Quadrature
Decoder
Logic
CNTCMPx
QEBx
QEAx
INDXx
COUNT
DIR
FP
COUNT
COUNT_EN
32-bit Greater Than or Equal
Compare Register
32-bit Index Counter Register
Digital
Filter
HOMEx FHOMEx
Data Bus
32-bit Greater Than
Data Bus
COUNT_EN
CNT_DIR
CNT_DIR
FINDXx
FINDXx
PCHEQ
32-bit Interval Timer 16-bit Index Counter
Hold Register
32-bit Interval
Timer Register
Hold Register
COUNT_EN
FP
PCHGE
EXTCNT
EXTCNT
DIR_GATE
16-bit Velocity
COUNT_EN CNT_DIR
Counter Register
PCLLE
PCHGE
DIVCLK
DIR
CNT_DIR
DIR_GATE
1b0
PCLLE
CNTPOL
DIR_GATE
GATEN
0
1
DIVCLK
or Equal Comparator
32-bit Less Than
PCLLE
or Equal Comparator
PCLEQ
PCHGE
QFDIV
CCM
INTDIV
(VELxCNT)
(INTxTMR)
(INTxHLD)
(INDXxCNT)
(INDXxHLD)
INDXxCNTL INDXxCNTH
POSxCNTL POSxCNTH
(QEIxGEC)
(1)
32-bit Less Than or Equal
Compare Register
(QEIxLEC)
16-bit Position Counter
Hold Register
(POSxHLD)
32-bit Initialization and
Capture Register
(QEIxIC)
(1)
QCAPEN
Note 1: These registers map to the same memory location.
OUTFNC
FLTREN
(POSxCNT)
32-bit Position Counter Register
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 297
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 17-1: QEIxCON: QEI CONTROL REGISTER
R/W-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
QEIEN QEISIDL PIMOD<2:0>
(1)
IMV<1:0>
(2)
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
INTDIV<2:0>
(3)
CNTPOL GATEN CCM<1:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 QEIEN: Quadrature Encoder Interface Module Counter Enable bit
1 = Module counters are enabled
0 = Module counters are disabled, but SFRs can be read or written to
bit 14 Unimplemented: Read as 0
bit 13 QEISIDL: Stop in Idle Mode bit
1 = Discontinue module operation when device enters Idle mode
0 = Continue module operation in Idle mode
bit 12-10 PIMOD<2:0>: Position Counter Initialization Mode Select bits
(1)
111 = Reserved
110 = Modulo count mode for position counter
101 = Resets the position counter when the position counter equals QEIxGEC register
100 = Second index event after home event initializes position counter with contents of QEIxIC
register
011 = First index event after home event initializes position counter with contents of QEIxIC register
010 = Next index input event initializes the position counter with contents of QEIxIC register
001 = Every Index input event resets the position counter
000 = Index input event does not affect position counter
bit 9-8 IMV<1:0>: Index Match Value bits
(2)
11 = Index match occurs when QEB = 1 and QEA = 1
10 = Index match occurs when QEB = 1 and QEA = 0
01 = Index match occurs when QEB = 0 and QEA = 1
00 = Index input event does not affect position counter
bit 7 Unimplemented: Read as 0
bit 6-4 INTDIV<2:0>: Timer Input Clock Prescale Select bits (interval timer, main timer (position counter),
velocity counter and index counter internal clock divider select)
(3)
111 = 1:256 prescale value
110 = 1:64 prescale value
101 = 1:32 prescale value
100 = 1:16 prescale value
011 = 1:8 prescale value
010 = 1:4 prescale value
001 = 1:2 prescale value
000 = 1:1 prescale value
Note 1: When CCM = 10 or CCM = 11, all of the QEI counters operate as timers and the PIMOD<2:0> bits are
ignored.
2: When CCM = 00 and QEA and QEB values match Index Match Value (IMV), the POSCNTH and
POSCNTL registers are reset.
3: The selected clock rate should be at least twice the expected maximum quadrature count rate.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 298 Preliminary 2009-2011 Microchip Technology Inc.
bit 3 CNTPOL: Position and Index Counter/Timer Direction Select bit
1 = Counter direction is negative unless modified by external Up/Down signal
0 = Counter direction is positive unless modified by external Up/Down signal
bit 2 GATEN: External Count Gate Enable bit
1 = External gate signal controls position counter operation
0 = External gate signal does not affect position counter/timer operation
bit 1-0 CCM<1:0>: Counter Control Mode Selection bits
11 = Internal timer mode with optional external count is selected
10 = External clock count with optional external count is selected
01 = External clock count with external up/down direction is selected
00 = Quadrature Encoder Interface (x4 mode) count mode is selected
REGISTER 17-1: QEIxCON: QEI CONTROL REGISTER (CONTINUED)
Note 1: When CCM = 10 or CCM = 11, all of the QEI counters operate as timers and the PIMOD<2:0> bits are
ignored.
2: When CCM = 00 and QEA and QEB values match Index Match Value (IMV), the POSCNTH and
POSCNTL registers are reset.
3: The selected clock rate should be at least twice the expected maximum quadrature count rate.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 299
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 17-2: QEIxIOC: QEI I/O CONTROL REGISTER
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
QCAPEN FLTREN QFDIV<2:0> OUTFNC<1:0> SWPAB
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R-x R-x R-x R-x
HOMPOL IDXPOL QEBPOL QEAPOL HOME INDEX QEB QEA
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 QCAPEN: Position Counter Input Capture Enable bit
1 = Positive edge detect of Home input triggers position capture function
0 = HOMEx input event (positive edge) does not trigger a capture event
bit 14 FLTREN: QEAx/QEBx/INDXx/HOMEx Digital Filter Enable bit
1 = Input Pin Digital filter is enabled
0 = Input Pin Digital filter is disabled (bypassed)
bit 13-11 QFDIV<2:0>: QEAx/QEBx/INDXx/HOMEx Digital Input Filter Clock Divide Select bits
111 = 1:256 clock divide
110 = 1:64 clock divide
101 = 1:32 clock divide
100 = 1:16 clock divide
011 = 1:8 clock divide
010 = 1:4 clock divide
001 = 1:2 clock divide
000 = 1:1 clock divide
bit 10-9 OUTFNC<1:0>: QEI Module Output Function Mode Select bits
11 = The CTNCMPx pin goes high when QEIxLEC > POSxCNT > QEIxGEC
10 = The CTNCMPx pin goes high when POSxCNT s QEIxLEC
01 = The CTNCMPx pin goes high when POSxCNT > QEIxGEC
00 = Output is disabled
bit 8 SWPAB: Swap QEA and QEB Inputs bit
1 = QEAx and QEBx are swapped prior to quadrature decoder logic
0 = QEAx and QEBx are not swapped
bit 7 HOMPOL: HOMEx Input Polarity Select bit
1 = Input is inverted
0 = Input is not inverted
bit 6 IDXPOL: HOMEx Input Polarity Select bit
1 = Input is inverted
0 = Input is not inverted
bit 5 QEBPOL: QEBx Input Polarity Select bit
1 = Input is inverted
0 = Input is not inverted
bit 4 QEAPOL: QEAx Input Polarity Select bit
1 = Input is inverted
0 = Input is not inverted
bit 3 HOME: Status of HOMEx Input Pin After Polarity Control
1 = Pin is at logic 1
0 = Pin is at logic 0
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 300 Preliminary 2009-2011 Microchip Technology Inc.
bit 2 INDEX: Status of INDXx Input Pin After Polarity Control
1 = Pin is at logic 1
0 = Pin is at logic 0
bit 1 QEB: Status of QEBx Input Pin After Polarity Control And SWPAB Pin Swapping
1 = Pin is at logic 1
0 = Pin is at logic 0
bit 0 QEA: Status of QEAx Input Pin After Polarity Control And SWPAB Pin Swapping
1 = Pin is at logic 1
0 = Pin is at logic 0
REGISTER 17-2: QEIxIOC: QEI I/O CONTROL REGISTER (CONTINUED)
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 301
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 17-3: QEIxSTAT: QEI STATUS REGISTER
U-0 U-0 HS, RC-0 R/W-0 HS, RC-0 R/W-0 HS, RC-0 R/W-0
PCHEQIRQ PCHEQIEN PCLEQIRQ PCLEQIEN POSOVIRQ POSOVIEN
bit 15 bit 8
HS, RC-0 R/W-0 HS, RC-0 R/W-0 HS, RC-0 R/W-0 HS, RC-0 R/W-0
PCIIRQ
(1)
PCIIEN VELOVIRQ VELOVIEN HOMIRQ HOMIEN IDXIRQ IDXIEN
bit 7 bit 0
Legend: HS = Set by Hardware C = Cleared by Software
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-14 Unimplemented: Read as 0
bit 13 PCHEQIRQ: Position Counter Greater Than or Equal Compare Status bit
1 = POSxCNT QEIxGEC
0 = POSxCNT < QEIxGEC
bit 12 PCHEQIEN: Position Counter Greater Than or Equal Compare Interrupt Enable bit
1 = Interrupt is enabled
0 = Interrupt is disabled
bit 11 PCLEQIRQ: Position Counter Less Than or Equal Compare Status bit
1 = POSxCNT QEIxLEC
0 = POSxCNT > QEIxLEC
bit 10 PCLEQIEN: Position Counter Less Than or Equal Compare Interrupt Enable bit
1 = Interrupt is enabled
0 = Interrupt is disabled
bit 9 POSOVIRQ: Position Counter Overflow Status bit
1 = Overflow has occurred
0 = No overflow has occurred
bit 8 POSOVIEN: Position Counter Overflow Interrupt Enable bit
1 = Interrupt is enabled
0 = Interrupt is disabled
bit 7 PCIIRQ: Position Counter (Homing) Initialization Process Complete Status bit
(1)
1 = POSxCNT was reinitialized
0 = POSxCNT was not reinitialized
bit 6 PCIIEN: Position Counter (Homing) Initialization Process Complete interrupt Enable bit
1 = Interrupt is enabled
0 = Interrupt is disabled
bit 5 VELOVIRQ: Velocity Counter Overflow Status bit
1 = Overflow has occurred
0 = No overflow has not occurred
bit 4 VELOVIEN: Velocity Counter Overflow Interrupt Enable bit
1 = Interrupt is enabled
0 = Interrupt is disabled
bit 3 HOMIRQ: Status Flag for Home Event Status bit
1 = Home event has occurred
0 = No Home event has occurred
bit 2 HOMIEN: Home Input Event Interrupt Enable bit
1 = Interrupt is enabled
0 = Interrupt is disabled
Note 1: This status bit is only applicable to PIMOD<2:0> modes 011 and 100.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 302 Preliminary 2009-2011 Microchip Technology Inc.
bit 1 IDXIRQ: Status Flag for Index Event Status bit
1 = Index event has occurred
0 = No Index event has occurred
bit 0 IDXIEN: Index Input Event Interrupt Enable bit
1 = Interrupt is enabled
0 = Interrupt is disabled
REGISTER 17-3: QEIxSTAT: QEI STATUS REGISTER (CONTINUED)
Note 1: This status bit is only applicable to PIMOD<2:0> modes 011 and 100.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 303
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 17-4: POSxCNTH: POSITION COUNTER HIGH WORD REGISTER
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
POSCNT<31:24>
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
POSCNT<23:16>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-0 POSCNT<31:16>: High word used to form 32-bit Position Counter Register (POSxCNT) bits
REGISTER 17-5: POSxCNTL: POSITION COUNTER LOW WORD REGISTER
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
POSCNT<15:8>
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
POSCNT<7:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-0 Position Counter<15:0>: Low word used to form 32-bit Position Counter Register (POSxCNT) bits
REGISTER 17-6: POSxHLD: POSITION COUNTER HOLD REGISTER
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
POSHLD<15:8>
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
POSHLD<7:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-0 POSHLD<15:0>: Hold register bits for reading and writing POSxCNTH
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 304 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 17-7: VELxCNT: VELOCITY COUNTER REGISTER
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
VELCNT<15:8>
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
VELCNT<7:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-0 VELCNT<15:0>: Velocity Counter bits
REGISTER 17-8: INDXxCNTH: INDEX COUNTER HIGH WORD REGISTER
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
INDXCNT<31:24>
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
INDXCNT<23:16>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-0 INDXCNT<31:16>: High word used to form 32-bit Index Counter Register (INDXxCNT) bits
REGISTER 17-9: INDXxCNTL: INDEX COUNTER LOW WORD REGISTER
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
INDXCNT<15:8>
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
INDXCNT<7:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-0 INDXCNT<15:0>: Low word used to form 32-bit Index Counter Register (INDXxCNT) bits
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 305
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 17-10: INDXxHLD: INDEX COUNTER HOLD REGISTER
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
INDXHLD<15:8>
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
INDXHLD<7:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-0 INDXHLD<15:0>: Hold register for reading and writing INDXxCNTH bits
REGISTER 17-11: QEIxICH: INITIALIZATION/CAPTURE HIGH WORD REGISTER
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
QEIIC<31:24>
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
QEIIC<23:16>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-0 QEIIC<31:16>: High word used to form 32-bit Initialization/Capture Register (QEIxIC) bits
REGISTER 17-12: QEIxICL: INITIALIZATION/CAPTURE LOW WORD REGISTER
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
QEIIC<15:8>
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
QEIIC<7:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-0 QEIIC<15:0>: Low word used to form 32-bit Initialization/Capture Register (QEIxIC) bits
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 306 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 17-13: QEIxLECH: LESS THAN OR EQUAL COMPARE HIGH WORD REGISTER
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
QEILEC<31:24>
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
QEILEC<23:16>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-0 QEILEC<31:16>: High word used to form 32-bit Less Than or Equal Compare Register (QEIxLEC)
bits
REGISTER 17-14: QEIxLECL: LESS THAN OR EQUAL COMPARE LOW WORD REGISTER
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
QEILEC<15:8>
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
QEILEC<7:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-0 QEILEC<15:0>: Low word used to form 32-bit Less Than or Equal Compare Register (QEIxLEC) bits
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 307
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 17-15: QEIxGECH: GREATER THAN OR EQUAL COMPARE HIGH WORD REGISTER
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
QEIGEC<31:24>
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
QEIGEC<23:16>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-0 QEIGEC<31:16>: High word used to form 32-bit Greater Than or Equal Compare Register (QEIxGEC)
bits
REGISTER 17-16: QEIxGECL: GREATER THAN OR EQUAL COMPARE LOW WORD REGISTER
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
QEIGEC<15:8>
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
QEIGEC<7:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-0 QEIGEC<15:0>: Low word used to form 32-bit Greater Than or Equal Compare Register (QEIxGEC)
bits
REGISTER 17-17: INTxTMRH: INTERVAL TIMER HIGH WORD REGISTER
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
INTTMR<31:24>
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
INTTMR<23:16>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-0 INTTMR<31:16>: High word used to form 32-bit Interval Timer Register (INTxTMR) bits
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 308 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 17-18: INTxTMRL: INTERVAL TIMER LOW WORD REGISTER
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
INTTMR<15:8>
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
INTTMR<7:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-0 INTTMR<15:0>: Low word used to form 32-bit Interval Timer Register (INTxTMR) bits
REGISTER 17-19: INTxHLDH: INTERVAL TIMER HOLD HIGH WORD REGISTER
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
INTHLD<31:24>
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
INTHLD<23:16>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-0 INTHLD<31:16>: Hold register for reading and writing INTxTMRH bits
REGISTER 17-20: INTxHLDL: INTERVAL TIMER HOLD LOW WORD REGISTER
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
INTHLD<15:8>
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
INTHLD<7:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-0 INTHLD<15:0>: Hold register for reading and writing INTxTMRL bits
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 309
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
18.0 SERIAL PERIPHERAL
INTERFACE (SPI)
The SPI module is a synchronous serial interface use-
ful for communicating with other peripheral or micro-
controller devices. These peripheral devices can be
serial EEPROMs, shift registers, display drivers, A/D
converters, etc. The SPI module is compatible with
Motorolas SPI and SIOP interfaces.
The dsPIC33EPXXXMU806/810/814 and
PIC24EPXXXGU810/814 device family offers four SPI
modules on a single device. These modules, which are
designated as SPI1, SPI2, SPI3 and SPI4, are function-
ally identical. Each SPI module includes an eight-word
FIFO buffer and allows DMA bus connections. When
using the SPI module with DMA, FIFO operation can be
disabled.
The SPIx serial interface consists of four pins, as
follows:
SDIx: Serial Data Input
SDOx: Serial Data Output
SCKx: Shift Clock Input or Output
SSx/FSYNCx: Active-Low Slave Select or Frame
Synchronization I/O Pulse
The SPIx module can be configured to operate with
two, three or four pins. In 3-pin mode, SSx is not used.
In 2-pin mode, neither SDOx nor SSx is used.
Figure 18-1 illustrates the block diagram of the SPI
module in Standard and Enhanced modes.
FIGURE 18-1: SPIx MODULE BLOCK DIAGRAM
Note 1: This data sheet summarizes the features
of the dsPIC33EPXXXMU806/810/814
and PIC24EPXXXGU810/814 families of
devices. It is not intended to be a
comprehensive reference source. To
complement the information in this data
sheet, refer to Section 18. Serial
Peripheral Interface (SPI) (DS70569)
of the dsPIC33E/PIC24E Family
Reference Manual, which is available
from the Microchip web site
(www.microchip.com).
2: Some registers and associated bits
described in this section may not be
available on all devices. Refer to
Section 4.0 Memory Organization in
this data sheet for device-specific register
and bit information.
Note: In this section, the SPI modules are
referred to together as SPIx, or separately
as SPI1, SPI2, SPI3 and SPI4. Special
Function Registers follow a similar nota-
tion. For example, SPIxCON refers to the
control register for the SPI1, SPI2, SPI3
or SPI4 module.
Internal Data Bus
SDIx
SDOx
SSx/FSYNCx
SCKx
SPIxSR
bit 0
Shift Control
Edge
Select
FP Primary
1:1/4/16/64
Enable
Prescaler
Secondary
Prescaler
1:1 to 1:8
Sync
Clock
Control
SPIxBUF
Control
Transfer
Transfer
Write SPIxBUF Read SPIxBUF
16
SPIxCON1<1:0>
SPIxCON1<4:2>
Master Clock
8-Level FIFO
Transmit Buffer
(1)
8-Level FIFO
Receive Buffer
(1)
Note 1: In Standard mode, the FIFO is only one level deep.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 310 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 18-1: SPIxSTAT: SPIx STATUS AND CONTROL REGISTER
R/W-0 U-0 R/W-0 U-0 U-0 R/W-0 R/W-0 R/W-0
SPIEN SPISIDL SPIBEC<2:0>
bit 15 bit 8
R/W-0 R/C-0, HS R/W-0 R/W-0 R/W-0 R/W-0 R-0, HS, HC R-0, HS, HC
SRMPT SPIROV SRXMPT SISEL<2:0> SPITBF SPIRBF
bit 7 bit 0
Legend: C = Clearable bit
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
HS = Set in Hardware bit HC = Cleared in Hardware bit U = Unimplemented bit, read as 0
bit 15 SPIEN: SPIx Enable bit
1 = Enables the module and configures SCKx, SDOx, SDIx and SSx as serial port pins
0 = Disables the module
bit 14 Unimplemented: Read as 0
bit 13 SPISIDL: Stop in Idle Mode bit
1 = Discontinue the module operation when device enters Idle mode
0 = Continue the module operation in Idle mode
bit 12-11 Unimplemented: Read as 0
bit 10-8 SPIBEC<2:0>: SPIx Buffer Element Count bits (valid in Enhanced Buffer mode)
Master mode:
Number of SPIx transfers are pending.
Slave mode:
Number of SPIx transfers are unread.
bit 7 SRMPT: Shift Register (SPIxSR) Empty bit (valid in Enhanced Buffer mode)
1 = SPIx Shift register is empty and ready to send or receive the data
0 = SPIx Shift register is not empty
bit 6 SPIROV: Receive Overflow Flag bit
1 = A new byte/word is completely received and discarded. The user application has not read the previous
data in the SPIxBUF register
0 = No overflow has occurred
bit 5 SRXMPT: Receive FIFO Empty bit (valid in Enhanced Buffer mode)
1 = RX FIFO is empty
0 = RX FIFO is not empty
bit 4-2 SISEL<2:0>: SPIx Buffer Interrupt Mode bits (valid in Enhanced Buffer mode)
111 = Interrupt when the SPIx transmit buffer is full (SPIxTBF bit is set)
110 = Interrupt when last bit is shifted into SPIxSR, and as a result, the TX FIFO is empty
101 = Interrupt when the last bit is shifted out of SPIxSR, and the transmit is complete
100 = Interrupt when one data is shifted into the SPIxSR, and as a result, the TX FIFO has one open
memory location
011 = Interrupt when the SPIx receive buffer is full (SPIxRBF bit set)
010 = Interrupt when the SPIx receive buffer is 3/4 or more full
001 = Interrupt when data is available in the receive buffer (SRMPT bit is set)
000 = Interrupt when the last data in the receive buffer is read, as a result, the buffer is empty
(SRXMPT bit set)
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 311
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
bit 1 SPITBF: SPIx Transmit Buffer Full Status bit
1 = Transmit not yet started, SPIxTXB is full
0 = Transmit started, SPIxTXB is empty
Standard Buffer Mode:
Automatically set in hardware when core writes to the SPIxBUF location, loading SPIxTXB.
Automatically cleared in hardware when SPIx module transfers data from SPIxTXB to SPIxSR.
Enhanced Buffer Mode:
Automatically set in hardware when CPU writes to the SPIxBUF location, loading the last available
buffer location. Automatically cleared in hardware when a buffer location is available for a CPU write
operation.
bit 0 SPIRBF: SPIx Receive Buffer Full Status bit
1 = Receive complete, SPIxRXB is full
0 = Receive is incomplete, SPIxRXB is empty
Standard Buffer Mode:
Automatically set in hardware when SPIx transfers data from SPIxSR to SPIxRXB. Automatically
cleared in hardware when core reads the SPIxBUF location, reading SPIxRXB.
Enhanced Buffer Mode:
Automatically set in hardware when SPIx transfers data from SPIxSR to the buffer, filling the last
unread buffer location. Automatically cleared in hardware when a buffer location is available for a
transfer from SPIxSR.
REGISTER 18-1: SPIxSTAT: SPIx STATUS AND CONTROL REGISTER (CONTINUED)
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 312 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 18-2: SPIXCON1: SPIX CONTROL REGISTER 1
U-0 U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
DISSCK DISSDO MODE16 SMP CKE
(1)
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
SSEN
(2)
CKP MSTEN SPRE<2:0> PPRE<1:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-13 Unimplemented: Read as 0
bit 12 DISSCK: Disable SCKx Pin bit (SPI Master modes only)
1 = Internal SPI clock is disabled, pin functions as I/O
0 = Internal SPI clock is enabled
bit 11 DISSDO: Disable SDOx Pin bit
1 = SDOx pin is not used by the module; pin functions as I/O
0 = SDOx pin is controlled by the module
bit 10 MODE16: Word/Byte Communication Select bit
1 = Communication is word-wide (16 bits)
0 = Communication is byte-wide (8 bits)
bit 9 SMP: SPIx Data Input Sample Phase bit
Master mode:
1 = Input data is sampled at end of data output time
0 = Input data is sampled at middle of data output time
Slave mode:
SMP must be cleared when SPIx is used in Slave mode.
bit 8 CKE: SPIx Clock Edge Select bit
(1)
1 = Serial output data changes on transition from active clock state to idle clock state (refer to bit 6)
0 = Serial output data changes on transition from idle clock state to active clock state (refer to bit 6)
bit 7 SSEN: Slave Select Enable bit (Slave mode)
(2)
1 = SSx pin is used for Slave mode
0 = SSx pin is not used by module. Pin is controlled by port function
bit 6 CKP: Clock Polarity Select bit
1 = Idle state for clock is a high level; active state is a low level
0 = Idle state for clock is a low level; active state is a high level
bit 5 MSTEN: Master Mode Enable bit
1 = Master mode
0 = Slave mode
bit 4-2 SPRE<2:0>: Secondary Prescale bits (Master mode)
111 = Reserved
110 = Secondary prescale 2:1
UxCTS
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 324 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 20-1: UxMODE: UARTx MODE REGISTER
R/W-0 U-0 R/W-0 R/W-0 R/W-0 U-0 R/W-0 R/W-0
UARTEN
(1)
USIDL IREN
(2)
RTSMD UEN<1:0>
bit 15 bit 8
R/W-0 HC R/W-0 R/W-0 HC R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
WAKE LPBACK ABAUD URXINV BRGH PDSEL<1:0> STSEL
bit 7 bit 0
Legend: HC = Hardware cleared
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 UARTEN: UARTx Enable bit
1 = UARTx is enabled; all UARTx pins are controlled by UARTx as defined by UEN<1:0>
0 = UARTx is disabled; all UARTx pins are controlled by PORT latches; UARTx power consumption
minimal
bit 14 Unimplemented: Read as 0
bit 13 USIDL: Stop in Idle Mode bit
1 = Discontinue module operation when device enters Idle mode
0 = Continue module operation in Idle mode
bit 12 IREN: IrDA
00001 = Filter 1
00000 = Filter 0
bit 7 Unimplemented: Read as 0
bit 6-0 ICODE<6:0>: Interrupt Flag Code bits
1000101-1111111 = Reserved
1000100 = FIFO almost full interrupt
1000011 = Receiver overflow interrupt
1000010 = Wake-up interrupt
1000001 = Error interrupt
1000000 = No interrupt
0010000-0111111 = Reserved
0001111 = RB15 buffer Interrupt
00 0010 = TQ = 2 x 3 x 1/FCAN
00 0001 = TQ = 2 x 2 x 1/FCAN
00 0000 = TQ = 2 x 1 x 1/FCAN
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 339
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 21-10: CiCFG2: ECAN BAUD RATE CONFIGURATION REGISTER 2
U-0 R/W-x U-0 U-0 U-0 R/W-x R/W-x R/W-x
WAKFIL SEG2PH<2:0>
bit 15 bit 8
R/W-x R/W-x R/W-x R/W-x R/W-x R/W-x R/W-x R/W-x
SEG2PHTS SAM SEG1PH<2:0> PRSEG<2:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 Unimplemented: Read as 0
bit 14 WAKFIL: Select CAN bus Line Filter for Wake-up bit
1 = Use CAN bus line filter for wake-up
0 = CAN bus line filter is not used for wake-up
bit 13-11 Unimplemented: Read as 0
bit 10-8 SEG2PH<2:0>: Phase Segment 2 bits
111 = Length is 8 x TQ
000 = Length is 1 x TQ
bit 7 SEG2PHTS: Phase Segment 2 Time Select bit
1 = Freely programmable
0 = Maximum of SEG1PH bits or Information Processing Time (IPT), whichever is greater
bit 6 SAM: Sample of the CAN bus Line bit
1 = Bus line is sampled three times at the sample point
0 = Bus line is sampled once at the sample point
bit 5-3 SEG1PH<2:0>: Phase Segment 1 bits
111 = Length is 8 x TQ
000 = Length is 1 x TQ
bit 2-0 PRSEG<2:0>: Propagation Time Segment bits
111 = Length is 8 x TQ
000 = Length is 1 x TQ
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 340 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 21-11: CiFEN1: ECAN ACCEPTANCE FILTER ENABLE REGISTER 1
R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1
FLTEN15 FLTEN14 FLTEN13 FLTEN12 FLTEN11 FLTEN10 FLTEN9 FLTEN8
bit 15 bit 8
R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1 R/W-1
FLTEN7 FLTEN6 FLTEN5 FLTEN4 FLTEN3 FLTEN2 FLTEN1 FLTEN0
bit 7 bit 0
Legend: C = Writable bit, but only 0 can be written to clear the bit
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-0 FLTENn: Enable Filter n to Accept Messages bits
1 = Enable Filter n
0 = Disable Filter n
REGISTER 21-12: CiBUFPNT1: ECAN FILTER 0-3 BUFFER POINTER REGISTER 1
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
F3BP<3:0> F2BP<3:0>
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
F1BP<3:0> F0BP<3:0>
bit 7 bit 0
Legend: C = Writable bit, but only 0 can be written to clear the bit
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-12 F3BP<3:0>: RX Buffer mask for Filter 3 bits
1111 = Filter hits received in RX FIFO buffer
1110 = Filter hits received in RX Buffer 14
0001 = Endpoint 1
0000 = Endpoint 0
bit 3 DIR: Last Buffer Descriptor Direction Indicator bit
1 = The last transaction was a transmit transfer (TX)
0 = The last transaction was a receive transfer (RX)
bit 2 PPBI: Ping-Pong Buffer Descriptor Pointer Indicator bit
(1)
1 = The last transaction was to the ODD buffer descriptor bank
0 = The last transaction was to the EVEN buffer descriptor bank
bit 1-0 Unimplemented: Read as 0
Note 1: This bit is only valid for endpoints with available EVEN and ODD buffer descriptor registers.
2: In Host mode, all transactions are processed through Endpoint 0 and the Endpoint 0 BDTs. Therefore,
ENDPT<3:0> will always read as 0000.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 361
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 22-5: UxCON: USB CONTROL REGISTER (DEVICE MODE)
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
U-0 R-x, HSC R/W-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0
SE0 PKTDIS HOSTEN
(1)
RESUME PPBRST USBEN
bit 7 bit 0
Legend: U = Unimplemented bit, read as 0
R = Readable bit W = Writable bit HSC = Hardware Settable/Clearable bit
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-7 Unimplemented: Read as 0
bit 6 SE0: Live Single-Ended Zero Flag bit
1 = Single-ended zero active on the USB bus
0 = No single-ended zero detected
bit 5 PKTDIS: Packet Transfer Disable bit
1 = SIE token and packet processing disabled; automatically set when a SETUP token is received
0 = SIE token and packet processing enabled
bit 4 Unimplemented: Read as 0
bit 3 HOSTEN: Host Mode Enable bit
(1)
1 = USB host capability enabled; pull-downs on D+ and D- are activated in hardware
0 = USB host capability disabled
bit 2 RESUME: Resume Signaling Enable bit
1 = Resume signaling activated
0 = Resume signaling disabled
bit 1 PPBRST: Ping-Pong Buffers Reset bit
1 = Reset all Ping-Pong Buffer Pointers to the EVEN buffer descriptor banks
0 = Ping-Pong Buffer Pointers not reset
bit 0 USBEN: USB Module Enable bit
1 = USB module and supporting circuitry enabled (device attached); D+ pull-up is activated in hardware
0 = USB module and supporting circuitry disabled (device detached)
Note 1: This bit should be 0 in Device mode.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 362 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 22-6: UxCON: USB CONTROL REGISTER (HOST MODE)
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
R-x, HSC R-x, HSC R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
JSTATE SE0 TOKBUSY USBRST HOSTEN RESUME PPBRST SOFEN
bit 7 bit 0
Legend: U = Unimplemented bit, read as 0
R = Readable bit W = Writable bit HSC = Hardware Settable/Clearable bit
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-8 Unimplemented: Read as 0
bit 7 JSTATE: Live Differential Receiver J State Flag bit
1 = J state (differential 0 in low-speed, differential 1 in full-speed) detected on the USB
0 = No J state detected
bit 6 SE0: Live Single-Ended Zero Flag bit
1 = Single-ended zero active on the USB bus
0 = No single-ended zero detected
bit 5 TOKBUSY: Token Busy Status bit
1 = Token being executed by the USB module in On-The-Go state
0 = No token being executed
bit 4 USBRST: Module Reset bit
1 = USB Reset has been generated; for Software Reset, application must set this bit for 50 ms, and
then clear it
0 = USB Reset terminated
bit 3 HOSTEN: Host Mode Enable bit
1 = USB host capability enabled; pull-downs on D+ and D- are activated in hardware
0 = USB host capability disabled
bit 2 RESUME: Resume Signaling Enable bit
1 = Resume signaling activated; software must set bit for 10 ms, and then clear to enable remote
wake-up
0 = Resume signaling disabled
bit 1 PPBRST: Ping-Pong Buffers Reset bit
1 = Reset all Ping-Pong Buffer Pointers to the EVEN buffer descriptor banks
0 = Ping-Pong Buffer Pointers not reset
bit 0 SOFEN: Start of Frame Enable bit
1 = Start of Frame token sent every one 1 ms
0 = Start of Frame token disabled
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 363
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 22-7: UxADDR: USB ADDRESS REGISTER
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
LSPDEN
(1)
DEVADDR<6:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-8 Unimplemented: Read as 0
bit 7 LSPDEN: Low-Speed Enable Indicator bit
(1)
1 = USB module operates at low-speed
0 = USB module operates at full-speed
bit 6-0 DEVADDR<6:0>: USB Device Address bits
Note 1: Host mode only. In Device mode, this bit is unimplemented.
REGISTER 22-8: UxTOK: USB TOKEN REGISTER (HOST MODE ONLY)
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
PID<3:0>
(1)
EP<3:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-8 Unimplemented: Read as 0
bit 7-4 PID<3:0>: Token Type Identifier bits
(1)
1101 = SETUP (TX) token type transaction
1001 = IN (RX) token type transaction
0001 = OUT (TX) token type transaction
bit 3-0 EP<3:0>: Token Command Endpoint Address bits
This value must specify a valid endpoint on the attached device.
Note 1: All other combinations are reserved and are not to be used.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 364 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 22-9: UxSOF: USB OTG START-OF-TOKEN THRESHOLD REGISTER
(HOST MODE ONLY)
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
CNT<7:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-8 Unimplemented: Read as 0
bit 7-0 CNT<7:0>: Start of Frame Count bits
Value represents 10 + (packet size of n bytes); for example:
0100 1010 = 64-byte packet
0010 1010 = 32-byte packet
0001 0010 = 8-byte packet
REGISTER 22-10: UxCNFG1: USB CONFIGURATION REGISTER 1
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
R/W-0 R/W-0 U-0 R/W-0 U-0 U-0 U-0 U-0
UTEYE UOEMON USBSIDL
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-8 Unimplemented: Read as 0
bit 7 UTEYE: USB Eye Pattern Test Enable bit
1 = Eye pattern test enabled
0 = Eye pattern test disabled
bit 6 UOEMON: USB OE Monitor Enable bit
1 = OE signal active; it indicates intervals during which the D+/D- lines are driving
0 = OE signal inactive
(1)
bit 5 Unimplemented: Read as 0
bit 4 USBSIDL: USB OTG Stop in Idle Mode bit
1 = Discontinue module operation when device enters Idle mode
0 = Continue module operation in Idle mode
bit 3-0 Unimplemented: Read as 0
Note 1: When the UTRIS (UxCNFG2<0>) bit is set, the OE signal is active regardless of the setting of UOEMON.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 365
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 22-11: UxCNFG2: USB CONFIGURATION REGISTER 2
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
UVCMPSEL PUVBUS EXTI2CEN UVBUSDIS
(1)
UVCMPDIS
(1)
UTRDIS
(1)
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-6 Unimplemented: Read as 0
bit 5
UVCMPSEL: External Comparator Input Mode Select bit
When UVCMPDIS is set:
1 = Use 3 pin input for external comparators
0 = Use 2 pin input for external comparators
bit 4 PUVBUS: VBUS Pull-up Enable bit
1 = Pull-up on VBUS pin enabled
0 = Pull-up on VBUS pin disabled
bit 3 EXTI2CEN: I
2
C Interface For External Module Control Enable bit
1 = External module(s) controlled via I
2
C interface
0 = External module(s) controller via dedicated pins
bit 2 UVBUSDIS: On-Chip 5V Boost Regulator Builder Disable bit
(1)
1 = On-chip boost regulator builder disabled; digital output control interface enabled
0 = On-chip boost regulator builder active
bit 1 UVCMPDIS: On-Chip VBUS Comparator Disable bit
(1)
1 = On-chip charge VBUS comparator disabled; digital input status interface enabled
0 = On-chip charge VBUS comparator active
bit 0 UTRDIS: On-Chip Transceiver Disable bit
(1)
1 = On-chip transceiver disabled; digital transceiver interface enabled
0 = On-chip transceiver active
Note 1: Do not change this bit while the USBPWR bit is set (UxPWRC<0> = 1).
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 366 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 22-12: UxOTGIR: USB OTG INTERRUPT STATUS REGISTER (HOST MODE ONLY)
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
R/K-0, HS R/K-0, HS R/K-0, HS R/K-0, HS R/K-0, HS R/K-0, HS U-0 R/K-0, HS
IDIF T1MSECIF LSTATEIF ACTVIF SESVDIF SESENDIF VBUSVDIF
bit 7 bit 0
Legend: U = Unimplemented bit, read as 0
R = Readable bit K = Write 1 to clear bit HS = Hardware Settable bit
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-8 Unimplemented: Read as 0
bit 7 IDIF: ID State Change Indicator bit
1 = Change in ID state detected
0 = No ID state change
bit 6 T1MSECIF: 1 Millisecond Timer bit
1 = The 1 millisecond timer has expired
0 = The 1 millisecond timer has not expired
bit 5 LSTATEIF: Line State Stable Indicator bit
1 = USB line state (as defined by the SE0 and JSTATE bits) has been stable for 1 ms, but different from
last time
0 = USB line state has not been stable for 1 ms
bit 4 ACTVIF: Bus Activity Indicator bit
1 = Activity on the D+/D- lines or VBUS detected
0 = No activity on the D+/D- lines or VBUS detected
bit 3 SESVDIF: Session Valid Change Indicator bit
1 = VBUS has crossed VA_SESS_VLD (as defined in the USB OTG Specification)
(1)
0 = VBUS has not crossed VA_SESS_VLD
bit 2 SESENDIF: B-Device VBUS Change Indicator bit
1 = VBUS change on B-device detected; VBUS has crossed VB_SESS_END (as defined in the USB OTG
Specification)
(1)
0 = VBUS has not crossed VA_SESS_END
bit 1 Unimplemented: Read as 0
bit 0 VBUSVDIF: A-Device VBUS Change Indicator bit
1 = VBUS change on A-device detected; VBUS has crossed VA_VBUS_VLD (as defined in the USB OTG
Specification)
(1)
0 = No VBUS change on A-device detected
Note 1: VBUS threshold crossings may be either rising or falling.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 367
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 22-13: UxOTGIE: USB OTG INTERRUPT ENABLE REGISTER (HOST MODE ONLY)
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 U-0 R/W-0
IDIE T1MSECIE LSTATEIE ACTVIE SESVDIE SESENDIE VBUSVDIE
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-8 Unimplemented: Read as 0
bit 7 IDIE: ID Interrupt Enable bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 6 T1MSECIE: 1 Millisecond Timer Interrupt Enable bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 5 LSTATEIE: Line State Stable Interrupt Enable bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 4 ACTVIE: Bus Activity Interrupt Enable bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 3 SESVDIE: Session Valid Interrupt Enable bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 2 SESENDIE: B-Device Session End Interrupt Enable bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 1 Unimplemented: Read as 0
bit 0 VBUSVDIE: A-Device VBUS Valid Interrupt Enable bit
1 = Interrupt enabled
0 = Interrupt disabled
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 368 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 22-14: UxIR: USB INTERRUPT STATUS REGISTER (DEVICE MODE ONLY)
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
R/K-0, HS U-0 R/K-0, HS R/K-0, HS R/K-0, HS R/K-0, HS R-0 R/K-0, HS
STALLIF RESUMEIF IDLEIF TRNIF SOFIF UERRIF URSTIF
bit 7 bit 0
Legend: U = Unimplemented bit, read as 0
R = Readable bit K = Write 1 to clear bit HS = Hardware Settable bit
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-8 Unimplemented: Read as 0
bit 7 STALLIF: STALL Handshake Interrupt bit
1 = A STALL handshake was sent by the peripheral during the handshake phase of the transaction in
Device mode
0 = A STALL handshake has not been sent
bit 6 Unimplemented: Read as 0
bit 5 RESUMEIF: Resume Interrupt bit
1 = A K-State is observed on the D+ or D- pin for 2.5 s (differential 1 for low-speed, differential 0 for
full-speed)
0 = No K-State observed
bit 4 IDLEIF: Idle Detect Interrupt bit
1 = Idle condition detected (constant Idle state of 3 ms or more)
0 = No Idle condition detected
bit 3 TRNIF: Token Processing Complete Interrupt bit
1 = Processing of current token is complete; read UxSTAT register for endpoint BDT information
0 = Processing of current token not complete; clear UxSTAT register or load next token from STAT
(Clearing this bit causes the STAT FIFO to advance.)
bit 2 SOFIF: Start of Frame Token Interrupt bit
1 = A Start of Frame token was received by the peripheral
0 = A Start of Frame token has not been received by the peripheral
bit 1 UERRIF: USB Error Condition Interrupt bit (read-only)
1 = An unmasked error condition has occurred; only error states enabled in the UxEIE register can set
this bit
0 = No unmasked error condition has occurred
bit 0 URSTIF: USB Reset Interrupt bit
1 = Valid USB Reset has occurred for at least 2.5 s; Reset state must be cleared before this bit can
be reasserted
0 = No USB Reset has occurred
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 369
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 22-15: UxIR: USB INTERRUPT STATUS REGISTER (HOST MODE ONLY)
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
R/K-0, HS R/K-0, HS R/K-0, HS R/K-0, HS R/K-0, HS R/K-0, HS R-0 R/K-0, HS
STALLIF ATTACHIF RESUMEIF IDLEIF TRNIF SOFIF UERRIF DETACHIF
bit 7 bit 0
Legend: U = Unimplemented bit, read as 0
R = Readable bit K = Write 1 to clear bit HS = Hardware Settable bit
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-8 Unimplemented: Read as 0
bit 7 STALLIF: STALL Handshake Interrupt bit
1 = A STALL handshake was sent by the peripheral device during the handshake phase of the
transaction in Device mode
0 = A STALL handshake has not been sent
bit 6 ATTACHIF: Peripheral Attach Interrupt bit
1 = A peripheral attachment has been detected by the module; set if the bus state is not SE0 and there
has been no bus activity for 2.5 s
0 = No peripheral attachement detected
bit 5 RESUMEIF: Resume Interrupt bit
1 = A K-State is observed on the D+ or D- pin for 2.5 s (differential 1 for low-speed, differential 0 for
full-speed)
0 = No K-State observed
bit 4 IDLEIF: Idle Detect Interrupt bit
1 = Idle condition detected (constant Idle state of 3 ms or more)
0 = No Idle condition detected
bit 3 TRNIF: Token Processing Complete Interrupt bit
1 = Processing of current token is complete; read USTAT register for endpoint BDT information
0 = Processing of current token is not complete; clear USTAT register or load next token from STAT
bit 2 SOFIF: Start of Frame Token Interrupt bit
1 = Start of Frame threshold reached by the host
0 = No Start of Frame token threshold reached
bit 1 UERRIF: USB Error Condition Interrupt bit
1 = An unmasked error condition has occurred; only error states enabled in the UxEIE register can set
this bit
0 = No unmasked error condition has occurred
bit 0 DETACHIF: Detach Interrupt bit
1 = A peripheral detachment has been detected by the module
0 = No peripheral detachment detected
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 370 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 22-16: UxIE: USB INTERRUPT ENABLE REGISTER (DEVICE MODE)
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
R/W-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
STALLIE RESUMEIE IDLEIE TRNIE SOFIE UERRIE URSTIE
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-8 Unimplemented: Read as 0
bit 7 STALLIE: STALL Handshake Interrupt Enable bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 6 Unimplemented: Read as 0
bit 5 RESUMEIE: Resume Interrupt bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 4 IDLEIE: Idle Detect Interrupt bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 3 TRNIE: Token Processing Complete Interrupt bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 2 SOFIE: Start of Frame Token Interrupt bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 1 UERRIE: USB Error Condition Interrupt bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 0 URSTIE: USB Reset Interrupt Enable bit
1 = Interrupt enabled
0 = Interrupt disabled
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 371
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 22-17: UxIE: USB INTERRUPT ENABLE REGISTER (HOST MODE)
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
STALLIE ATTACHIE
(1)
RESUMEIE IDLEIE TRNIE SOFIE UERRIE DETACHIE
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-8 Unimplemented: Read as 0
bit 7 STALLIE: STALL Handshake Interrupt Enable bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 6 ATTACHIE: Peripheral Attach Interrupt bit
(1)
1 = Interrupt enabled
0 = Interrupt disabled
bit 5 RESUMEIE: Resume Interrupt bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 4 IDLEIE: Idle Detect Interrupt bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 3 TRNIE: Token Processing Complete Interrupt bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 2 SOFIE: Start of Frame Token Interrupt bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 1 UERRIE: USB Error Condition Interrupt bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 0 DETACHIE: USB Detach Interrupt Enable bit
1 = Interrupt enabled
0 = Interrupt disabled
Note 1: Unimplemented in OTG mode, read as 0.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 372 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 22-18: UxEIR: USB ERROR INTERRUPT STATUS REGISTER (DEVICE MODE)
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
R/K-0, HS R/K-0,HS R/K-0, HS R/K-0, HS R/K-0, HS R/K-0, HS R/K-0, HS R/K-0, HS
BTSEF BUSACCEF DMAEF BTOEF DFN8EF CRC16EF CRC5EF PIDEF
bit 7 bit 0
Legend: U = Unimplemented bit, read as 0
R = Readable bit K = Write 1 to clear bit HS = Hardware Settable bit
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-8 Unimplemented: Read as 0
bit 7 BTSEF: Bit Stuff Error Flag bit
1 = Bit stuff error has been detected
0 = No bit stuff error
bit 6 BUSACCEF: Bus Access Error Flag bit
1 = Peripheral tried to access an unimplemented RAM location
0 = RAM location access was successful
bit 5 DMAEF: DMA Error Flag bit
1 = A USB DMA error condition detected; the data size indicated by the buffer descriptor byte count
field is less than the number of received bytes. The received data is truncated
0 = No DMA error
bit 4 BTOEF: Bus Turnaround Time-out Error Flag bit
1 = Bus turnaround time-out has occurred
0 = No bus turnaround time-out
bit 3 DFN8EF: Data Field Size Error Flag bit
1 = Data field was not an integral number of bytes
0 = Data field was an integral number of bytes
bit 2 CRC16EF: CRC16 Failure Flag bit
1 = CRC16 failed
0 = CRC16 passed
bit 1 CRC5EF: CRC5 Host Error Flag bit
1 = Token packet rejected due to CRC5 error
0 = Token packet accepted (no CRC5 error)
bit 0 PIDEF: PID Check Failure Flag bit
1 = PID check failed
0 = PID check passed
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 373
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 22-19: UxEIR: USB ERROR INTERRUPT STATUS REGISTER (HOST MODE)
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
R/K-0, HS R/K-0,HS R/K-0, HS R/K-0, HS R/K-0, HS R/K-0, HS R/K-0, HS R/K-0, HS
BTSEF BUSACCEF DMAEF BTOEF DFN8EF CRC16EF EOFEF PIDEF
bit 7 bit 0
Legend: U = Unimplemented bit, read as 0
R = Readable bit K = Write 1 to clear bit HS = Hardware Settable bit
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-8 Unimplemented: Read as 0
bit 7 BTSEF: Bit Stuff Error Flag bit
1 = Bit stuff error has been detected
0 = No bit stuff error
bit 6 BUSACCEF: Bus Access Error Flag bit
1 = Peripheral tried to access an unimplemented RAM location
0 = RAM location access was successful
bit 5 DMAEF: DMA Error Flag bit
1 = A USB DMA error condition detected; the data size indicated by the buffer descriptor byte count
field is less than the number of received bytes. The received data is truncated
0 = No DMA error
bit 4 BTOEF: Bus Turnaround Time-out Error Flag bit
1 = Bus turnaround time-out has occurred
0 = No bus turnaround time-out
bit 3 DFN8EF: Data Field Size Error Flag bit
1 = Data field was not an integral number of bytes
0 = Data field was an integral number of bytes
bit 2 CRC16EF: CRC16 Failure Flag bit
1 = CRC16 failed
0 = CRC16 passed
bit 1 EOFEF: End of Frame Error Flag bit
1 = End of Frame error has occurred
0 = End of Frame interrupt disabled
bit 0 PIDEF: PID Check Failure Flag bit
1 = PID check failed
0 = PID check passed
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 374 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 22-20: UxEIE: USB ERROR INTERRUPT ENABLE REGISTER (DEVICE MODE)
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
BTSEE BUSACCEE DMAEE BTOEE DFN8EE CRC16EE CRC5EE PIDEE
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-8 Unimplemented: Read as 0
bit 7 BTSEE: Bit Stuff Error Interrupt Enable bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 6 BUSACCEE: Bus Access Error Interrupt Enable bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 5 DMAEE: DMA Error Interrupt Enable bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 4 BTOEE: Bus Turnaround Time-out Error Interrupt Enable bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 3 DFN8EE: Data Field Size Error Interrupt Enable bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 2 CRC16EE: CRC16 Failure Interrupt Enable bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 1 CRC5EE: CRC5 Host Error Interrupt Enable bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 0 PIDEE: PID Check Failure Interrupt Enable bit
1 = Interrupt enabled
0 = Interrupt disabled
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 375
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 22-21: UxEIE: USB ERROR INTERRUPT ENABLE REGISTER (HOST MODE)
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
BTSEE BUSACCEE DMAEE BTOEE DFN8EE CRC16EE EOFEE PIDEE
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-8 Unimplemented: Read as 0
bit 7 BTSEE: Bit Stuff Error Interrupt Enable bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 6 BUSACCEE: Bus Access Error Interrupt Enable bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 5 DMAEE: DMA Error Interrupt Enable bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 4 BTOEE: Bus Turnaround Time-out Error Interrupt Enable bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 3 DFN8EE: Data Field Size Error Interrupt Enable bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 2 CRC16EE: CRC16 Failure Interrupt Enable bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 1 EOFEE: End-Of-Frame Error interrupt Enable bit
1 = Interrupt enabled
0 = Interrupt disabled
bit 0 PIDEE: PID Check Failure Interrupt Enable bit
1 = Interrupt enabled
0 = Interrupt disabled
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 376 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 22-22: UxEPn: USB ENDPOINT n CONTROL REGISTERS (n = 0 TO 15)
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
R/W-0 R/W-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
LSPD
(1)
RETRYDIS
(1)
EPCONDIS EPRXEN EPTXEN EPSTALL EPHSHK
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-8 Unimplemented: Read as 0
bit 7 LSPD: Low-Speed Direct Connection Enable bit (UEP0 only)
(1)
1 = Direct connection to a low-speed device enabled
0 = Direct connection to a low-speed device disabled
bit 6 RETRYDIS: Retry Disable bit (UEP0 only)
(1)
1 = Retry NAK transactions disabled
0 = Retry NAK transactions enabled; retry done in hardware
bit 5 Unimplemented: Read as 0
bit 4 EPCONDIS: Bidirectional Endpoint Control bit
If EPTXEN and EPRXEN = 1:
1 = Disable Endpoint n from control transfers; only TX and RX transfers are allowed
0 = Enable Endpoint n for control (SETUP) transfers; TX and RX transfers are also allowed
For all other combinations of EPTXEN and EPRXEN:
This bit is ignored.
bit 3 EPRXEN: Endpoint Receive Enable bit
1 = Endpoint n receive enabled
0 = Endpoint n receive disabled
bit 2 EPTXEN: Endpoint Transmit Enable bit
1 = Endpoint n transmit enabled
0 = Endpoint n transmit disabled
bit 1 EPSTALL: Endpoint Stall Status bit
1 = Endpoint n was stalled
0 = Endpoint n was not stalled
bit 0 EPHSHK: Endpoint Handshake Enable bit
1 = Endpoint handshake enabled
0 = Endpoint handshake disabled (typically used for isochronous endpoints)
Note 1: These bits are available only for UxEP0, and only in Host mode. For all other UxEPn registers, these bits
are always unimplemented and read as 0.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 377
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 22-23: UxBDTP1: USB BUFFER DESCRIPTION TABLE REGISTER 1
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 U-0
BDTPTRL<7:1>
bit 7 bit 0
Legend:
R = Readable bit W =Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-8 Unimplemented: Read as 0
bit 7-1 BDTPTRL<15:9>: Endpoint BDT Start Address bits
Defines bits 15-9 of the 32-bit endpoint buffer descriptor table start address.
bit 0 Unimplemented: Read as 0
REGISTER 22-24: UxBDTP2: USB BUFFER DESCRIPTION TABLE REGISTER 2
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
BDTPTRH<7:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-8 Unimplemented: Read as 0
bit 7-0 BDTPTRH<23:16>: Endpoint BDT Start Address bits
Defines bits 23-16 of the 32-bit endpoint buffer descriptor table start address.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 378 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 22-25: UxBDTP3: USB BUFFER DESCRIPTION TABLE REGISTER 3
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
BDTPTRU<7:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-8 Unimplemented: Read as 0
bit 7-0 BDTPTRU<31:24>: Endpoint BDT Start Address bits
Defines bits 31-24 of the 32-bit endpoint buffer descriptor table start address.
REGISTER 22-26: UxPWMCON: USB VBUS PWM GENERATOR CONTROL REGISTER
R/W-0 U-0 U-0 U-0 U-0 U-0 R/W-0 R/W-0
PWMEN PWMPOL CNTEN
bit 15 bit 8
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 PWMEN: PWM Enable bit
1 = PWM generator is enabled
0 = PWM generator is disabled; output is held in Reset state specified by PWMPOL
bit 14-10 Unimplemented: Read as 0
bit 9 PWMPOL: PWM Polarity bit
1 = PWM output is active-low and resets high
0 = PWM output is active-high and resets low
bit 8 CNTEN: PWM Counter Enable bit
1 = Counter is enabled
0 = Counter is disabled
bit 7-0 Unimplemented: Read as 0
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 379
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 22-27: UxPWMRRS: DUTY CYCLE AND PWM PERIOD REGISTER
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
DC<7:0>
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
PER<7:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-8 DC<7:0>: Duty Cycle bits
These bits select the PWM duty cycle.
bit 7-0 PER<7:0>: PWM Period bits
These bits select the PWM period.
REGISTER 22-28: UxFRMH: USB FRAME NUMBER HIGH REGISTER
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
U-0 U-0 U-0 U-0 U-0 R-0 R-0 R-0
FRM<10:8>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-3 Unimplemented: Read as 0
bit 2-0 FRM<10:8>: 11-bit Frame Number Upper 3 bits
The register bits are updated with the current frame number whenever a SOF token is received.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 380 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 22-29: UxFRML: USB FRAME NUMBER LOW REGISTER
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
R-0 R-0 R-0 R-0 R-0 R-0 R-0 R-0
FRM<7:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-8 Unimplemented: Read as 0
bit 7-0 FRM<7:0>: 11-bit Frame Number Lower 8 bits
The register bits are updated with the current frame number whenever a SOF token is received.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 381
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
23.0 10-BIT/12-BIT ANALOG-TO-
DIGITAL CONVERTER (ADC)
The dsPIC33EPXXXMU806/810/814 and
PIC24EPXXXGU810/814 devices have two ADC
modules, ADC1 and ADC2. The ADC1 module
supports up to 32 analog input channels. The ADC2
module supports up to 16 analog input channels.
On ADC1, the AD12B bit (AD1CON1<10>) allows each
of the ADC modules to be configured by the user as
either a 10-bit, 4 Sample and Hold (S&H) ADC (default
configuration) or a 12-bit, 1 S&H ADC.
The ADC2 module only supports 10-bit operation with
4 S&H.
23.1 Key Features
The 10-bit ADC configuration has the following key
features:
Successive Approximation (SAR) conversion
Conversion speeds of up to 1.1 Msps
Up to 32 analog input pins
External voltage reference input pins
Simultaneous sampling of up to four analog input
pins
Automatic Channel Scan mode
Selectable conversion trigger source
Selectable Buffer Fill modes
Four result alignment options (signed/unsigned,
fractional/integer)
Operation during CPU Sleep and Idle modes
The 12-bit ADC configuration supports all the above
features, except:
In the 12-bit configuration, conversion speeds of
up to 500 ksps are supported
There is only one S&H amplifier in the 12-bit
configuration, so simultaneous sampling of
multiple channels is not supported.
Depending on the particular device pinout, the ADC
can have up to 32 analog input pins, designated AN0
through AN31. In addition, there are two analog input
pins for external voltage reference connections. These
voltage reference inputs can be shared with other ana-
log input pins. The actual number of analog input pins
and external voltage reference input configuration
depends on the specific device.
A block diagram of the ADC module is shown in
Figure 23-1. Figure 23-2 provides a diagram of the
ADC conversion clock period.
Note 1: This data sheet summarizes the features
of the dsPIC33EPXXXMU806/810/814
and PIC24EPXXXGU810/814 families of
devices. It is not intended to be a
comprehensive reference source. To
complement the information in this data
sheet, refer to Section 16. Analog-to-
Digital Converter (ADC) (DS70621) of
the dsPIC33E/PIC24E Family Refer-
ence Manual, which is available from the
Microchip web site
(www.microchip.com).
2: Some registers and associated bits
described in this section may not be
available on all devices. Refer to
Section 4.0 Memory Organization in
this data sheet for device-specific register
and bit information.
Note: The ADC1 module needs to be disabled
before modifying the AD12B bit.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 382 Preliminary 2009-2011 Microchip Technology Inc.
FIGURE 23-1: ADCx MODULE BLOCK DIAGRAM
S&H0
S&H1
AN0
ANy
(3)
AN1
VREFL
CH0SB<4:0>
CH0NA CH0NB
+
-
AN0
AN3
CH123SA
AN9
VREFL
CH123SB
CH123NA CH123NB
AN6
+
-
S&H2
AN1
AN4
CH123SA
AN10
VREFL
CH123SB
CH123NA CH123NB
AN7
+
-
S&H3
AN2
AN5
CH123SA
AN11
VREFL
CH123SB
CH123NA CH123NB
AN8
+
-
CH1
(2)
CH0
CH2
(2)
CH3
(2)
CH0SA<4:0>
Channel
Scan
CSCNA
Alternate
Note 1: VREF+, VREF- inputs can be multiplexed
with other analog inputs.
2: Channels 1, 2 and 3 are not applicable
for the 12-bit mode of operation.
3: For dsPIC33EPXXXMU806 devices,
y = 0-15 and 24-31; for ADC2, y = 15; for
all others, y = 32.
4: When ADDMAEN (ADxCON4<8>) = 1
enabling DMA, only ADCxBUF0 is used.
Input Selection
VREF+
(1)
AVDD AVSS VREF-
(1)
VCFG<2:0>
SAR ADC
ADCxBUF0
(4)
ADCxBUF1
(4)
ADCxBUF2
(4)
ADCxBUFF
(4)
ADCxBUFE
(4)
VREFH VREFL
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 383
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
FIGURE 23-2: ADC CONVERSION CLOCK PERIOD BLOCK DIAGRAM
1
0
ADC Internal
RC Clock
(1)
ADC Conversion
Clock Multiplier
1, 2, 3, 4, 5,..., 64
AD1CON3<15>
TP
(2)
TAD
6
AD1CON3<5:0>
Note 1: See the ADC electrical characteristics for the exact RC clock value.
2: TP = 1/FP.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 384 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 23-1: ADxCON1: ADCx CONTROL REGISTER 1
R/W-0 U-0 R/W-0 R/W-0 U-0 R/W-0 R/W-0 R/W-0
ADON ADSIDL ADDMABM AD12B
(1)
FORM<1:0>
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0, HSC R/C-0, HSC
SSRC<2:0> SSRCG SIMSAM ASAM
(3)
SAMP DONE
(3)
bit 7 bit 0
Legend: HSC = Set or Cleared by Hardware
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 ADON: ADC Operating Mode bit
1 = ADC module is operating
0 = ADC is off
bit 14 Unimplemented: Read as 0
bit 13 ADSIDL: Stop in Idle Mode bit
1 = Discontinue module operation when device enters Idle mode
0 = Continue module operation in Idle mode
bit 12 ADDMABM: DMA Buffer Build Mode bit
1 = DMA buffers are written in the order of conversion. The module provides an address to the DMA
channel that is the same as the address used for the non-DMA stand-alone buffer.
0 = DMA buffers are written in Scatter/Gather mode. The module provides a Scatter/Gather address
to the DMA channel, based on the index of the analog input and the size of the DMA buffer.
bit 11 Unimplemented: Read as 0
bit 10 AD12B: 10-bit or 12-bit Operation Mode bit
(1)
1 = 12-bit, 1-channel ADC operation
0 = 10-bit, 4-channel ADC operation
bit 9-8 FORM<1:0>: Data Output Format bits
For 10-bit operation:
11 = Signed fractional (DOUT = sddd dddd dd00 0000, where s = .NOT.d<9>)
10 = Fractional (DOUT = dddd dddd dd00 0000)
01 = Signed integer (DOUT = ssss sssd dddd dddd, where s = .NOT.d<9>)
00 = Integer (DOUT = 0000 00dd dddd dddd)
For 12-bit operation:
11 = Signed fractional (DOUT = sddd dddd dddd 0000, where s = .NOT.d<11>)
10 = Fractional (DOUT = dddd dddd dddd 0000)
01 = Signed Integer (DOUT = ssss sddd dddd dddd, where s = .NOT.d<11>)
00 = Integer (DOUT = 0000 dddd dddd dddd)
Note 1: This bit is only available in the ADC1 module. In the ADC2 module, this bit is unimplemented and is read
as 0.
2: This setting is available in dsPIC33EPXXXMU806/810/814 devices only.
3: Do not clear the DONE bit in software if ADC Sample Auto-Start is enabled (ASAM = 1).
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 385
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
bit 7-5 SSRC<2:0>: Sample Clock Source Select bits
If SSRCG = 1:
111 = Reserved
110 = PWM Generator 7 primary trigger compare ends sampling and starts conversion
(2)
101 = PWM Generator 6 primary trigger compare ends sampling and starts conversion
(2)
100 = PWM Generator 5 primary trigger compare ends sampling and starts conversion
(2)
011 = PWM Generator 4 primary trigger compare ends sampling and starts conversion
(2)
010 = PWM Generator 3 primary trigger compare ends sampling and starts conversion
(2)
001 = PWM Generator 2 primary trigger compare ends sampling and starts conversion
(2)
000 = PWM Generator 1 primary trigger compare ends sampling and starts conversion
(2)
If SSRCG = 0:
111 = Internal counter ends sampling and starts conversion (auto-convert)
110 = Reserved
101 = PWM secondary Special Event Trigger ends sampling and starts conversion
(2)
100 = Timer5 compare ends sampling and starts conversion
011 = PWM primary Special Event Trigger ends sampling and starts conversion
(2)
010 = Timer3 compare ends sampling and starts conversion
001 = Active transition on the INT0 pin ends sampling and starts conversion
000 = Clearing the Sample bit (SAMP) ends sampling and starts conversion (Manual mode)
bit 4 SSRCG: Sample Clock Source Group bit
[See bits 7-5 for details.]
bit 3 SIMSAM: Simultaneous Sample Select bit (only applicable when CHPS<1:0> = 01 or 1x)
When AD12B = 1, SIMSAM is: U-0, Unimplemented, Read as 0
1 = Samples CH0, CH1, CH2, CH3 simultaneously (when CHPS<1:0> = 1x); or
Samples CH0 and CH1 simultaneously (when CHPS<1:0> = 01)
0 = Samples multiple channels individually in sequence
bit 2 ASAM: ADC Sample Auto-Start bit
(3)
1 = Sampling begins immediately after last conversion. SAMP bit is auto-set.
0 = Sampling begins when SAMP bit is set
bit 1 SAMP: ADC Sample Enable bit
1 = ADC S&H amplifiers are sampling
0 = ADC S&H amplifiers are holding
If ASAM = 0, software can write 1 to begin sampling. Automatically set by hardware if ASAM = 1.
If SSRC = 000, software can write 0 to end sampling and start conversion. If SSRC = 000,
automatically cleared by hardware to end sampling and start conversion.
bit 0 DONE: ADC Conversion Status bit
(3)
1 = ADC conversion cycle is completed.
0 = ADC conversion not started or in progress
Automatically set by hardware when A/D conversion is complete. Software can write 0 to clear DONE
status (software not allowed to write 1). Clearing this bit does NOT affect any operation in progress.
Automatically cleared by hardware at start of a new conversion.
REGISTER 23-1: ADxCON1: ADCx CONTROL REGISTER 1 (CONTINUED)
Note 1: This bit is only available in the ADC1 module. In the ADC2 module, this bit is unimplemented and is read
as 0.
2: This setting is available in dsPIC33EPXXXMU806/810/814 devices only.
3: Do not clear the DONE bit in software if ADC Sample Auto-Start is enabled (ASAM = 1).
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 386 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 23-2: AD1CON2: ADC1 CONTROL REGISTER 2
R/W-0 R/W-0 R/W-0 U-0 U-0 R/W-0 R/W-0 R/W-0
VCFG<2:0> CSCNA CHPS<1:0>
bit 15 bit 8
R-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
BUFS SMPI<4:0> BUFM ALTS
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-13 VCFG<2:0>: Converter Voltage Reference Configuration bits
bit 12-11 Unimplemented: Read as 0
bit 10 CSCNA: Input Scan Select bit
1 = Scan inputs for CH0+ during Sample A bit
0 = Do not scan inputs
bit 9-8 CHPS<1:0>: Channel Select bits
When AD12B = 1, CHPS<1:0> is: U-0, Unimplemented, Read as 0
1x = Converts CH0, CH1, CH2 and CH3
01 = Converts CH0 and CH1
00 = Converts CH0
bit 7 BUFS: Buffer Fill Status bit (only valid when BUFM = 1)
1 = ADC is currently filling the second half of the buffer. The user application should access data in the
first half of the buffer
0 = ADC is currently filling the first half of the buffer. The user application should access data in the
second half of the buffer.
bit 6-2 SMPI<4:0>: Increment Rate bits
When ADDMAEN = 0:
01111 = Generates interrupt after completion of every 16th sample/conversion operation
01110 = Generates interrupt after completion of every 15th sample/conversion operation
00001 = Increments the DMA address after completion of every 2nd sample/conversion operation
00000 = Increments the DMA address after completion of every sample/conversion operation
VREFH VREFL
000 AVDD Avss
001 External VREF+ Avss
010 AVDD External VREF-
011 External VREF+ External VREF-
1xx AVDD Avss
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 387
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
bit 1 BUFM: Buffer Fill Mode Select bit
1 = Starts buffer filling the first half of the buffer on the first interrupt and the second half of the buffer
on next interrupt
0 = Always starts filling the buffer from the start address.
bit 0 ALTS: Alternate Input Sample Mode Select bit
1 = Uses channel input selects for Sample A on first sample and Sample B on next sample
0 = Always uses channel input selects for Sample A
REGISTER 23-2: AD1CON2: ADC1 CONTROL REGISTER 2 (CONTINUED)
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 388 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 23-3: AD2CON2: ADC2 CONTROL REGISTER 2
R/W-0 R/W-0 R/W-0 U-0 U-0 R/W-0 R/W-0 R/W-0
VCFG<2:0> CSCNA CHPS<1:0>
bit 15 bit 8
R-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
BUFS SMPI<3:0> BUFM ALTS
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-13 VCFG<2:0>: Converter Voltage Reference Configuration bits
bit 12-11 Unimplemented: Read as 0
bit 10 CSCNA: Input Scan Select bit
1 = Scan inputs for CH0+ during Sample A bit
0 = Do not scan inputs
bit 9-8 CHPS<1:0>: Channel Select bits
When AD12B = 1, CHPS<1:0> is: U-0, Unimplemented, Read as 0
1x = Converts CH0, CH1, CH2 and CH3
01 = Converts CH0 and CH1
00 = Converts CH0
bit 7 BUFS: Buffer Fill Status bit (only valid when BUFM = 1)
1 = ADC is currently filling the second half of the buffer. The user application should access data in the
first half of the buffer
0 = ADC is currently filling the first half of the buffer. The user application should access data in the
second half of the buffer.
bit 6-2 SMPI<3:0>: Increment Rate bits
When ADDMAEN = 0:
1111 = Generates interrupt after completion of every 16th sample/conversion operation
1110 = Generates interrupt after completion of every 15th sample/conversion operation
0001 = Increments the DMA address after completion of every 2nd sample/conversion operation
0000 = Increments the DMA address after completion of every sample/conversion operation
VREFH VREFL
000 AVDD Avss
001 External VREF+ Avss
010 AVDD External VREF-
011 External VREF+ External VREF-
1xx AVDD Avss
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 389
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
bit 1 BUFM: Buffer Fill Mode Select bit
1 = Starts buffer filling the first half of the buffer on the first interrupt and the second half of the buffer
on next interrupt
0 = Always starts filling the buffer from the start address.
bit 0 ALTS: Alternate Input Sample Mode Select bit
1 = Uses channel input selects for Sample A on first sample and Sample B on next sample
0 = Always uses channel input selects for Sample A
REGISTER 23-3: AD2CON2: ADC2 CONTROL REGISTER 2 (CONTINUED)
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 390 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 23-4: ADxCON3: ADCx CONTROL REGISTER 3
R/W-0 U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
ADRC SAMC<4:0>
(1)
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
ADCS<7:0>
(2,3)
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 ADRC: ADC Conversion Clock Source bit
1 = ADC Internal RC Clock
0 = Clock Derived From System Clock
bit 14-13 Unimplemented: Read as 0
bit 12-8 SAMC<4:0>: Auto Sample Time bits
(1)
11111 = 31 TAD
00001 = 1 TAD
00000 = 0 TAD
bit 7-0 ADCS<7:0>: ADC Conversion Clock Select bits
(2,3)
11111111 = TP (ADCS<7:0> + 1) = 256 TCY = TAD
VIN+
VIN-
BGSEL<1:0> VREF+ VREF- AVDD AVSS
1.18V
0.197V
0.59V
Note 1: The x denotes Comparator 1, 2, or 3.
00
01
10
11
00
01
10
11 VREF+
0
1
CREF
CxIN1+
(1)
CVREFIN
CCH<1:0>
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 402 Preliminary 2009-2011 Microchip Technology Inc.
FIGURE 25-2: COMPARATOR VOLTAGE REFERENCE BLOCK DIAGRAM
FIGURE 25-3: USER PROGRAMMABLE BLANKING FUNCTION BLOCK DIAGRAM
1
6
-
t
o
-
1
M
U
X
8R
R
CVREN
CVRSS = 0
AVDD
VREF+
CVRSS = 1
8R
CVRSS = 0
VREF
CVRSS = 1
R
R
R
R
R
R
16 Steps
CVRR
CVREF
C
V
R
3
C
V
R
2
C
V
R
1
C
V
R
0
CVRCON<3:0>
AVSS
CVRSRC
CVRCON<CVROE>
CVREFIN
VREFSEL
SELSRCA<3:0>
SELSRCB<3:0>
SELSRCC<3:0>
AND
CMxMSKCON
M
U
X
A
MAI
MBI
MCI
Analog Comparator Output
To Digital
Signals
Filter
OR
Blanking
Blanking
Blanking
Signals
Signals
ANDI
MASK
AND-OR function
MAI
MBI
MBI
MCI
MCI
HLMS
MAI
M
U
X
B
M
U
X
C
Blanking
Logic
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 403
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
FIGURE 25-4: DIGITAL FILTER INTERCONNECT BLOCK DIAGRAM
CXOUT
CFLTREN
Digital Filter
TxCLK
(1,2)
SYNCOx
(3)
FP
(4)
FOSC
(4)
CFSEL<2:0>
CFDIV
Note 1: See the Type C Timer Block Diagram (Figure 13-2).
2: See the Type B Timer Block Diagram (Figure 13-1).
3: See the PWM Module Register Interconnect Diagram (Figure 16-2).
4: See the Oscillator System Diagram (Figure 9-1).
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 404 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 25-1: CMSTAT: COMPARATOR STATUS REGISTER
R/W-0 U-0 U-0 U-0 U-0 R-0 R-0 R-0
CMSIDL C3EVT C2EVT C1EVT
bit 15 bit 8
U-0 U-0 U-0 U-0 U-0 R-0 R-0 R-0
C3OUT C2OUT C1OUT
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 CMSIDL: Stop in Idle Mode bit
1 = Discontinue operation of all comparators when device enters Idle mode
0 = Continue operation of all comparators in Idle mode
bit 14-11 Unimplemented: Read as 0
bit 10 C3EVT: Comparator 3 Event Status bit
1 = Comparator event occurred
0 = Comparator event did not occur
bit 9 C2EVT: Comparator 2 Event Status bit
1 = Comparator event occurred
0 = Comparator event did not occur
bit 8 C1EVT: Comparator 1 Event Status bit
1 = Comparator event occurred
0 = Comparator event did not occur
bit 7-3 Unimplemented: Read as 0
bit 2 C3OUT: Comparator 3 Output Status bit
When CPOL = 0:
1 = VIN+ > VIN-
0 = VIN+ < VIN-
When CPOL = 1:
1 = VIN+ < VIN-
0 = VIN+ > VIN-
bit 1 C2OUT: Comparator 2 Output Status bit
When CPOL = 0:
1 = VIN+ > VIN-
0 = VIN+ < VIN-
When CPOL = 1:
1 = VIN+ < VIN-
0 = VIN+ > VIN-
bit 0 C1OUT: Comparator 1 Output Status bit
When CPOL = 0:
1 = VIN+ > VIN-
0 = VIN+ < VIN-
When CPOL = 1:
1 = VIN+ < VIN-
0 = VIN+ > VIN-
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 405
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 25-2: CMxCON: COMPARATOR CONTROL REGISTER
R/W-0 R/W-0 R/W-0 U-0 U-0 U-0 R/W-0 R/W-0
CON COE CPOL CEVT COUT
bit 15 bit 8
R/W-0 R/W-0 U-0 R/W-0 U-0 U-0 R/W-0 R/W-0
EVPOL<1:0> CREF CCH<1:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 CON: Comparator Enable bit
1 = Comparator is enabled
0 = Comparator is disabled
bit 14 COE: Comparator Output Enable bit
1 = Comparator output is present on the CxOUT pin
0 = Comparator output is internal only
bit 13 CPOL: Comparator Output Polarity Select bit
1 = Comparator output is inverted
0 = Comparator output is not inverted
bit 12-10 Unimplemented: Read as 0
bit 9 CEVT: Comparator Event bit
1 = Comparator event according to EVPOL<1:0> settings occurred; disables future triggers and
interrupts until the bit is cleared
0 = Comparator event did not occur
bit 8 COUT: Comparator Output bit
When CPOL = 0 (non-inverted polarity):
1 = VIN+ > VIN-
0 = VIN+ < VIN-
When CPOL = 1 (inverted polarity):
1 = VIN+ < VIN-
0 = VIN+ > VIN-
bit 7-6 EVPOL<1:0>: Trigger/Event/Interrupt Polarity Select bits
11 = Trigger/Event/Interrupt generated on any change of the comparator output (while CEVT = 0)
10 = Trigger/Event/Interrupt generated only on high to low transition of the polarity-selected
comparator output (while CEVT = 0)
If CPOL = 1 (inverted polarity):
Low-to-high transition of the comparator output
If CPOL = 0 (non-inverted polarity):
High-to-low transition of the comparator output
01 = Trigger/Event/Interrupt generated only on low to high transition of the polarity-selected
comparator output (while CEVT = 0)
If CPOL = 1 (inverted polarity):
High-to-low transition of the comparator output
If CPOL = 0 (non-inverted polarity):
Low-to-high transition of the comparator output
00 = Trigger/Event/Interrupt generation is disabled
bit 5 Unimplemented: Read as 0
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 406 Preliminary 2009-2011 Microchip Technology Inc.
bit 4 CREF: Comparator Reference Select bit (VIN+ input)
1 = VIN+ input connects to internal CVREFIN voltage
0 = VIN+ input connects to CxIN1+ pin
bit 3-2 Unimplemented: Read as 0
bit 1-0 CCH<1:0>: Comparator Channel Select bits
11 = VIN- input of comparator connects to INTREF
10 = VIN- input of comparator connects to CXIN3- pin
01 = VIN- input of comparator connects to CXIN1- pin
00 = VIN- input of comparator connects to CXIN2- pin
REGISTER 25-2: CMxCON: COMPARATOR CONTROL REGISTER (CONTINUED)
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 407
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 25-3: CMxMSKSRC: COMPARATOR MASK SOURCE SELECT
CONTROL REGISTER
U-0 U-0 U-0 U-0 R/W-0 R/W-0 R/W-0 RW-0
SELSRCC<3:0>
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
SELSRCB<3:0> SELSRCA<3:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-12 Unimplemented: Read as 0
bit 11-8 SELSRCC<3:0>: Mask C Input Select bits
1111 = FLT4
1110 = FLT2
1101 = PWM7H
1100 = PWM7L
1011 = PWM6H
1010 = PWM6L
1001 = PWM5H
1000 = PWM5L
0111 = PWM4H
0110 = PWM4L
0101 = PWM3H
0100 = PWM3L
0011 = PWM2H
0010 = PWM2L
0001 = PWM1H
0000 = PWM1L
bit 7-4 SELSRCB<3:0>: Mask B Input Select bits
1111 = FLT4
1110 = FLT2
1101 = PWM7H
1100 = PWM7L
1011 = PWM6H
1010 = PWM6L
1001 = PWM5H
1000 = PWM5L
0111 = PWM4H
0110 = PWM4L
0101 = PWM3H
0100 = PWM3L
0011 = PWM2H
0010 = PWM2L
0001 = PWM1H
0000 = PWM1L
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 408 Preliminary 2009-2011 Microchip Technology Inc.
bit 3-0 SELSRCA<3:0>: Mask A Input Select bits
1111 = FLT4
1110 = FLT2
1101 = PWM7H
1100 = PWM7L
1011 = PWM6H
1010 = PWM6L
1001 = PWM5H
1000 = PWM5L
0111 = PWM4H
0110 = PWM4L
0101 = PWM3H
0100 = PWM3L
0011 = PWM2H
0010 = PWM2L
0001 = PWM1H
0000 = PWM1L
REGISTER 25-3: CMxMSKSRC: COMPARATOR MASK SOURCE SELECT
CONTROL REGISTER (CONTINUED)
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 409
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 25-4: CMxMSKCON: COMPARATOR MASK GATING
CONTROL REGISTER
R/W-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
HLMS OCEN OCNEN OBEN OBNEN OAEN OANEN
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
NAGS PAGS ACEN ACNEN ABEN ABNEN AAEN AANEN
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 HLMS: High or Low-Level Masking Select bits
1 = The masking (blanking) function will prevent any asserted (0) comparator signal from propagating
0 = The masking (blanking) function will prevent any asserted (1) comparator signal from propagating
bit 14 Unimplemented: Read as '0'
bit 13 OCEN: OR Gate C Input Inverted Enable bit
1 = MCI is connected to OR gate
0 = MCI is not connected to OR gate
bit 12 OCNEN: OR Gate C Input Inverted Enable bit
1 = Inverted MCI is connected to OR gate
0 = Inverted MCI is not connected to OR gate
bit 11 OBEN: OR Gate B Input Inverted Enable bit
1 = MBI is connected to OR gate
0 = MBI is not connected to OR gate
bit 10 OBNEN: OR Gate B Input Inverted Enable bit
1 = Inverted MBI is connected to OR gate
0 = Inverted MBI is not connected to OR gate
bit 9 OAEN: OR Gate A Input Enable bit
1 = MAI is connected to OR gate
0 = MAI is not connected to OR gate
bit 8 OANEN: OR Gate A Input Inverted Enable bit
1 = Inverted MAI is connected to OR gate
0 = Inverted MAI is not connected to OR gate
bit 7 NAGS: Negative AND Gate Output Select
1 = Inverted ANDI is connected to OR gate
0 = Inverted ANDI is not connected to OR gate
bit 6 PAGS: Positive AND Gate Output Select
1 = ANDI is connected to OR gate
0 = ANDI is not connected to OR gate
bit 5 ACEN: AND Gate A1 C Input Inverted Enable bit
1 = MCI is connected to AND gate
0 = MCI is not connected to AND gate
bit 4 ACNEN: AND Gate A1 C Input Inverted Enable bit
1 = Inverted MCI is connected to AND gate
0 = Inverted MCI is not connected to AND gate
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 410 Preliminary 2009-2011 Microchip Technology Inc.
bit 3 ABEN: AND Gate A1 B Input Inverted Enable bit
1 = MBI is connected to AND gate
0 = MBI is not connected to AND gate
bit 2 ABNEN: AND Gate A1 B Input Inverted Enable bit
1 = Inverted MBI is connected to AND gate
0 = Inverted MBI is not connected to AND gate
bit 1 AAEN: AND Gate A1 A Input Enable bit
1 = MAI is connected to AND gate
0 = MAI is not connected to AND gate
bit 0 AANEN: AND Gate A1 A Input Inverted Enable bit
1 = Inverted MAI is connected to AND gate
0 = Inverted MAI is not connected to AND gate
REGISTER 25-4: CMxMSKCON: COMPARATOR MASK GATING
CONTROL REGISTER (CONTINUED)
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 411
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 25-5: CMxFLTR: COMPARATOR FILTER CONTROL REGISTER
U-0 U-0 U-0 U-0 U-0 U-0 U-0 I-0
bit 15 bit 8
U-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
CFSEL<2:0> CFLTREN CFDIV<2:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-7 Unimplemented: Read as 0
bit 6-4 CFSEL<2:0>: Comparator Filter Input Clock Select bits
111 = T5CLK
(1)
110 = T4CLK
(2)
101 = T3CLK
(1)
100 = T2CLK
(2)
011 = SYNCO2
(3)
010 = SYNCO1
(3)
001 = FOSC
(4)
000 = FP
(4)
bit 3 CFLTREN: Comparator Filter Enable bit
1 = Digital filter enabled
0 = Digital filter disabled
bit 2-0 CFDIV<2:0>: Comparator Filter Clock Divide Select bits
111 = Clock Divide 1:128
110 = Clock Divide 1:64
101 = Clock Divide 1:32
100 = Clock Divide 1:16
011 = Clock Divide 1:8
010 = Clock Divide 1:4
001 = Clock Divide 1:2
000 = Clock Divide 1:1
Note 1: See the Type C Timer Block Diagram (Figure 13-2).
2: See the Type B Timer Block Diagram (Figure 13-1).
3: See the PWM Module Register Interconnect Diagram (Figure 16-2).
4: See the Oscillator System Diagram (Figure 9-1).
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 412 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 25-6: CVRCON: COMPARATOR VOLTAGE REFERENCE CONTROL REGISTER
U-0 U-0 U-0 U-0 U-0 R/W-0 R/W-0 R/W-0
VREFSEL BGSEL<1:0>
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
CVREN CVROE
(1)
CVRR CVRSS CVR<3:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-11 Unimplemented: Read as 0
bit 10 VREFSEL: Voltage Reference Select bit
1 = CVREFIN = VREF+
0 = CVREFIN is generated by the resistor network
bit 9-8 BGSEL<1:0>: Band Gap Reference Source Select bits
11 = INTREF = VREF+
(2)
10 = INTREF = 0.197V (nominal)
01 = INTREF = 0.59V (nominal)
00 = INTREF = 1.18V (nominal)
bit 7 CVREN: Comparator Voltage Reference Enable bit
1 = Comparator voltage reference circuit powered on
0 = Comparator voltage reference circuit powered down
bit 6 CVROE: Comparator Voltage Reference Output Enable bit
(1)
1 = Voltage level is output on CVREF pin
0 = Voltage level is disconnected from CVREF pin
bit 5 CVRR: Comparator Voltage Reference Range Selection bit
1 = CVRSRC/24 step size
0 = CVRSRC/32 step size
bit 4 CVRSS: Comparator Voltage Reference Source Selection bit
1 = Comparator voltage reference source, CVRSRC = (VREF+) (VREF-)
(2)
0 = Comparator voltage reference source, CVRSRC = AVDD AVSS
bit 3-0 CVR<3:0> Comparator Voltage Reference Value Selection 0 s CVR<3:0> s 15 bits
When CVRR = 1:
CVREFIN = (CVR<3:0>/24) - (CVRSRC)
When CVRR = 0:
CVREFIN = 1/4 - (CVRSRC) + (CVR<3:0>/32) - (CVRSRC)
Note 1: CVROE overrides the TRIS bit setting.
2: Selecting BGSEL<1:0> = 11 and CVRSS = 1 is invalid and will produce unpredictable results.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 413
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
26.0 REAL-TIME CLOCK AND
CALENDAR (RTCC)
This chapter discusses the Real-Time Clock and
Calendar (RTCC) module, available on
dsPIC33EPXXXMU806/810/814 and
PIC24EPXXXGU810/814 devices, and its operation.
Some of the key features of this module are:
Time: hours, minutes, and seconds
24-hour format (military time)
Calendar: weekday, date, month and year
Alarm configurable
Year range: 2000 to 2099
Leap year correction
BCD format for compact firmware
Optimized for low-power operation
User calibration with auto-adjust
Calibration range: 2.64 seconds error per month
Requirements: External 32.768 kHz clock crystal
Alarm pulse or seconds clock output on RTCC pin
The RTCC module is intended for applications where
accurate time must be maintained for extended periods
with minimum to no intervention from the CPU. The
RTCC module is optimized for low-power usage to pro-
vide extended battery lifetime while keeping track of
time.
The RTCC module is a 100-year clock and calendar
with automatic leap year detection. The range of the
clock is from 00:00:00 (midnight) on January 1, 2000 to
23:59:59 on December 31, 2099.
The hours are available in 24-hour (military time)
format. The clock provides a granularity of one second
with half-second visibility to the user.
FIGURE 26-1: RTCC BLOCK DIAGRAM
Note 1: This data sheet summarizes the features
of the dsPIC33EPXXXMU806/810/814
and PIC24EPXXXGU810/814 families of
devices. It is not intended to be a
comprehensive reference source. To
complement the information in this data
sheet, refer to Section 29. Real-Time
Clock and Calendar (RTCC)
(DS70584) of the dsPIC33E/PIC24E
Family Reference Manual, which is
available from the Microchip web site
(www.microchip.com).
2: Some registers and associated bits
described in this section may not be
available on all devices. Refer to
Section 4.0 Memory Organization in
this data sheet for device-specific register
and bit information.
SOSCO
SOSCI
1 Hz
SECONDS MINUTES
HOUR WEEKDAY
DATE MONTH
YEAR
SECONDS MINUTES
HOUR WEEKDAY
DATE MONTH
RTCC Timer
RTCC Alarm
00
01
10
11
00
01
10
RTCPTR<1:0>
ALRMPTR<1:0>
RTCOE
RTCC Pin
0
1
Set RTCIF Flag
RTSECSEL
Toggle
RTCVAL
ALRMVAL
CAL<7:0>
32.768 kHz
Oscillator
Prescaler
dsPIC33E/PIC24E
00000001 = Minimum positive adjustment; adds four RTCC clock pulses every one minute
00000000 = No adjustment
11111111 = Minimum negative adjustment; subtracts four RTCC clock pulses every one minute
10000000 = Maximum negative adjustment; subtracts 512 RTCC clock pulses every one minute
REGISTER 26-1: RCFGCAL: RTCC CALIBRATION AND CONFIGURATION
REGISTER (CONTINUED)
Note 1: A write to the RTCEN bit is only allowed when RTCWREN = 1.
2: This bit is read-only. It is cleared when the lower half of the MINSEC register is written.
Note: The RCFGCAL register is only affected by a POR.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 417
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
REGISTER 26-2: PADCFG1: PAD CONFIGURATION CONTROL REGISTER
U-0 U-0 U-0 U-0 U-0 U-0 U-0 U-0
bit 15 bit 8
U-0 U-0 U-0 U-0 U-0 U-0 R/W-0 R/W-0
RTSECSEL
(1)
PMPTTL
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15-2 Unimplemented: Read as 0
bit 1 RTSECSEL: RTCC Seconds Clock Output Select bit
(1)
1 = RTCC seconds clock is selected for the RTCC pin
0 = RTCC alarm pulse is selected for the RTCC pin
bit 0 Not used by the RTCC module
Note 1: To enable the actual RTCC output, the RTCOE bit (RCFGCAL) must be set.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 418 Preliminary 2009-2011 Microchip Technology Inc.
REGISTER 26-3: ALCFGRPT: ALARM CONFIGURATION REGISTER
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
ALRMEN CHIME AMASK<3:0> ALRMPTR<1:0>
bit 15 bit 8
R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0 R/W-0
ARPT<7:0>
bit 7 bit 0
Legend:
R = Readable bit W = Writable bit U = Unimplemented bit, read as 0
-n = Value at POR 1 = Bit is set 0 = Bit is cleared x = Bit is unknown
bit 15 ALRMEN: Alarm Enable bit
1 = Alarm is enabled (cleared automatically after an alarm event whenever ARPT<7:0> = 0x00 and
CHIME = 0)
0 = Alarm is disabled
bit 14 CHIME: Chime Enable bit
1 = Chime is enabled; ARPT<7:0> bits are allowed to roll over from 0x00 to 0xFF
0 = Chime is disabled; ARPT<7:0> bits stop once they reach 0x00
bit 13-10 AMASK<3:0>: Alarm Mask Configuration bits
0000 = Every half second
0001 = Every second
0010 = Every 10 seconds
0011 = Every minute
0100 = Every 10 minutes
0101 = Every hour
0110 = Once a day
0111 = Once a week
1000 = Once a month
1001 = Once a year (except when configured for February 29th, once every 4 years)
101x = Reserved do not use
11xx = Reserved do not use
bit 9-8 ALRMPTR<1:0>: Alarm Value Register Window Pointer bits
Points to the corresponding Alarm Value registers when reading the ALRMVAL register; the
ALRMPTR<1:0> value decrements on every read or write of ALRMVAL until it reaches 00.
bit 7-0 ARPT<7:0>: Alarm Repeat Counter Value bits
11111111 = Alarm will repeat 255 more times
0001 = 1:2
0000 = 1:1
FPWRT<2:0> FPOR Immediate Power-on Reset Timer Value Select bits
111 = PWRT = 128 ms
110 = PWRT = 64 ms
101 = PWRT = 32 ms
100 = PWRT = 16 ms
011 = PWRT = 8 ms
010 = PWRT = 4 ms
001 = PWRT = 2 ms
000 = PWRT = Disabled
BOREN
(2)
FPOR Immediate Brown-out Reset (BOR) Detection Enable bit
1 = BOR is enabled
0 = BOR is disabled
ALTI2C2
(1)
FPOR Immediate Alternate I
2
C pins for I2C2
1 = I2C2 mapped to SDA2/SCL2 pins
0 = I2C2 mapped to ASDA2/ASCL2 pins
ALTI2C1 FPOR Immediate Alternate I
2
C pins for I2C1
1 = I2C1 mapped to SDA1/SCL1 pins
0 = I2C1 mapped to ASDA1/ASCL1 pins
JTAGEN FICD Immediate JTAG Enable bit
1 = JTAG enabled
0 = JTAG disabled
TABLE 29-2: CONFIGURATION BITS DESCRIPTION (CONTINUED)
Bit Field Register RTSP Effect Description
Note 1: This bit is not available on dsPIC33EP256MU806 (64-pin) devices.
2: BOR should always be enabled for proper operation (BOREN = 1).
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 440 Preliminary 2009-2011 Microchip Technology Inc.
RSTPRI FICD On any device
Reset
Reset Target Vector Select bit
1 = Device will reset to Primary Flash Reset location
0 = Device will reset to Auxiliary Flash Reset location
ICS<1:0> FICD Immediate ICD Communication Channel Select bits
11 = Communicate on PGEC1 and PGED1
10 = Communicate on PGEC2 and PGED2
01 = Communicate on PGEC3 and PGED3
00 = Reserved, do not use
TABLE 29-2: CONFIGURATION BITS DESCRIPTION (CONTINUED)
Bit Field Register RTSP Effect Description
Note 1: This bit is not available on dsPIC33EP256MU806 (64-pin) devices.
2: BOR should always be enabled for proper operation (BOREN = 1).
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 441
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
29.2 On-Chip Voltage Regulator
All of the dsPIC33EPXXXMU806/810/814 and
PIC24EPXXXGU810/814 devices power their core
digital logic at a nominal 1.8V. This can create a conflict
for designs that are required to operate at a higher
typical voltage, such as 3.3V. To simplify system
design, all devices in the dsPIC33EPXXXMU806/810/
814 and PIC24EPXXXGU810/814 family incorporate
an on-chip regulator that allows the device to run its
core logic from VDD.
The regulator provides power to the core from the other
VDD pins. A low-ESR (less than 1 Ohms) capacitor
(such as tantalum or ceramic) must be connected to the
VCAP pin (Figure 29-1). This helps to maintain the sta-
bility of the regulator. The recommended value for the
filter capacitor is provided in Table 32-13 located in
Section 32.0 Electrical Characteristics.
FIGURE 29-1: CONNECTIONS FOR THE
ON-CHIP VOLTAGE
REGULATOR
(1,2,3)
29.3 BOR: Brown-out Reset (BOR)
The Brown-out Reset module is based on an internal
voltage reference circuit that monitors the regulated
supply voltage VCAP. The main purpose of the BOR
module is to generate a device Reset when a brown-
out condition occurs. Brown-out conditions are gener-
ally caused by glitches on the AC mains (for example,
missing portions of the AC cycle waveform due to bad
power transmission lines, or voltage sags due to exces-
sive current draw when a large inductive load is turned
on).
A BOR generates a Reset pulse, which resets the
device. The BOR selects the clock source, based on
the device Configuration bit values (FNOSC<2:0> and
POSCMD<1:0>).
If an oscillator mode is selected, the BOR activates the
Oscillator Start-up Timer (OST). The system clock is
held until OST expires. If the PLL is used, the clock is
held until the LOCK bit (OSCCON<5>) is 1.
Concurrently, the PWRT time-out (TPWRT) is applied
before the internal Reset is released. If TPWRT = 0 and
a crystal oscillator is being used, then a nominal delay
of TFSCM is applied. The total delay in this case is
TFSCM. Refer to parameter SY35 in Table 32-22 of
Section 32.0 Electrical Characteristics for specific
TFSCM values.
The BOR Status bit (RCON<1>) is set to indicate that a
BOR has occurred. The BOR circuit, continues to oper-
ate while in Sleep or Idle modes and resets the device
should VDD fall below the BOR threshold voltage.
Note: It is important for the low-ESR capacitor to
be placed as close as possible to the VCAP
pin.
Note 1: These are typical operating voltages. Refer
to Section TABLE 32-13: Internal Volt-
age Regulator Specifications located in
Section 32.1 DC Characteristics for
the full operating ranges of VDD and VCAP.
2: It is important for the low-ESR capacitor to
be placed as close as possible to the VCAP
pin.
3: Typical VCAP pin voltage is 1.8V when VDD
> VDDMIN.
VDD
VCAP
VSS
dsPIC33E/PIC24E
CEFC
3.3V
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 442 Preliminary 2009-2011 Microchip Technology Inc.
29.4 Watchdog Timer (WDT)
For dsPIC33EPXXXMU806/810/814 and
PIC24EPXXXGU810/814 devices, the WDT is driven
by the LPRC Oscillator. When the WDT is enabled, the
clock source is also enabled.
29.4.1 PRESCALER/POSTSCALER
The nominal WDT clock source from LPRC is 32 kHz.
This feeds a prescaler that can be configured for either
5-bit (divide-by-32) or 7-bit (divide-by-128) operation.
The prescaler is set by the WDTPRE Configuration bit.
With a 32 kHz input, the prescaler yields a nominal
WDT time-out period (TWDT) of 1 ms in 5-bit mode, or
4 ms in 7-bit mode.
A variable postscaler divides down the WDT prescaler
output and allows for a wide range of time-out periods.
The postscaler is controlled by the WDTPOST<3:0>
Configuration bits (FWDT<3:0>), which allow the selec-
tion of 16 settings, from 1:1 to 1:32,768. Using the pres-
caler and postscaler, time-out periods ranging from
1 ms to 131 seconds can be achieved.
The WDT, prescaler and postscaler are reset:
On any device Reset
On the completion of a clock switch, whether
invoked by software (i.e., setting the OSWEN bit
after changing the NOSC bits) or by hardware
(i.e., Fail-Safe Clock Monitor)
When a PWRSAV instruction is executed
(i.e., Sleep or Idle mode is entered)
When the device exits Sleep or Idle mode to
resume normal operation
By a CLRWDT instruction during normal execution
29.4.2 SLEEP AND IDLE MODES
If the WDT is enabled, it continues to run during Sleep or
Idle modes. When the WDT time-out occurs, the device
wakes the device and code execution continues from
where the PWRSAV instruction was executed. The corre-
sponding SLEEP or IDLE bits (RCON<3,2>) needs to be
cleared in software after the device wakes up.
29.4.3 ENABLING WDT
The WDT is enabled or disabled by the FWDTEN
Configuration bit in the FWDT Configuration register.
When the FWDTEN Configuration bit is set, the WDT is
always enabled.
The WDT can be optionally controlled in software
when the FWDTEN Configuration bit has been
programmed to 0. The WDT is enabled in software
by setting the SWDTEN control bit (RCON<5>). The
SWDTEN control bit is cleared on any device Reset.
The software WDT option allows the user application
to enable the WDT for critical code segments and
disable the WDT during non-critical segments for
maximum power savings.
The WDT flag bit, WDTO (RCON<4>), is not automatically
cleared following a WDT time-out. To detect subsequent
WDT events, the flag must be cleared in software.
FIGURE 29-2: WDT BLOCK DIAGRAM
Note: The CLRWDT and PWRSAV instructions
clear the prescaler and postscaler counts
when executed.
Note: If the WINDIS bit (FWDT<6>) is cleared,
the CLRWDT instruction should be executed
by the application software only during the
last 1/4 of the WDT period. This CLRWDT
window can be determined by using a timer.
If a CLRWDT instruction is executed before
this window, a WDT Reset occurs.
All Device Resets
Transition to New Clock Source
Exit Sleep or Idle Mode
PWRSAV Instruction
CLRWDT Instruction
0
1
WDTPRE WDTPOST<3:0>
Watchdog Timer
Prescaler
(divide by N1)
Postscaler
(divide by N2)
Sleep/Idle
WDT
WDT Window Select WINDIS
WDT
CLRWDT Instruction
SWDTEN
FWDTEN
LPRC Clock
RS RS
Wake-up
Reset
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 443
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
29.5 JTAG Interface
dsPIC33EPXXXMU806/810/814 and
PIC24EPXXXGU810/814 devices implement a JTAG
interface, which supports boundary scan device
testing. Detailed information on this interface is
provided in future revisions of the document.
29.6 In-Circuit Serial Programming
The dsPIC33EPXXXMU806/810/814 and
PIC24EPXXXGU810/814 devices can be serially
programmed while in the end application circuit. This is
done with two lines for clock and data and three other
lines for power, ground and the programming
sequence. Serial programming allows customers to
manufacture boards with unprogrammed devices and
then program the digital signal controller just before
shipping the product. Serial programming also allows
the most recent firmware or a custom firmware to be
programmed. Refer to the dsPIC33E/PIC24E Flash
Programming Specification (DS70619) for details
about In-Circuit Serial Programming (ICSP).
Any of the three pairs of programming clock/data pins
can be used:
PGEC1 and PGED1
PGEC2 and PGED2
PGEC3 and PGED3
29.7 In-Circuit Debugger
When MPLAB
digital signal
controllers are supported with a full range of software
and hardware development tools:
Integrated Development Environment
- MPLAB
IDE Software
Compilers/Assemblers/Linkers
- MPLAB C Compiler for Various Device
Families
- HI-TECH C for Various Device Families
- MPASM
TM
Assembler
- MPLINK
TM
Object Linker/
MPLIB
TM
Object Librarian
- MPLAB Assembler/Linker/Librarian for
Various Device Families
Simulators
- MPLAB SIM Software Simulator
Emulators
- MPLAB REAL ICE In-Circuit Emulator
In-Circuit Debuggers
- MPLAB ICD 3
- PICkit 3 Debug Express
Device Programmers
- PICkit 2 Programmer
- MPLAB PM3 Device Programmer
Low-Cost Demonstration/Development Boards,
Evaluation Kits, and Starter Kits
31.1 MPLAB Integrated Development
Environment Software
The MPLAB IDE software brings an ease of software
development previously unseen in the 8/16/32-bit
microcontroller market. The MPLAB IDE is a Windows
standard HEX
files, MAP files to detail memory usage and symbol
reference, absolute LST files that contain source lines
and generated machine code and COFF files for
debugging.
The MPASM Assembler features include:
Integration into MPLAB IDE projects
User-defined macros to streamline
assembly code
Conditional assembly for multi-purpose
source files
Directives that allow complete control over the
assembly process
31.5 MPLINK Object Linker/
MPLIB Object Librarian
The MPLINK Object Linker combines relocatable
objects created by the MPASM Assembler and the
MPLAB C18 C Compiler. It can link relocatable objects
from precompiled libraries, using directives from a
linker script.
The MPLIB Object Librarian manages the creation and
modification of library files of precompiled code. When
a routine from a library is called from a source file, only
the modules that contain that routine will be linked in
with the application. This allows large libraries to be
used efficiently in many different applications.
The object linker/library features include:
Efficient linking of single libraries instead of many
smaller files
Enhanced code maintainability by grouping
related modules together
Flexible creation of libraries with easy module
listing, replacement, deletion and extraction
31.6 MPLAB Assembler, Linker and
Librarian for Various Device
Families
MPLAB Assembler produces relocatable machine
code from symbolic assembly language for PIC24,
PIC32 and dsPIC devices. MPLAB C Compiler uses
the assembler to produce its object file. The assembler
generates relocatable object files that can then be
archived or linked with other relocatable object files and
archives to create an executable file. Notable features
of the assembler include:
Support for the entire device instruction set
Support for fixed-point and floating-point data
Command line interface
Rich directive set
Flexible macro language
MPLAB IDE compatibility
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 457
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
31.7 MPLAB SIM Software Simulator
The MPLAB SIM Software Simulator allows code
development in a PC-hosted environment by simulat-
ing the PIC MCUs and dsPIC
DSCs on an instruction
level. On any given instruction, the data areas can be
examined or modified and stimuli can be applied from
a comprehensive stimulus controller. Registers can be
logged to files for further run-time analysis. The trace
buffer and logic analyzer display extend the power of
the simulator to record and track program execution,
actions on I/O, most peripherals and internal registers.
The MPLAB SIM Software Simulator fully supports
symbolic debugging using the MPLAB C Compilers,
and the MPASM and MPLAB Assemblers. The soft-
ware simulator offers the flexibility to develop and
debug code outside of the hardware laboratory envi-
ronment, making it an excellent, economical software
development tool.
31.8 MPLAB REAL ICE In-Circuit
Emulator System
MPLAB REAL ICE In-Circuit Emulator System is
Microchips next generation high-speed emulator for
Microchip Flash DSC and MCU devices. It debugs and
programs PIC
Flash DSCs
with the easy-to-use, powerful graphical user interface of
the MPLAB Integrated Development Environment (IDE),
included with each kit.
The emulator is connected to the design engineers PC
using a high-speed USB 2.0 interface and is connected
to the target with either a connector compatible with in-
circuit debugger systems (RJ11) or with the new high-
speed, noise tolerant, Low-Voltage Differential Signal
(LVDS) interconnection (CAT5).
The emulator is field upgradable through future firmware
downloads in MPLAB IDE. In upcoming releases of
MPLAB IDE, new devices will be supported, and new
features will be added. MPLAB REAL ICE offers
significant advantages over competitive emulators
including low-cost, full-speed emulation, run-time
variable watches, trace analysis, complex breakpoints, a
ruggedized probe interface and long (up to three meters)
interconnection cables.
31.9 MPLAB ICD 3 In-Circuit Debugger
System
MPLAB ICD 3 In-Circuit Debugger System is Micro-
chip's most cost effective high-speed hardware
debugger/programmer for Microchip Flash Digital Sig-
nal Controller (DSC) and microcontroller (MCU)
devices. It debugs and programs PIC
Flash microcon-
trollers and dsPIC
and dsPIC
Flash microcontrollers at a
most affordable price point using the powerful graphical
user interface of the MPLAB Integrated Development
Environment (IDE). The MPLAB PICkit 3 is connected
to the design engineer's PC using a full speed USB
interface and can be connected to the target via an
Microchip debug (RJ-11) connector (compatible with
MPLAB ICD 3 and MPLAB REAL ICE). The connector
uses two device I/O pins and the reset line to imple-
ment in-circuit debugging and In-Circuit Serial
Programming.
The PICkit 3 Debug Express include the PICkit 3, demo
board and microcontroller, hookup cables and CDROM
with users guide, lessons, tutorial, compiler and
MPLAB IDE software.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 458 Preliminary 2009-2011 Microchip Technology Inc.
31.11 PICkit 2 Development
Programmer/Debugger and
PICkit 2 Debug Express
The PICkit 2 Development Programmer/Debugger is
a low-cost development tool with an easy to use inter-
face for programming and debugging Microchips Flash
families of microcontrollers. The full featured
Windows
microcon-
trollers. In-Circuit-Debugging runs, halts and single
steps the program while the PIC microcontroller is
embedded in the application. When halted at a break-
point, the file registers can be examined and modified.
The PICkit 2 Debug Express include the PICkit 2, demo
board and microcontroller, hookup cables and CDROM
with users guide, lessons, tutorial, compiler and
MPLAB IDE software.
31.12 MPLAB PM3 Device Programmer
The MPLAB PM3 Device Programmer is a universal,
CE compliant device programmer with programmable
voltage verification at VDDMIN and VDDMAX for
maximum reliability. It features a large LCD display
(128 x 64) for menus and error messages and a modu-
lar, detachable socket assembly to support various
package types. The ICSP cable assembly is included
as a standard item. In Stand-Alone mode, the MPLAB
PM3 Device Programmer can read, verify and program
PIC devices without a PC connection. It can also set
code protection in this mode. The MPLAB PM3
connects to the host PC via an RS-232 or USB cable.
The MPLAB PM3 has high-speed communications and
optimized algorithms for quick programming of large
memory devices and incorporates an MMC card for file
storage and data applications.
31.13 Demonstration/Development
Boards, Evaluation Kits, and
Starter Kits
A wide variety of demonstration, development and
evaluation boards for various PIC MCUs and dsPIC
DSCs allows quick application development on fully func-
tional systems. Most boards include prototyping areas for
adding custom circuitry and provide application firmware
and source code for examination and modification.
The boards support a variety of features, including LEDs,
temperature sensors, switches, speakers, RS-232
interfaces, LCD displays, potentiometers and additional
EEPROM memory.
The demonstration and development boards can be
used in teaching environments, for prototyping custom
circuits and for learning about various microcontroller
applications.
In addition to the PICDEM and dsPICDEM demon-
stration/development board series of circuits, Microchip
has a line of evaluation kits and demonstration software
for analog filter design, KEELOQ
security ICs, CAN,
IrDA
VDD
5.3
5.3
5.3
V
V
V
V
V
PMPTTL = 1
SMBus disabled
SMBus enabled
ICNPU Change Notification Pull-up
Current
DI30 50 250 400 A VDD = 3.3V, VPIN = VSS
ICNPD Change Notification Pull-
down Current
(5)
DI31 50 A VDD = 3.3V, VPIN = VDD
Note 1: Data in Typ column is at 3.3V, 25C unless otherwise stated.
2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified
levels represent normal operating conditions. Higher leakage current can be measured at different input
voltages.
3: Negative current is defined as current sourced by the pin.
4: See Pin Diagrams for the 5V tolerant I/O pins.
5: Characterized but not tested.
6: Non-5V tolerant pins VIH source > (VDD + 0.3), 5V tolerant pins VIH source > 5.5V. Characterized but not
tested.
7: Digital 5V tolerant pins cannot tolerate any positive input injection current from input sources > 5.5V.
8: Injection currents > | 0 | can affect the ADC results by approximately 4-6 counts.
9: Any number and/or combination of I/O pins not excluded under IICL or IICH conditions are permitted pro-
vided the mathematical absolute instantaneous sum of the input injection currents from all pins do not
exceed the specified limit. Characterized but not tested.
10: These parameters are characterized, but not tested.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 467
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
IIL Input Leakage Current
(2,3)
DI50 I/O pins 5V Tolerant
(4)
1 A VSS s VPIN s VDD,
Pin at high-impedance
DI51 I/O Pins Not 5V Tolerant
(4)
1 A VSS s VPIN s VDD,
Pin at high-impedance,
-40C s TA s +85C
DI51a I/O Pins Not 5V Tolerant
(4)
1 A Analog pins shared
with external reference
pins,
-40C s TA s +85C
DI51b I/O Pins Not 5V Tolerant
(4)
1 A VSS s VPIN s VDD, Pin at
high-impedance,
-40C s TA s +125C
DI51c I/O Pins Not 5V Tolerant
(4)
1 A Analog pins shared
with external reference
pins,
-40C s TA s +125C
DI55 MCLR 1 A VSS s VPIN s VDD
DI56 OSC1 1 A VSS s VPIN s VDD,
XT and HS modes
TABLE 32-9: DC CHARACTERISTICS: I/O PIN INPUT SPECIFICATIONS (CONTINUED)
DC CHARACTERISTICS
Standard Operating Conditions: 3.0V to 3.6V
(unless otherwise stated)
Operating temperature -40C s TA s +85C for Industrial
-40C s TA s +125C for Extended
Param. Symbol Characteristic Min. Typ
(1)
Max. Units Conditions
Note 1: Data in Typ column is at 3.3V, 25C unless otherwise stated.
2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified
levels represent normal operating conditions. Higher leakage current can be measured at different input
voltages.
3: Negative current is defined as current sourced by the pin.
4: See Pin Diagrams for the 5V tolerant I/O pins.
5: Characterized but not tested.
6: Non-5V tolerant pins VIH source > (VDD + 0.3), 5V tolerant pins VIH source > 5.5V. Characterized but not
tested.
7: Digital 5V tolerant pins cannot tolerate any positive input injection current from input sources > 5.5V.
8: Injection currents > | 0 | can affect the ADC results by approximately 4-6 counts.
9: Any number and/or combination of I/O pins not excluded under IICL or IICH conditions are permitted pro-
vided the mathematical absolute instantaneous sum of the input injection currents from all pins do not
exceed the specified limit. Characterized but not tested.
10: These parameters are characterized, but not tested.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 468 Preliminary 2009-2011 Microchip Technology Inc.
IICL Input Low Injection Current
DI60a
0 -5
(5,8)
mA
All pins except VDD,
VSS, AVDD, AVSS,
MCLR, VCAP, RB11,
SOSCI, SOSCO, D+, D-
, VUSB, and VBUS
IICH Input High Injection Current
DI60b
0 +5
(6,7,8)
mA
All pins except VDD,
VSS, AVDD, AVSS,
MCLR, VCAP, RB11,
SOSCI, SOSCO, D+, D-
, VUSB, and VBUS, and
all 5V tolerant pins
(7)
IICT Total Input Injection Current
DI60c (sum of all I/O and control
pins)
-20
(9)
+20
(9)
mA Absolute instantaneous
sum of all input
injection currents from
all I/O pins
( | IICL + | IICH | ) s IICT
TABLE 32-9: DC CHARACTERISTICS: I/O PIN INPUT SPECIFICATIONS (CONTINUED)
DC CHARACTERISTICS
Standard Operating Conditions: 3.0V to 3.6V
(unless otherwise stated)
Operating temperature -40C s TA s +85C for Industrial
-40C s TA s +125C for Extended
Param. Symbol Characteristic Min. Typ
(1)
Max. Units Conditions
Note 1: Data in Typ column is at 3.3V, 25C unless otherwise stated.
2: The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified
levels represent normal operating conditions. Higher leakage current can be measured at different input
voltages.
3: Negative current is defined as current sourced by the pin.
4: See Pin Diagrams for the 5V tolerant I/O pins.
5: Characterized but not tested.
6: Non-5V tolerant pins VIH source > (VDD + 0.3), 5V tolerant pins VIH source > 5.5V. Characterized but not
tested.
7: Digital 5V tolerant pins cannot tolerate any positive input injection current from input sources > 5.5V.
8: Injection currents > | 0 | can affect the ADC results by approximately 4-6 counts.
9: Any number and/or combination of I/O pins not excluded under IICL or IICH conditions are permitted pro-
vided the mathematical absolute instantaneous sum of the input injection currents from all pins do not
exceed the specified limit. Characterized but not tested.
10: These parameters are characterized, but not tested.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 469
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
TABLE 32-10: DC CHARACTERISTICS: I/O PIN OUTPUT SPECIFICATIONS
DC CHARACTERISTICS
Standard Operating Conditions: 3.0V to 3.6V
(unless otherwise stated)
Operating temperature -40C s TA s +85C for Industrial
-40C s TA s +125C for Extended
Param. Symbol Characteristic Min. Typ Max. Units Conditions
VOL Output Low Voltage
DO10 All I/O pins except OSC2 and
SOSCO
0.4 V IOL = 8 mA, VDD = 3.3V
DO16 OSC2 and SOSCO pins 0.4 V IOL = 10 mA, VDD = 3.3V
VOH Output High Voltage
DO20 All I/O pins except OSC2 and
SOSCO
2.40 V IOH = -8 mA, VDD = 3.3V
DO26 OSC2 and SOSCO pins 2.40 V IOH = -12 mA, VDD = 3.3V
TABLE 32-11: ELECTRICAL CHARACTERISTICS: BOR
DC CHARACTERISTICS
Standard Operating Conditions: 3.0V to 3.6V
(unless otherwise stated)
Operating temperature -40C s TA s +85C for Industrial
-40C s TA s +125C for Extended
Param. Symbol Characteristic Min.
(1)
Typ Max. Units Conditions
BO10 VBOR BOR Event on VDD transition
high-to-low
2.7 2.9 V VDD
Note 1: Parameters are for design guidance only and are not tested in manufacturing.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 470 Preliminary 2009-2011 Microchip Technology Inc.
TABLE 32-13: INTERNAL VOLTAGE REGULATOR SPECIFICATIONS
TABLE 32-12: DC CHARACTERISTICS: PROGRAM MEMORY
DC CHARACTERISTICS
Standard Operating Conditions: 3.0V to 3.6V
(unless otherwise stated)
Operating temperature -40C s TA s +85C for Industrial
-40C s TA s +125C for Extended
Param. Symbol Characteristic Min. Typ
(1)
Max. Units Conditions
Program Flash Memory
D130 EP Cell Endurance 10,000 E/W -40C to +125C
D131 VPR VDD for Read 3.0 3.6 V
D132b VPEW VDD for Self-Timed Write 3.0 3.6 V
D134 TRETD Characteristic Retention 20 Year Provided no other specifications
are violated, -40C to +125C
D135 IDDP Supply Current during
Programming
10 mA
D136a TRW Row Write Time 1.32 1.74 ms TRW = 11064 FRC cycles,
TA = +85C, See Note 2
D136b TRW Row Write Time 1.28 1.79 ms TRW = 11064 FRC cycles,
TA = +125C, See Note 2
D137a TPE Page Erase Time 20.1 26.5 ms TPE = 168517 FRC cycles,
TA = +85C, See Note 2
D137b TPE Page Erase Time 19.5 27.3 ms TPE = 168517 FRC cycles,
TA = +125C, See Note 2
D138a TWW Word Write Cycle Time 42.3 55.9 s TWW = 355 FRC cycles,
TA = +85C, See Note 2
D138b TWW Word Write Cycle Time 41.1 57.6 s TWW = 355 FRC cycles,
TA = +125C, See Note 2
Note 1: Data in Typ column is at 3.3V, 25C unless otherwise stated.
2: Other conditions: FRC = 7.37 MHz, TUN<5:0> = b'011111 (for Minimum), TUN<5:0> = b'100000 (for
Maximum). This parameter depends on the FRC accuracy (see Table 32-20) and the value of the FRC
Oscillator Tuning register (see Register 9-4). For complete details on calculating the Minimum and
Maximum time see Section 5.3 Programming Operations.
Standard Operating Conditions (unless otherwise stated):
Operating temperature -40C s TA s +85C for Industrial
-40C s TA s +125C for Extended
Param. Symbol Characteristics Min. Typ Max. Units Comments
CEFC
(1)
External Filter Capacitor
Value
4.7 10 F Capacitor must have a low
series resistance (< 1 Ohm)
Note 1: Typical VCAP (CEFC) voltage = 1.8V when VDD > VDDMIN.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 471
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
32.2 AC Characteristics and Timing
Parameters
This section defines dsPIC33EPXXXMU806/810/814
and PIC24EPXXXGU810/814 AC characteristics and
timing parameters.
TABLE 32-14: TEMPERATURE AND VOLTAGE SPECIFICATIONS AC
FIGURE 32-1: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS
TABLE 32-15: CAPACITIVE LOADING REQUIREMENTS ON OUTPUT PINS
AC CHARACTERISTICS
Standard Operating Conditions: 3.0V to 3.6V
(unless otherwise stated)
Operating temperature -40C s TA s +85C for Industrial
-40C s TA s +125C for Extended
Operating voltage VDD range as described in Section 32.1 DC
Characteristics.
Param. Symbol Characteristic Min. Typ. Max. Units Conditions
DO50 COSCO OSC2 pin 15 pF In XT and HS modes when
external clock is used to drive
OSC1
DO56 CIO All I/O pins and OSC2 50 pF EC mode
DO58 CB SCLx, SDAx 400 pF In I
2
C mode
VDD/2
CL
RL
Pin
Pin
VSS
VSS
CL
RL = 464O
CL = 50 pF for all pins except OSC2
15 pF for OSC2 output
Load Condition 1 for all pins except OSC2 Load Condition 2 for OSC2
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 472 Preliminary 2009-2011 Microchip Technology Inc.
FIGURE 32-2: EXTERNAL CLOCK TIMING
Q1 Q2 Q3 Q4
OSC1
CLKO
Q1 Q2 Q3 Q4
OS20
OS25
OS30 OS30
OS40 OS41
OS31 OS31
TABLE 32-16: EXTERNAL CLOCK TIMING REQUIREMENTS
AC CHARACTERISTICS
Standard Operating Conditions: 3.0V to 3.6V
(unless otherwise stated)
Operating temperature -40C s TA s +85C for Industrial
-40C s TA s +125C for Extended
Param. Symbol Characteristic Min. Typ.
(1)
Max. Units Conditions
OS10 FIN External CLKI Frequency
(External clocks allowed only
in EC and ECPLL modes)
DC 60 MHz EC
Oscillator Crystal Frequency 3.5
10
32.4
32.768
10
40
33.1
MHz
MHz
kHz
XT
HS
SOSC
OS20 TOSC TOSC = 1/FOSC 8.33 DC ns
OS25 TCY Instruction Cycle Time
(2)
16.67 DC ns
OS30 TosL,
TosH
External Clock in (OSC1)
High or Low Time
0.375 x TOSC 0.625 x TOSC ns EC
OS31 TosR,
TosF
External Clock in (OSC1)
Rise or Fall Time
20 ns EC
OS40 TckR CLKO Rise Time
(3)
5.2 ns
OS41 TckF CLKO Fall Time
(3)
5.2 ns
OS42 GM External Oscillator
Transconductance
(4)
SY10 TOST Oscillator Start-up Time 1024 TOSC TOSC = OSC1 period
SY11 TPWRT Power-up Timer Period See Section 29.1
Configuration Bits and LPRC
specification F21 (Table 32-20)
SY12 TWDT Watchdog Timer
Time-out Period
See Section 29.4 Watchdog
Timer (WDT) and LPRC
specification F21 (Table 32-20)
SY13 TIOZ I/O High-Impedance
from MCLR Low or
Watchdog Timer Reset
0.68 0.72 1.2 s
SY20 TMCLR MCLR Pulse Width (low) 2 s
10
600
A
A
ADC off
ADC on
AD09 IAD Operating Current
9.0
3.2
mA
mA
ADC operating in 10-bit
mode, see Note 1
ADC operating in 12-bit
mode, see Note 1
Analog Input
AD12 VINH Input Voltage Range VINH VINL VREFH V This voltage reflects Sample
& Hold Channels 0, 1, 2, and
3 (CH0-CH3), positive input
AD13 VINL Input Voltage Range VINL VREFL AVSS + 1V V This voltage reflects Sample
& Hold Channels 0, 1, 2, and
3 (CH0-CH3), negative input
AD17 RIN Recommended Imped-
ance of Analog Voltage
Source
200 O
Note 1: These parameters are not characterized or tested in manufacturing.
2: The voltage difference between AVDD and VDD cannot exceed 300 mV at any time during operation or
start-up.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 517
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
TABLE 32-55: ADC MODULE SPECIFICATIONS (12-BIT MODE)
AC CHARACTERISTICS
Standard Operating Conditions: 3.0V to 3.6V
(unless otherwise stated)
Operating temperature -40C s TA s +85C for Industrial
-40C s TA s +125C for Extended
Param. Symbol Characteristic Min. Typ. Max. Units Conditions
ADC Accuracy (12-bit Mode) Measurements with external VREF+/VREF-
AD20a Nr Resolution 12 data bits bits
AD21a INL Integral Nonlinearity -2 +2 LSb VINL = AVSS = VREFL = 0V, AVDD
= VREFH = 3.6V
AD22a DNL Differential Nonlinearity >-1 <1 LSb VINL = AVSS = VREFL = 0V, AVDD
= VREFH = 3.6V
AD23a GERR Gain Error 1.25 1.5 3 LSb VINL = AVSS = VREFL = 0V, AVDD
= VREFH = 3.6V
AD24a EOFF Offset Error 1.25 1.52 2 LSb VINL = AVSS = VREFL = 0V, AVDD
= VREFH = 3.6V
AD25a Monotonicity Guaranteed
ADC Accuracy (12-bit Mode) Measurements with internal VREF+/VREF-
AD20a Nr Resolution 12 data bits bits
AD21a INL Integral Nonlinearity -2 +2 LSb VINL = AVSS = 0V, AVDD = 3.6V
AD22a DNL Differential Nonlinearity >-1 <1 LSb VINL = AVSS = 0V, AVDD = 3.6V
AD23a GERR Gain Error 2 3 7 LSb VINL = AVSS = 0V, AVDD = 3.6V
AD24a EOFF Offset Error 2 3 5 LSb VINL = AVSS = 0V, AVDD = 3.6V
AD25a Monotonicity Guaranteed
Dynamic Performance (12-bit Mode)
AD30a THD Total Harmonic Distortion -75 dB
AD31a SINAD Signal to Noise and
Distortion
68.5 69.5 dB
AD32a SFDR Spurious Free Dynamic
Range
80 dB
AD33a FNYQ Input Signal Bandwidth 250 kHz
AD34a ENOB Effective Number of Bits 11.09 11.3 bits
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 518 Preliminary 2009-2011 Microchip Technology Inc.
TABLE 32-56: ADC MODULE SPECIFICATIONS (10-BIT MODE)
AC CHARACTERISTICS
Standard Operating Conditions: 3.0V to 3.6V
(unless otherwise stated)
Operating temperature -40C s TA s +85C for Industrial
-40C s TA s +125C for Extended
Param. Symbol Characteristic Min. Typ. Max. Units Conditions
ADC Accuracy (10-bit Mode) Measurements with external VREF+/VREF-
AD20b Nr Resolution 10 data bits bits
AD21b INL Integral Nonlinearity -1 +1 LSb VINL = AVSS = VREFL = 0V,
AVDD = VREFH = 3.6V
AD22b DNL Differential Nonlinearity >-1 <1 LSb VINL = AVSS = VREFL = 0V,
AVDD = VREFH = 3.6V
AD23b GERR Gain Error 1 3 6 LSb VINL = AVSS = VREFL = 0V,
AVDD = VREFH = 3.6V
AD24b EOFF Offset Error 1 2 3 LSb VINL = AVSS = VREFL = 0V,
AVDD = VREFH = 3.6V
AD25b Monotonicity Guaranteed
ADC Accuracy (10-bit Mode) Measurements with internal VREF+/VREF-
AD20b Nr Resolution 10 data bits bits
AD21b INL Integral Nonlinearity -1.5 +1.5 LSb VINL = AVSS = 0V, AVDD = 3.6V
AD22b DNL Differential Nonlinearity >-1 <1 LSb VINL = AVSS = 0V, AVDD = 3.6V
AD23b GERR Gain Error 1 5 6 LSb VINL = AVSS = 0V, AVDD = 3.6V
AD24b EOFF Offset Error 1 2 5 LSb VINL = AVSS = 0V, AVDD = 3.6V
AD25b Monotonicity Guaranteed
Dynamic Performance (10-bit Mode)
AD30b THD Total Harmonic Distortion -64 dB
AD31b SINAD Signal to Noise and
Distortion
57 58.5 dB
AD32b SFDR Spurious Free Dynamic
Range
72 dB
AD33b FNYQ Input Signal Bandwidth 550 kHz
AD34b ENOB Effective Number of Bits 9.16 9.4 bits
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 519
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
FIGURE 32-37: ADC CONVERSION (12-BIT MODE) TIMING CHARACTERISTICS
(ASAM = 0, SSRC<2:0> = 000, SSRCG = 0)
AD55 TSAMP
Clear SAMP Set SAMP
AD61
ADCLK
Instruction
SAMP
AD60
DONE
AD1IF
1 2 3 4 5 6 8 7
1 Software sets AD1CON1. SAMP to start sampling.
2
Sampling starts after discharge period. TSAMP is described in
3
Software clears AD1CON1. SAMP to start conversion.
4 Sampling ends, conversion sequence starts.
5 Convert bit 11.
9 One TAD for end of conversion.
AD50
9
6 Convert bit 10.
7
Convert bit 1.
8 Convert bit 0.
Execution
dsPIC33E/PIC24E Family Reference Manual.
Section 16. Analog-to-Digital Converter (ADC) (DS70621) of the
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 520 Preliminary 2009-2011 Microchip Technology Inc.
TABLE 32-57: ADC CONVERSION (12-BIT MODE) TIMING REQUIREMENTS
AC CHARACTERISTICS
Standard Operating Conditions: 3.0V to 3.6V
(unless otherwise stated)
Operating temperature -40C s TA s +85C for Industrial
-40C s TA s +125C for Extended
Param. Symbol Characteristic Min. Typ. Max. Units Conditions
Clock Parameters
AD50 TAD ADC Clock Period 117.6 ns
AD51 tRC ADC Internal RC Oscillator
Period
250 ns
Conversion Rate
AD55 tCONV Conversion Time 14 TAD ns
AD56 FCNV Throughput Rate 500 Ksps
AD57 TSAMP Sample Time 3 TAD
Timing Parameters
AD60 tPCS
Conversion Start from Sample
Trigger
(2)
2 TAD 3 TAD Auto convert trigger not
selected
AD61 tPSS Sample Start from Setting
Sample (SAMP) bit
(2)
2 TAD 3 TAD
AD62 tCSS Conversion Completion to
Sample Start (ASAM = 1)
(2)
0.5 TAD
AD63 tDPU Time to Stabilize Analog Stage
from ADC Off to ADC On
(2)
20 s See Note 3
Note 1: Because the sample caps will eventually lose charge, clock rates below 10 kHz may affect linearity
performance, especially at elevated temperatures.
2: These parameters are characterized but not tested in manufacturing.
3: The tDPU is the time required for the ADC module to stabilize at the appropriate level when the module is
turned on (AD1CON1<ADON>=1). During this time, the ADC result is indeterminate.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 521
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
FIGURE 32-38: ADC CONVERSION (10-BIT MODE) TIMING CHARACTERISTICS
(CHPS<1:0> = 01, SIMSAM = 0, ASAM = 0, SSRC<2:0> = 000, SSRCG = 0)
FIGURE 32-39: ADC CONVERSION (10-BIT MODE) TIMING CHARACTERISTICS (CHPS<1:0> = 01,
SIMSAM = 0, ASAM = 1, SSRC<2:0> = 111, SSRCG = 0, SAMC<4:0> = 00010)
AD55 TSAMP
Clear SAMP Set SAMP
AD61
ADCLK
Instruction
SAMP
AD60
DONE
ADxIF
1 2 3 4 5 6 8 5 6 7
1 Software sets ADx1CON1. SAMP to start sampling.
2 Sampling starts after discharge period. TSAMP is described in
3 Software clears ADxCON1. SAMP to start conversion.
4 Sampling ends, conversion sequence starts.
5
Convert bit 9.
8 One TAD for end of conversion.
AD50
7
AD55
8
6 Convert bit 8.
7 Convert bit 0.
Execution
dsPIC33E/PIC24E Family Reference Manual.
Section 16. Analog-to-Digital Converter (ADC) (DS70621) of the
1 2 3 4 5 6 4 5 6 8
1
Software sets ADxCON1. ADON to start AD operation.
2 Sampling starts after discharge period. TSAMP is described in
3
Convert bit 9.
4
Convert bit 8.
5
Convert bit 0.
7 3
6
One TAD for end of conversion.
7
Begin conversion of next channel.
8
Sample for time specified by SAMC<4:0>.
ADCLK
Instruction
Set ADON
Execution
SAMP
TSAMP
ADxIF
DONE
AD55 AD55 TSAMP AD55
AD50
Section 16. Analog-to-Digital Converter (ADC) (DS70621)
of the dsPIC33E/PIC24E Family Reference Manual.
AD62
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 522 Preliminary 2009-2011 Microchip Technology Inc.
TABLE 32-58: ADC CONVERSION (10-BIT MODE) TIMING REQUIREMENTS
AC CHARACTERISTICS
Standard Operating Conditions: 3.0V to 3.6V
(unless otherwise stated)
Operating temperature -40C s TA s +85C for Industrial
-40C s TA s +125C for Extended
Param. Symbol Characteristic Min. Typ.
(1)
Max. Units Conditions
Clock Parameters
AD50 TAD ADC Clock Period 76 ns
AD51 tRC ADC Internal RC Oscillator Period 250 ns
Conversion Rate
AD55 tCONV Conversion Time 12 TAD
AD56 FCNV Throughput Rate 1.1 Msps Using Sequential
Sampling
AD57 TSAMP Sample Time 2 TAD
Timing Parameters
AD60 tPCS Conversion Start from Sample
Trigger
(1)
2 TAD 3 TAD Auto-Convert Trigger
not selected
AD61 tPSS Sample Start from Setting
Sample (SAMP) bit
(1)
2 TAD 3 TAD
AD62 tCSS Conversion Completion to
Sample Start (ASAM = 1)
(1)
0.5 TAD
AD63 tDPU Time to Stabilize Analog Stage
from ADC Off to ADC On
(1)
20 s See Note 3
Note 1: These parameters are characterized but not tested in manufacturing.
2: Because the sample caps will eventually lose charge, clock rates below 10 kHz may affect linearity
performance, especially at elevated temperatures.
3: The tDPU is the time required for the ADC module to stabilize at the appropriate level when the module is
turned on (ADxCON1<ADON> = 1). During this time, the ADC result is indeterminate.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 523
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
FIGURE 32-40: DCI MODULE (MULTI-CHANNEL, I
2
S MODES) TIMING CHARACTERISTICS
COFS
CSCK
(SCKE = 0)
CSCK
(SCKE = 1)
CSDO
CSDI
CS11 CS10
CS40 CS41
CS21 CS20
CS35
CS21
MSb LSb
MSb In LSb In
CS31
High-Z High-Z
70
CS30
CS51 CS50
CS55
Note: Refer to Figure 32-1 for load conditions.
CS20
CS56
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 524 Preliminary 2009-2011 Microchip Technology Inc.
TABLE 32-59: DCI MODULE (MULTI-CHANNEL, I
2
S MODES) TIMING REQUIREMENTS
AC CHARACTERISTICS
Standard Operating Conditions: 3.0V to 3.6V
(unless otherwise stated)
Operating temperature -40C s TA s +85C for Industrial
-40C s TA s +125C for Extended
Param. Symbol Characteristic
(1)
Min. Typ.
(2)
Max. Units Conditions
CS10 TCSCKL CSCK Input Low Time
(CSCK pin is an input)
TCY/2 + 20 ns
CSCK Output Low Time
(3)
(CSCK pin is an output)
30 ns
CS11 TCSCKH CSCK Input High Time
(CSCK pin is an input)
TCY/2 + 20 ns
CSCK Output High Time
(3)
(CSCK pin is an output)
30 ns
CS20 TCSCKF CSCK Output Fall Time
(CSCK pin is an output)
ns See parameter
DO32
CS21 TCSCKR CSCK Output Rise Time
(CSCK pin is an output)
ns See parameter
DO31
CS30 TCSDOF CSDO Data Output Fall Time ns See parameter
DO32
CS31 TCSDOR CSDO Data Output Rise Time ns See parameter
DO31
CS35 TDV Clock Edge to CSDO Data Valid 10 ns
CS36 TDIV Clock Edge to CSDO Tri-Stated 10 20 ns
CS40 TCSDI Setup Time of CSDI Data Input
to CSCK Edge (CSCK pin is
input or output)
20 ns
CS41 THCSDI Hold Time of CSDI Data Input to
CSCK Edge (CSCK pin is input
or output)
20 ns
CS50 TCOFSF COFS Fall Time
(COFS pin is output)
ns See parameter
DO32
CS51 TCOFSR COFS Rise Time
(COFS pin is output)
ns See parameter
DO31
CS55 TSCOFS Setup Time of COFS Data Input
to CSCK Edge (COFS pin is
input)
20 ns
CS56 THCOFS Hold Time of COFS Data Input to
CSCK Edge (COFS pin is input)
20 ns
Note 1: These parameters are characterized but not tested in manufacturing.
2: Data in Typ column is at 3.3V, 25C unless otherwise stated. Parameters are for design guidance only
and are not tested.
3: The minimum clock period for CSCK is 100 ns. Therefore, the clock generated in Master mode must not
violate this specification.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 525
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
FIGURE 32-41: DCI MODULE (AC-LINK MODE) TIMING CHARACTERISTICS
SYNC
BIT_CLK
SDOx
SDIx
CS61 CS60
CS65 CS66
CS80
CS21
MSb In
CS75
LSb
CS76
(COFS)
(CSCK)
LSb MSb
CS72
CS71 CS70
CS76 CS75
(CSDO)
(CSDI)
CS62
CS20
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 526 Preliminary 2009-2011 Microchip Technology Inc.
TABLE 32-60: DCI MODULE (AC-LINK MODE) TIMING REQUIREMENTS
AC CHARACTERISTICS
Standard Operating Conditions: 3.0V to 3.6V
(unless otherwise stated)
Operating temperature -40C s TA s +85C for Industrial
-40C s TA s +125C for Extended
Param. Symbol Characteristic
(1,2)
Min. Typ.
(3)
Max. Units Conditions
CS60 TBCLKL BIT_CLK Low Time 36 40.7 45 ns
CS61 TBCLKH BIT_CLK High Time 36 40.7 45 ns
CS62 TBCLK BIT_CLK Period 81.4 ns Bit clock is input
CS65 TSACL Input Setup Time to
Falling Edge of BIT_CLK
10 ns
CS66 THACL Input Hold Time from
Falling Edge of BIT_CLK
10 ns
CS70 TSYNCLO SYNC Data Output Low Time 19.5 s
CS71 TSYNCHI SYNC Data Output High Time 1.3 s
CS72 TSYNC SYNC Data Output Period 20.8 s
CS77 TRACL Rise Time, SYNC, SDATA_OUT ns See parameter DO32
CS78 TFACL Fall Time, SYNC, SDATA_OUT ns See parameter DO31
CS80 TOVDACL Output Valid Delay from Rising
Edge of BIT_CLK
15 ns
Note 1: These parameters are characterized but not tested in manufacturing.
2: These values assume BIT_CLK frequency is 12.288 MHz.
3: Data in Typ column is at 3.3V, 25C unless otherwise stated. Parameters are for design guidance only
and are not tested.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 527
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
TABLE 32-61: COMPARATOR TIMING SPECIFICATIONS
AC CHARACTERISTICS
Standard Operating Conditions: 3.0V to 3.6V
(unless otherwise stated)
Operating temperature -40C s TA s +85C for Industrial
-40C s TA s +125C for Extended
Param. Symbol Characteristic
(1)
Min. Typ. Max. Units Conditions
300 TRESP Response Time
(2)
150 400 ns
301 TMC2OV Comparator Mode Change
to Output Valid
10 s
Note 1: Parameters are characterized but not tested.
2: Response time measured with one comparator input at (VDD - 1.5)/2, while the other input transitions from
VSS to VDD.
TABLE 32-62: COMPARATOR MODULE SPECIFICATIONS
DC CHARACTERISTICS
Standard Operating Conditions: 3.0V to 3.6V
(unless otherwise stated)
Operating temperature -40C s TA s +85C for Industrial
-40C s TA s +125C for Extended
Param. Symbol Characteristic
(1)
Min. Typ. Max. Units Conditions
D300 VIOFF Input Offset Voltage 10 mV
D301 VICM Input Common Mode Voltage 0 AVDD-1.5V V
D302 CMRR Common Mode Rejection Ratio -54 dB
Note 1: Parameters are characterized but not tested.
TABLE 32-63: COMPARATOR REFERENCE VOLTAGE SETTLING TIME SPECIFICATIONS
AC CHARACTERISTICS
Standard Operating Conditions: 3.0V to 3.6V
(unless otherwise stated)
Operating temperature -40C s TA s +85C for Industrial
-40C s TA s +125C for Extended
Param. Symbol Characteristic
(1)
Min. Typ. Max. Units Conditions
VR310 TSET Settling Time 10 s
Note 1: Setting time measured while CVRR = 1 and CVR<3:0> bits transition from 0000 to 1111.
2: These parameters are characterized, but not tested in manufacturing.
TABLE 32-64: COMPARATOR REFERENCE VOLTAGE SPECIFICATIONS
DC CHARACTERISTICS
Standard Operating Conditions: 3.0V to 3.6V
(unless otherwise stated)
Operating temperature -40C s TA s +85C for Industrial
-40C s TA s +125C for Extended
Param. Symbol Characteristic
(1)
Min. Typ. Max. Units Conditions
VRD310 CVRES Resolution CVRSRC/24 CVRSRC/32 LSb
VRD311 CVRAA Absolute Accuracy 0.5 LSb
VRD312 CVRL Maximum Load on CVREF
output pin
0.75 A AVDD = 3.6V,
CVRSS = 0,
CVRR = 0,
CVR<3:0> = 1111
Note 1: These parameters are characterized, but not tested in manufacturing.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 528 Preliminary 2009-2011 Microchip Technology Inc.
FIGURE 32-42: PARALLEL SLAVE PORT TIMING
CS
RD
WR
PMD<7:0>
PS1
PS2
PS3
PS4
PS5
PS6
PS7
TABLE 32-65: PARALLEL SLAVE PORT TIMING SPECIFICATIONS
AC CHARACTERISTICS
Standard Operating Conditions: 3.0V to 3.6V
(unless otherwise stated)
Operating temperature -40C s TA s +85C for Industrial
-40C s TA s +125C for Extended
Param. Symbol Characteristic Min. Typ. Max. Units Conditions
PS1 TdtV2wrH Data in Valid before WR or CS
Inactive (setup time)
20 ns
PS2 TwrH2dtI WR or CS Inactive to Data-In
Invalid (hold time)
20 ns
PS3 TrdL2dtV RD and CS to Active Data-Out
Valid
80 ns
PS4 TrdH2dtI RD or CS Inactive to Data-Out
Invalid
10 30 ns
PS5 Tcs CS Active Time 33.33 ns
PS6 Twr RD Active Time 33.33 ns
PS7 Trd WR Active Time 33.33 ns
Note 1: These parameters are characterized, but not tested in manufacturing.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 529
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
FIGURE 32-43: PARALLEL MASTER PORT READ TIMING DIAGRAM
P1 P2 P3 P4 P1 P2 P3 P4
P1 P2
System
PMA<13:8>
PMD<7:0>
Clock
PMRD
PMALL/PMALH
PMCS1
Address
Address <7:0> Data
PM2
PM6 PM7
PMWR
PM3
PM1
PM5
TABLE 32-66: PARALLEL MASTER PORT READ TIMING REQUIREMENTS
AC CHARACTERISTICS
Standard Operating Conditions: 3.0V to 3.6V
(unless otherwise stated)
Operating temperature -40C s TA s +85C for Industrial
-40C s TA s +125C for Extended
Param. Characteristic Min. Typ. Max. Units Conditions
PM1 PMALL/PMALH Pulse Width 0.5 TCY ns
PM2 Address Out Valid to PMALL/PMALH Invalid
(address setup time)
1 TCY ns
PM3 PMALL/PMALH Invalid to Address Out Invalid
(address hold time)
0.5 TCY ns
PM5 PMRD Pulse Width 0.5 TCY ns
PM6 PMRD or PMENB Active to Data In Valid (data
setup time)
150 ns
PM7 PMRD or PMENB Inactive to Data In Invalid
(data hold time)
5 ns
Note 1: These parameters are characterized, but not tested in manufacturing.
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 530 Preliminary 2009-2011 Microchip Technology Inc.
FIGURE 32-44: PARALLEL MASTER PORT WRITE TIMING DIAGRAM
P1 P2 P3 P4 P1 P2 P3 P4
P1 P2
System
PMA<13:8>
PMD<7:0>
Clock
PMWR
PMALL/PMALH
PMCS1
Address
Address <7:0> Data
PM12
PM13
PM16
Data
PM11
PMRD
TABLE 32-67: PARALLEL MASTER PORT WRITE TIMING REQUIREMENTS
AC CHARACTERISTICS
Standard Operating Conditions: 3.0V to 3.6V
(unless otherwise stated)
Operating temperature -40C s TA s +85C for Industrial
-40C s TA s +125C for Extended
Param. Characteristic Min. Typ. Max. Units Conditions
PM11 PMWR Pulse Width 0.5 TCY ns
PM12 Data Out Valid before PMWR or PMENB goes
Inactive (data setup time)
1 TCY ns
PM13 PMWR or PMEMB Invalid to Data Out Invalid
(data hold time)
0.5 TCY ns
PM16 PMCSx Pulse Width TCY - 5 ns ADRMUX<1:0> = 00
(demultiplexed
address)
Note 1: These parameters are characterized, but not tested in manufacturing.
TABLE 32-68: DMA MODULE TIMING REQUIREMENTS
AC CHARACTERISTICS
Standard Operating Conditions: 3.0V to 3.6V
(unless otherwise stated)
Operating temperature -40C s TA s +85C for Industrial
-40C s TA s +125C for Extended
Param. Characteristic Min. Typ. Max. Units Conditions
DM1 DMA Byte/Word Transfer Latency 1 TCY ns
Note 1: These parameters are characterized, but not tested in manufacturing.
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 531
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
33.0 PACKAGING INFORMATION
33.1 Package Marking Information
64-Lead TQFP (10x10x1 mm)
XXXXXXXXXX
XXXXXXXXXX
XXXXXXXXXX
YYWWNNN
Example
dsPIC33EP
256MU806
0510017
Legend: XX...X Customer-specific information
Y Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week 01)
NNN Alphanumeric traceability code
Pb-free JEDEC designator for Matte Tin (Sn)
* This package is Pb-free. The Pb-free JEDEC designator ( )
can be found on the outer packaging for this package.
Note: In the event the full Microchip part number cannot be marked on one line, it will
be carried over to the next line, thus limiting the number of available
characters for customer-specific information.
3 e
3 e
-I/PT 3 e
64-Lead QFN (9x9x0.9 mm) Example
XXXXXXXXXX
XXXXXXXXXX
YYWWNNN
33EP256MU
806-I/MR
0610017
3 e
100-Lead TQFP (12x12x1 mm)
XXXXXXXXXXXX
XXXXXXXXXXXX
YYWWNNN
Example
dsPIC33EP256
MU810-I/PT
0510017
3 e
100-Lead TQFP (14x14x1 mm)
XXXXXXXXXXXX
XXXXXXXXXXXX
YYWWNNN
Example
dsPIC33EP256
MU810-I/PF
0510017
3 e
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 532 Preliminary 2009-2011 Microchip Technology Inc.
33.1 Package Marking Information (Continued)
Legend: XX...X Customer-specific information
Y Year code (last digit of calendar year)
YY Year code (last 2 digits of calendar year)
WW Week code (week of January 1 is week 01)
NNN Alphanumeric traceability code
Pb-free JEDEC designator for Matte Tin (Sn)
* This package is Pb-free. The Pb-free JEDEC designator ( )
can be found on the outer packaging for this package.
Note: In the event the full Microchip part number cannot be marked on one line, it will
be carried over to the next line, thus limiting the number of available
characters for customer-specific information.
3 e
3 e
144-Lead TQFP (16x16x1 mm)
XXXXXXXXXXXX
XXXXXXXXXXXX
YYWWNNN
Example
dsPIC33EP256
MU814-I/PH
0510017
3 e
121-Lead XBGA (10x10x1.2 mm) Example
144-Lead LQFP (20x20x1.4 mm)
XXXXXXXXXXXX
XXXXXXXXXXXX
YYWWNNN
Example
dsPIC33EP256
MU814-I/PL
0510017
3 e
XXXXXXXXXX
XXXXXXXXXX
YYWWNNN
33EP256MU
810-I/BG
0610017
3 e
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 533
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
33.2 Package Details
Note: For the most current package drawings, please see the Microchip Packaging Specification located at
http://www.microchip.com/packaging
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 534 Preliminary 2009-2011 Microchip Technology Inc.
Note: For the most current package drawings, please see the Microchip Packaging Specification located at
http://www.microchip.com/packaging
2009-2011 Microchip Technology Inc. Preliminary DS70616E-page 535
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
Note: For the most current package drawings, please see the Microchip Packaging Specification located at
http://www.microchip.com/packaging
dsPIC33EPXXXMU806/810/814 and PIC24EPXXXGU810/814
DS70616E-page 536 Preliminary 2009-2011 Microchip Technology Inc.
64-Lead Plastic Thin Quad Flatpack (PT) 10x10x1 mm Body, 2.00 mm Footprint [TQFP]
Notes:
1. Pin 1 visual index feature may vary, but must be located within the hatched area.
2. Chamfers at corners are optional; size may vary.
3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side.
4. Dimensioning and tolerancing per ASME Y14.5M.
BSC: Basic Dimension. Theoretically exact value shown without tolerances.
REF: Reference Dimension, usually without tolerance, for information purposes only.
Note: For the most current package drawings, please see the Microchip Packaging Specification located at
http://www.microchip.com/packaging
Units MILLIMETERS
Dimension Limits MIN NOM MAX
Number of Leads N 64
Lead Pitch e 0.50 BSC
Overall Height A 1.20
Molded Package Thickness A2 0.95 1.00 1.05
Standoff A1 0.05 0.15
Foot Length L 0.45 0.60 0.75
Footprint L1 1.00 REF
Foot Angle 0 3.5 7
Overall Width E 12.00 BSC
Overall Length D 12.00 BSC
Molded Package Width E1 10.00 BSC
Molded Package Length D1 10.00 BSC
Lead Thickness c 0.09 0.20
Lead Width b 0.17 0.22 0.27
Mold Draft Angle Top 11 12 13
Mold Draft Angle Bottom 11 12 13
D
D1
E
E1
e
b
N
NOTE 1
1 2 3
NOTE 2
c
L
A1
L1
A2
A