LT 3751 Datasheet
LT 3751 Datasheet
LT 3751 Datasheet
Features
n
n
n
n
The LT3751 is a high input voltage capable flyback controller designed to rapidly charge a large capacitor to a
user-adjustable high target voltage set by the transformer
turns ratio and three external resistors. Optionally, a feedback pin can be used to provide a low noise high voltage
regulated output.
Applications
n
n
n
n
n
n
n
n
n
n
L, LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks and
ThinSOT is a trademark of Linear Technology Corporation. All other trademarks are the property
of their respective owners. Protected by U.S. Patents including 6518733 and 6636021.
Typical Application
DANGER HIGH VOLTAGE! OPERATION BY HIGH VOLTAGE TRAINED PERSONNEL ONLY
T1
1:10
330F
2
10F
RVTRANS
RDCM
CHARGE
CLAMP
RVOUT
VCC LT3751
TO
DONE
MICRO
FAULT
374k
UVLO1
VTRANS
475k
OVLO1
374k
UVLO2
VCC
475k
OVLO2
GND
HVGATE
LVGATE
CSP
18.2k
500V
0 TO 150mA
100F
0.47F
40.2k
VCC
6m
CSN
715k
500
90
498
84
496
78
494
72
492
66
OUTPUT VOLTAGE
EFFICIENCY
FB
RBG
1.74k
10nF
732
3751 TA01a
490
EFFICIENCY (%)
OFF ON
VCC
24V
10F
2
40.2k
D1
VTRANS
24V
50
100
LOAD CURRENT (mA)
60
150
3751 TA01b
3751fc
LT3751
Absolute Maximum Ratings
(Note 1)
Pin Configuration
RDCM
UVLO1
RVTRANS
TOP VIEW
TOP VIEW
1
20 RDCM
UVLO1
19 NC
OVLO1
18 RVOUT
OVLO1 1
16 RVOUT
UVLO2
17 NC
UVLO2 2
15 NC
OVLO2
16 RBG
OVLO2 3
FAULT
15 HVGATE
FAULT 4
DONE
14 LVGATE
DONE 5
CHARGE
13 VCC
CLAMP
12 CSP
FB 10
11 CSN
20 19 18 17
14 RBG
21
13 HVGATE
12 LVGATE
FE PACKAGE
20-LEAD PLASTIC TSSOP
11 VCC
9 10
CSP
CSN
FB
CHARGE 6
CLAMP
21
NC
RVTRANS
UFD PACKAGE
20-PIN (4mm 5mm) PLASTIC QFN
Order Information
LEAD FREE FINISH
PART MARKING*
PACKAGE DESCRIPTION
TEMPERATURE RANGE
LT3751EFE#PBF
LT3751EFE#TRPBF
LT3751FE
40C to 125C
LT3751IFE#PBF
LT3751IFE#TRPBF
LT3751FE
40C to 125C
LT3751EUFD#PBF
LT3751EUFD#TRPBF
3751
40C to 125C
LT3751IUFD#PBF
LT3751IUFD#TRPBF
3751
40C to 125C
PART MARKING*
PACKAGE DESCRIPTION
TEMPERATURE RANGE
LT3751EFE
LT3751EFE#TR
LT3751FE
40C to 125C
LT3751IFE
LT3751IFE#TR
LT3751FE
40C to 125C
LT3751EUFD
LT3751EUFD#TR
3751
40C to 125C
LT3751IUFD
LT3751IUFD#TR
3751
40C to 125C
Consult LTC Marketing for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container.
For more information on lead free part marking, go to: http://www.linear.com/leadfree/
For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/
3751fc
LT3751
Electrical
Characteristics
The l denotes the specifications which apply over the full operating
temperature range, otherwise specifications are TA = 25C. VCC = CHARGE = 5V, CLAMP = 0V, unless otherwise noted. Individual
25k resistors tied from 5V VTRANS supply to RVTRANS, RVOUT, RDCM, unless otherwise noted. (Note 2)
PARAMETER
CONDITIONS
VCC Voltage
MIN
MAX
UNITS
4.75
24
4.75
65
5.5
0
8
1
mA
A
35
40
0
45
1
A
A
42
47
0
52
1
A
A
RVTRANS Voltage
(Note 3)
(Note 4)
Not Switching, CHARGE = 5V
Not Switching, CHARGE = 0.3V
(Note 4)
Not Switching, CHARGE = 5V
Not Switching, CHARGE = 0.3V
TYP
55
60
CHARGE = 24V
CHARGE = 5V
CHARGE = 0V
425
60
A
A
A
IVCC 1A
V
0.3
20
2s Pulse Width,
RVTRANS, RVOUT = 25k
RBG = 0.83k
FB Pin = 0V
FB Pin = 1.3V
FB Pin Voltage
(Note 6)
V
s
32
38
44
0.955
0.98
1.005
20
40
mV
350
600
900
mV
100
7
106
11
112
15
mV
mV
64
300
nA
1.19
1.22
1.25
1.12
1.16
1.2
l
l
1.5
(Note 7)
55
1.29
1.34
s
V
mV
1.38
60
mV
100k to 5V
100k to 5V
40
200
mV
DONE = 5V
200
nA
100k to 5V
100k to 5V
40
200
mV
FAULT = 5V
200
nA
48.5
50
51.5
48.5
50
51.5
48.5
50
51.5
48.5
50
51.5
3751fc
LT3751
Electrical
Characteristics
The l denotes the specifications which apply over the full operating
temperature range, otherwise specifications are TA = 25C. VCC = CHARGE = 5V, CLAMP = 0V, unless otherwise noted. Individual
25k resistors tied from 5V VTRANS supply to RVTRANS, RVOUT, RDCM, unless otherwise noted. (Note 2)
PARAMETER
CONDITIONS
MIN
TYP
MAX
UNITS
UVLO1 Threshold
UVLO2 Threshold
1.195
1.225
1.255
1.195
1.225
1.255
OVLO1 Threshold
1.195
1.225
1.255
OVLO2 Threshold
1.195
1.225
1.255
0.7
2.0
1.5
A
A
1.2
1.5
A
A
40
55
ns
ns
30
30
ns
ns
(Note 8):
VCC = 5V, LVGATE Active
VCC = 12V, LVGATE Inactive
VCC = 12V, LVGATE Inactive, CLAMP Pin = 5V
VCC = 24V, LVGATE Inactive
5
10.5
5.6
10.5
11.5
6.5
11.5
V
V
V
V
180
ns
500
mV
1.6
CGATE = 3.3nF
25mV Overdrive Applied to CSP Pin
4.98
10
5
10
3751fc
LT3751
Typical Performance Characteristics
VCC Pin Current
150
5
4
3
2
40C
25C
125C
1
0
12
8
16
PIN VOLTAGE (V)
130
125
120
110
10
30
20
40
PIN VOLTAGE (V)
50
1.1
1.1
1.0
0.9
0.8
VCC = 5V
VCC = 12V
VCC = 24V
20 40 60 80
TEMPERATURE (C)
0.9
0.8
0.7
20 40 60 80
TEMPERATURE (C)
20 40 60 80
TEMPERATURE (C)
250
200
150
100
3751 G07
100A SINK
10A SINK
0
20 40 60 80
TEMPERATURE (C)
100 120
3751 G06
100 120
1.232
1.230
1.228
VCC = 5V
VCC = 12V
VCC = 24V
1.226
1.224
40 20
24
1mA SINK
0
40 20
1.234
100 120
20
300
3751 G05
28.4
40 20
350
VTRANS = 48V
VTRANS = 72V
12
8
16
PIN VOLTAGE (V)
50
0.5
40 20
VTRANS = 5V
VTRANS = 12V
VTRANS = 24V
400
1.236
29.2
1.0
29.6
40C
25C
125C
3751 G03
0.6
100 120
30.0
28.8
60
VCC = 5V
VCC = 12V
VCC = 24V
3751 G04
30.4
150
50
1.2
CHARGE PIN VOLTAGE (V)
1.2
200
1.3
0.6
40 20
250
100
40C
25C
125C
0
300
3751 G02
0.7
350
135
115
24
20
400
140
3751 G01
30.8
450
CURRENT (A)
20 40 60 80
TEMPERATURE (C)
100 120
3751 G08
50.3
50.2
50.1
50.0
49.9
VCC = 5V
VCC = 12V
VCC = 24V
49.8
49.7
40 20
20 40 60 80
TEMPERATURE (C)
100 120
3751 G09
3751fc
LT3751
Typical Performance Characteristics
Current Comparator Trip Voltage
(Charge Mode)
VTH = VCSP VCSN
108.5
108.0
107.5
107.0
40 20
20 40 60 80
TEMPERATURE (C)
12.2
12.0
11.8
11.6
VCC = 5V
VCC = 12V
VCC = 24V
11.2
11.0
40 20
100 120
20 40 60 80
TEMPERATURE (C)
1.219
40 20
60
1.168
60
1.160
1.156
40
40 20
20 40 60 80
TEMPERATURE (C)
1.152
40 20
100 120
3751 G13
1.350
1.348
20 40 60 80
TEMPERATURE (C)
100 120
3751 G16
20 40 60 80
TEMPERATURE (C)
1.9
60.6
1.8
60.2
59.8
59.0
40 20
VCC = 5V
VCC = 12V
VCC = 24V
0
20 40 60 80
TEMPERATURE (C)
100 120
61.0
59.4
1.346
3751 G15
HYSTERESIS (mV)
1.352
1.344
40 20
50
40 20
100 120
FB Pin Overvoltage
Mode Hysteresis
VCC = 5V
VCC = 12V
VCC = 24V
1.354
54
3751 G14
20 40 60 80
TEMPERATURE (C)
56
52
VCC = 5V
VCC = 12V
VCC = 24V
50
100 120
VCC = 5V
VCC = 12V
VCC = 24V
58
HYSTERESIS (mV)
70
20 40 60 80
TEMPERATURE (C)
FB Pin Regulation
Mode Hysteresis
1.164
80
3751 G12
FB Pin Regulation
Mode Threshold
90
100 120
VCC = 5V
VCC = 12V
VCC = 24V
3751 G11
1.221
1.220
11.4
VCC = 5V
VCC = 12V
VCC = 24V
0
1.222
12.4
3751 G10
FB Pin Voltage
1.223
13.0
109.0
100 120
3751 G17
VCC = 12V
VCC = 24V
1.7
1.6
1.5
1.4
40
40
80
TEMPERATURE (C)
120
3751 G18
3751fc
LT3751
typical performance characteristics
10.8
10.7
10.6
0.64
VCC = 12V
CLAMP = 12V
0.62
5.65
10.9
5.70
VCC = 24V
CLAMP = 0V
HVGATE PIN VOLTAGE (V)
11.0
5.60
5.55
20 40 60 80
TEMPERATURE (C)
100 120
5.50
40 20
20 40 60 80
TEMPERATURE (C)
3751 G19
Pin Functions
0.58
100 120
3751 G20
0.54
40
40
80
TEMPERATURE (C)
120
3751 G21
(TSSOP/QFN)
0.60
0.56
10.5
10.4
40 20
VTRANS = 5V
VTRANS = 12V
VTRANS = 24V
VTRANS = 48V
and trips the FAULT latch low, disabling switching. After
VCC rises above VUVLO2, toggling the CHARGE pin reactivates switching.
OVLO2 (Pin 5/Pin 3): VCC Overvoltage Lockout Pin. Senses
when VCC rises above:
3751fc
LT3751
Pin Functions
DONE (Pin 7/ Pin 5): Open Collector Indication Pin. When
the target output voltage (charge mode) is reached or the
FAULT pin goes low, a transistor turns on. This pin needs
a proper pull-up resistor or current source.
CHARGE (Pin 8/Pin 6): Charge Pin. Initiates a new charge
cycle (charge mode) or enables the part (regulation mode)
when driven higher than 1.5V. Bring this pin below 0.3V
to discontinue charging and put the part into shutdown.
Turn-on ramp rates should be between 10ns to 10ms.
CHARGE pin should not be directly ramped with VCC or
LT3751 may not properly initialize.
CLAMP (Pin 9/Pin 7): Internal Clamp Voltage Selection
Pin. Tie this pin to VCC to activate the internal 5.6V gate
driver clamp. Tie this pin to ground to activate the internal
10.5V gate driver clamp.
FB (Pin 10/Pin 8): Feedback Regulation Pin. Use this pin
to achieve low noise voltage regulation. FB is internally
regulated to 1.22V when a resistive divider is tied from
this pin to the output. FB pin should not float. Tie FB pin
to either a resistor divider or ground.
CSN (Pin 11/Pin 9): Negative Current Sense Pin. Senses
external NMOS source current. Connect to local RSENSE
ground connection for proper Kelvin sensing. The current
limit is set by 106mV/RSENSE.
CSP (Pin 12/Pin 10): Positive Current Sense Pin. Senses
NMOS source current. Connect the NMOS source terminal
and the current sense resistor to this pin. The current
limit is fixed at 106mV/RSENSE in charge mode. The current limit can be reduced to a minimum 11mV/RSENSE in
regulation mode.
VCC (Pin 13/Pin 11): Input Supply Pin. Must be locally bypassed with high grade (X5R or better) ceramic capacitor.
The minimum operating voltage for VCC is 4.75V.
below 8V. The internal gate driver will drive the voltage to
the VCC rail. When operating VCC higher than 8V, tie this
pin directly to VCC.
HVGATE (Pin 15/Pin 13): High Voltage Gate Pin. Connect
NMOS gate terminal to this pin for all VCC operating voltages. Internal gate driver will drive the voltage to within
VCC 2V during each switch cycle.
RBG (Pin 16/Pin 14): Bias Generation Pin. Generates a bias
current set by 0.98V/RBG. Select RBG to achieve desired
resistance for RDCM, RVOUT, and RVTRANS.
NC (Pins 17, 19/Pins 15, 18): No Connection.
RVOUT (Pin 18/Pin 16): Output Voltage Sense Pin. Develops a current proportional to the output capacitor voltage. Connect a resistor between this pin and the drain of
NMOS such that:
RV
VOUT = 0.98 N OUT VDIODE
RBG
when RVOUT is set equal to RVTRANS, otherwise:
RVOUT
RV
VOUT = N 0.98 OUT + VTRANS
1
RBG
RVTRANS
VDIODE
where VDIODE = forward voltage drop of diode D1 (refer
to the Block Diagram).
RDCM (Pin 20/Pin 17): Discontinuous Mode Sense Pin.
Senses when the external NMOS drain is equal to 20A
RDCM + VTRANS and initiates the next switch cycle. Place
a resistor equal to 0.45 times the resistor on the RVTRANS
pin between this pin and VDRAIN.
GND (Pin 21/Pin 21): Ground. Tie directly to local ground
plane.
3751fc
LT3751
Block Diagram
DONE
ENABLE
GATE
DRIVER
100k
DCM
COMPARATOR
DCM
ONE-SHOT
S R FAULT
Q Q LATCH
VTRANS
RUVLO1
191k
DIFF. AMP
COMPARATOR
WITH
INTERNAL
60V CLAMPS
3.8V
VCC
UVLO1
LVGATE
162mV
26kHz
ONE-SHOT
CLOCK
MAIN
106mV
TO CHARGE
ONE-SHOT
26kHz
ONE-SHOT
CLOCK
ERROR
AMP
TO VOUT
COMPARATOR
GND
RBG
1.33k
DIE
TEMP
RSENSE
12m
160C
1.22V
REFERENCE
A1
55V
CSN
55V
1.22V
REFERENCE
CSP
UVLO/OVLO
COMPARATORS
OVLO2
VCC
ROVLO2
240k
SECONDARY
CLAMP
RESET
AUXILIARY
CLK
COUNT
55V
UVLO2
VDRAIN
M1
COUNTER
RUVLO2
191k
RDCM
18.2k
HVGATE
GATE DRIVE
CIRCUITRY
VCC
COUT
VCC
OVLO1
RDCM
SWITCH
LATCH
55V
ROVLO1
240k
RVOUT
40.2k
VCC
S Q
R Q
VOUT
450V
60V
26kHz ONE-SHOT
CLOCK
INTERNAL
UVLO
D1
60V
1.22V
REFERENCE
FAULT
60V
RVOUT
MASTER
LATCH
S R
Q Q
10F
RVTRANS
0.98V
REFERENCE
100k
10F
RVTRANS
40.2k
START-UP
ONE-SHOT
OTLO
VCC
VCC
12V
47F
2
VOUT
COMPARATOR
CHARGE
OFF ON
T1
1:10
PRIMARY
VTRANS
12V
MODE
CONTROL
RFBH
3.65M
FB
10nF
RBG
RFBL
10k
3751 BD
3751fc
LT3751
Operation
The LT3751 can be used as either a fast, efficient high
voltage capacitor charger controller or as a high voltage,
low noise voltage regulator. The FB pin voltage determines
one of the three primary modes: charge mode, low noise
regulation, or no-load operation (see Figure 1).
FB PIN
VOLTAGE
ILPRI
IPK
VTRANS VDS(ON)
LPRI
ILSEC
NO-LOAD
OPERATION
VOUT + VDIODE
LSEC
IPK
N
1.34V
REGULATION
1.16V
CHARGE
MODE
VPRI
VTRANS VDS(ON)
0.0V
3751 F01
Charge Mode
When the FB pin voltage is below 1.16V, the LT3751 acts
as a rapid capacitor charger. The charging operation has
four basic states for charge mode steady-state operation
(see Figure 2).
(VOUT + VDIODE)
N
VSEC
VOUT + VDIODE
1. Start-Up
The first switching cycle is initiated approximately 2s
after the CHARGE pin is raised high. During this phase,
the start-up one-shot enables the master latch turning
on the external NMOS and beginning the first switching
cycle. After start-up, the master latch will remain in the
switching-enable state until the target output voltage is
reached or a fault condition occurs.
The LT3751 utilizes circuitry to protect against transformer
primary current entering a runaway condition and remains
in start-up mode until the DCM comparator has enough
headroom. Refer to the Start-Up Protection section for
more detail.
N (VTRANS VDS(ON))
V
+ VDIODE
VTRANS + OUT
N
VDRAIN
VTRANS
VDS(ON)
VDS(ON)
3751 F02
1.
PRIMARY-SIDE
CHARGING
2.
3.
SECONDARY
DISCONTINUOUS
ENERGY TRANSFER
MODE
AND OUTPUT
DETECTION
DETECTION
2. Primary-Side Charging
When the NMOS switch latch is set, and depending on the
use of LVGATE, the gate driver rapidly charges the gate
pin to VCC 2V in high voltage applications or directly to
VCC in low voltage applications (refer to the Application
3751fc
10
LT3751
operation
Information section for proper use of LVGATE). With the
gate driver output high, the external NMOS turns on,
forcing VTRANS VDS(ON) across the primary winding.
Consequently, current in the primary coil rises linearly at
a rate (VTRANS VDS(ON))/LPRI. The input voltage is mirrored on the secondary winding N (VTRANS VDS(ON))
which reverse-biases the diode and prevents current flow
in the secondary winding. Thus, energy is stored in the
core of the transformer.
3. Secondary Energy Transfer
When current limit is reached, the current limit comparator
resets the NMOS switch latch and the device enters the
third phase of operation, secondary energy transfer. The
energy stored in the transformer core forward-biases the
diode and current flows into the output capacitor. During
this time, the output voltage (neglecting the diode drop)
is reflected back to the primary coil. If the target output
voltage is reached, the VOUT comparator resets the master
latch and the DONE pin goes low. Otherwise, the device
enters the next phase of operation.
4. Discontinuous Mode Detection
During secondary energy transfer to the output capacitor, (VOUT + VDIODE)/N will appear across the primary
winding. A transformer with no energy cannot support a
DC voltage, so the voltage across the primary will decay
to zero. In other words, the drain of the NMOS will ring
down from VTRANS + (VOUT + VDIODE)/N to VTRANS. When
the drain voltage falls to VTRANS + 20A RDCM, the DCM
INCREMENT
COUNTER 1
FROM DCM
COMPARATOR
RESET
INCREMENT
FROM CLK
SWITCH
LATCH
COUNTER 2
FROM GATE
DRIVER ON
RESET
3751 F03
V
VTH1
VTH2
VDRAIN
VOUT
DCM
1-SHOT
START-UP
(DCM THRESHOLD = VTH1)
BOUNDARY-MODE
(DCM THRESHOLD = VTH2)
BELOW VTH2
(WAIT FOR TIME-OUT)
3751 F04
11
LT3751
Operation
At very low output voltages, the boundary-mode switching
cycle period increases significantly such that the energy
stored in the transformer core is not depleted before the
next clock cycle. In this situation, the clock may initiate
another switching cycle before the secondary winding
current reaches zero and cause the LT3751 to enter
continuous-mode conduction. Normally, this is not a
problem; however, if the secondary energy transfer time
is much longer than the CLK period, significant primary
current overshoot can occur. This is due to the non-zero
starting point of the primary current when the switch turns
on and the finite speed of the current comparator.
The LT3751 startup circuitry adds an auxiliary current
comparator with a trip level 50% higher than the nominal
trip level. Every time the auxiliary current comparator
trips, the required clock count between switching cycles is
incremented by one. This allows more time for secondary
energy transfer.
Counter 1 in Figure 3 is set to its maximum count when
the first DCM comparator one-shot is generated. If no
DCM one-shot is initiated in normal boundary-mode
operation during a maximum count of approximately
500s, the LT3751 re-enters start-up mode and the count
is returned to zero.
Note that Counter 1 is initialized to zero at start-up. Thus,
the output of the startup circuitry will go high after one clock
cycle. Counter 2 is reset when the gate driver goes high.
This repeats until either the auxiliary current comparator
increments the required clock count or until VDRAIN is high
enough to sustain normal operation described in steps 2
through 4 in the previous section.
Entering Normal Boundary Mode
The LT3751 has two DCM comparator thresholds that
are dependent on what mode the part is in, either startup mode or normal boundary-mode, and the state of the
mode latch. For boundary-mode switching, the LT3751
requires the DCM sense voltage (VDRAIN) to exceed VTRANS
by the DCM comparator threshold, VDRAIN:
VDRAIN = (40A + IOFFSET) RDCM 40A RVTRANS
where IOFFSET is mode dependent. The DCM one-shot
signal is negative edge triggered by the switch node,
12
LT3751
operation
CHARGE MODE
26kHz
ONE-SHOT
CLK
SWITCH
ENABLE
26kHz
ONE-SHOT
CLK
...
...
...
MAXIMUM
PEAK CURRENT
NO BLANKING
SWITCH
ENABLE
IPRI
IPRI
...
DUTY CYCLE
CONTROL
...
t
tPER 38s
NO-LOAD OPERATION
26kHz
ONE-SHOT
CLK
...
FORCED
BLANKING
...
FORCED
BLANKING
SWITCH
ENABLE
DUTY CYCLE
CONTROL
110%
VOUT, NOM
VOUT
...
PEAK CURRENT
CONTROL
...
...
105%
VOUT, NOM
...
IPRI
1/10TH IPK
IPRI
...
t
tPER 38s
3751 F05
ILIM(
IMAX
) DUTY CYCLE (
95%
NO-LOAD
OPERATION
1/10
IMAX
10%
0
LIGHT LOAD
MODERATE
LOAD
HEAVY LOAD
CHARGE
MODE
LOAD
CURRENT
3751 F06
3751fc
13
LT3751
Operation
Periodic Refresh
VTRANS VOUT
and the power output is proportional to the peak primary
current:
POUT =
1/ 2 IPK
1
N
+
VTRANS VOUT
No-Load Operation
The LT3751 can remain in low noise regulation at very low
loading conditions. Below a certain load current threshold
(Light Load Operation), the output voltage would continue
to increase and a runaway condition could occur. This is
due to the periodic one-shot forced by the periodic refresh
circuitry. By design, the LT3751 has built-in overvoltage
protection associated with the FB pin.
When the FB pin voltage exceeds 1.34V (20mV), the
LT3751 enters no-load operation. No-load operation does
not reset with the one-shot clock. Instead, the pulse train
is completely load-dependent. These bursts are asynchronous and can contain long periods of inactivity. This allows
regulation at a no-load condition but with the increase of
audible noise and voltage ripple. Note that when operating
with no-load, the output voltage will increase 10% above
the nominal output voltage.
3751fc
14
LT3751
Applications Information
The LT3751 charger controller can be optimized for either
capacitor charging only or low noise regulation applications. Several equations are provided to aid in the design
process.
100
80
VTRANS (V)
70
Safety Warning
Large capacitors charged to high voltage can deliver a lethal
amount of energy if handled improperly. It is particularly
important to observe appropriate safety measures when
designing the LT3751 into applications. First, create a
discharge circuit that allows the designer to safely discharge the output capacitor. Second, adequately space
high voltage nodes from adjacent traces to satisfy printed
circuit board voltage breakdown requirements.
Selecting Operating Mode
Tie the FB pin to GND to operate the LT3751 as a capacitor
charger. In this mode, the LT3751 charges the output at
peak primary current in boundary mode operation. This
constitutes maximum power delivery and yields the fastest charge times. Power delivery is halted once the output
reaches the desired output voltage set by the RVOUT and
RBG pins.
Tie a resistor divider from the FB pin to VOUT and GND
to operate the LT3751 as a low noise voltage regulator
(refer to Low Noise regulation section for proper design
procedures). The LT3751 operates as a voltage regulator
using both peak current and duty cycle modulation to
vary output current during different loading conditions.
Selecting Component Parameters
Most designs start with the initial selection of VTRANS,
VOUT, COUT, and either charge time, tCHARGE, (capacitor
charger) or POUT,MAX (regulator). These design inputs
are then used to select the transformer ratio, N, the peak
primary current, IPK, and the primary inductance, LPRI.
Figure 7 can be used as a rough guide for maximum power
output for a given VTRANS and IPK.
P = 20 WATTS
P = 50 WATTS
P = 100 WATTS
90
60
50
40
30
20
10
0
10
PEAK PRIMARY CURRENT (A)
100
3751 F07
IPK =
15
LT3751
Applications Information
The total propagation delay, td, is the second most dominant
factor that affects efficiency and is the summation of gate
driver on-off propagation delays and the discharge time
associated with the secondary winding capacitance. There
are two effective methods to reduce the total propagation
delay. First, reduce the total capacitance on the secondary
winding, most notably the diode capacitance. Second,
reduce the total required NMOS gate charge. Figure 8
shows the effect of large secondary capacitance.
The energy stored in the secondary winding capacitance
is CSEC VOUT 2. This energy is reflected to the primary
when the diode stops forward conduction. If the reflected
capacitance is greater than the total NMOS drain capacitance, the drain of the NMOS power switch goes negative
and its intrinsic body diode conducts. It takes some time
for this energy to be dissipated and thus adds to the total
propagation delay.
VDRAIN
Transformer Design
The transformers primary inductance, LPRI, is determined
by the desired VOUT and previously calculated N and IPK
parameters. Use the following equation to select LPRI:
The LPRI equation is adequate for most regulator applications. Note that if both IPK and N are increased significantly
for a given VTRANS and VOUT, the maximum IPK will not be
reached within the refresh clock period. This will result in
a lower than expected maximum output power. To prevent
this from occurring, maintain the condition in the following equation.
LPRI <
NO SEC.
CAPACITANCE
IPRI
SEC. DISCHARGE
t
3751 F08
POUT(AVG) 1
Efficiency V
TRANS
N
VOUT
3s VOUT
IPK N
ISEC
LPRI =
38s
1
N
IPK
+
VTRANS VOUT
The upper constraint on LPRI can be reduced by increasing VTRANS and starting the design process over. The best
regulation occurs when operating the boundary-mode
frequency above 100kHz (refer to Operation section for
boundary-mode definition).
Figure 9 defines the maximum boundary-mode switching
frequency when operating at a desired output power level
and is normalized to LPRI/POUT (H/Watt). The relationship of output power, boundary-mode frequency, IPK, and
primary inductance can be used as a guide throughout
the design process.
3751fc
16
LT3751
applications information
Table 1. Recommended Transformers
MANUFACTURER
PART NUMBER
SIZE L W H (mm)
LPRI (H)
Coilcraft
www.coilcraft.com
DA2033-AL
DA2034-AL
GA3459-BL
GA3460-BL
HA4060-AL
HA3994-AL
5
10
20
50
2
5
10
10
5
2.5
300
7.5
1:10
1:10
1:10
1:10
1:3
2:1:3:3*
Wrth Elektronik/Midcom
www.we-online.com
750032051
750032052
750310349
750310355
28.7 22 11.4
28.7 22 11.4
36.5 42 23
36.5 42 23
5
10
20
50
10
10
5
2.5
1:10
1:10
1:10
1:10
Sumida
www.sumida.com
C8117
C8119
PS07-299
PS07-300
23 18.6 10.8
32.2 27 14
32.5 26.5 13.5
32.5 26.5 13.5
5
10
20
50
10
10
5
2.5
1:10
1:10
1:10
1:10
TDK
www.tdk.com
DCT15EFD-U44S003
DCT20EFD-U32S003
DCT25EFD-U27S005
5
10
20
10
10
5
1:10
1:10
1:10
LPRI/WATT (H/WATT)
10.000
fMAX = 50kHz
fMAX = 100kHz
fMAX = 200kHz
1.000
0.100
0.010
0.001
10
PEAK PRIMARY CURRENT (A)
100
3751 F09
VDRAIN RANGE
(V)
RVTRANS
(k)
RVOUT
(k)
RDCM
(k)
4.75 to 55
0 to 5
5.11
5.11
2.32
2.5 to 50
25.5
25.5
11.5
5 to 80
40.2
40.2
18.2
8 to 80
8 to 160
80.6
80.6
36.5
80 to 200
2mA RVOUT
VTRANS 55V
0.25
VTRANS 55V
0.25
0.86 RVTRANS
>200
4.75 to 60
3751fc
17
LT3751
Applications Information
with VTRANS between 100V and 400V (refer to Typical
Applications section). Consult applications engineering
for applications with VTRANS operating above 400V.
RVOUT is required for capacitor charger applications but
may be removed for regulator applications. Note that the
VOUT comparator can be used as secondary protection
for regulator applications. If the VOUT comparator is used
for protection, design VOUT,TRIP 15% to 20% higher than
the regulation voltage. Tie the RVOUT pin to ground when
RVOUT resistor is removed.
RDCM needs to be properly sized in relation to RVTRANS.
Improper selection of RDCM can lead to undesired switching
operation at low output voltages. Use Table 2 to size RDCM.
Parasitic capacitance on RVTRANS , RVOUT, and RDCM should
be minimized. Capacitances on these nodes slow down
the response times of the VOUT and DCM comparators.
Keep the distance between the resistor and pin short. It
is recommended to remove all ground and power planes
underneath these pins and their respective components
(refer to the recommended board layout at the end of
this section).
RBG Selection
RBG sets the trip current (0.98/RBG) and is directly related
to the selection of RVOUT. The best accuracy is achieved
with a trip current between 100A and 2mA. Choosing
RVOUT from Table 2 meets this criterion. Use the following
VOUT,TRIP + VDIODE
RBG = 0.98 N
RVOUT
Tie RBG pin to ground when not using the VOUT comparator. Consult applications engineering for calculating RBG
when operating VTRANS above 80V.
NMOS Switch Selection
Choose an external NMOS power switch with minimal gate
charge and on-resistance that satisfies current limit and
voltage break-down requirements. The gate is nominally
driven to VCC 2V during each charge cycle. Ensure that
this does not exceed the maximum gate to source voltage
rating of the NMOS but enhances the channel enough to
minimize the on-resistance.
Similarly, the maximum drain-source voltage rating of the
NMOS must exceed VTRANS + VOUT/N or the magnitude of
the leakage inductance spike, whichever is greater. The
maximum instantaneous drain current rating must exceed
selected current limit. Because the switching period decreases with output voltage, the average current though
the NMOS is greatest when the output is nearly charged
and is given by:
IPK VOUT(PK)
IAVG,M =
2(VOUT(PK) + N VTRANS )
See Table 3 for recommended external NMOS transistors.
PART NUMBER
ID (A)
VDS(MAX) (V)
RDS(ON) (m)
QG(TOT) (nC)
PACKAGE
Fairchild Semiconductor
www.fairchildsemi.com
FDS2582
FQB19N20L
FQP34N20L
FQD12N20L
FQB4N80
4.1
21
31
12
3.9
150
200
200
200
800
66
140
75
280
3600
11
27
55
16
19
SO-8
D2PAK
TO-220
DPAK
D2PAK
On Semiconductor
www.onsemi.com
MTD6N15T4G
NTD12N10T4G
NTB30N20T4G
NTB52N10T4G
6
12
30
52
150
100
200
100
300
165
81
30
15
14
75
72
DPAK
DPAK
D2PAK
D2PAK
Vishay
www.vishay.com
Si7820DN
Si7818DN
SUP33N20-60P
2.6
3.4
33
200
150
200
240
135
60
12.1
20
53
1212-8
1212-8
TO-220
3751fc
18
LT3751
applications information
Table 4. Recommended Output Diodes
MANUFACTURER
PART NUMBER
IF(AV) (A)
VRRM (V)
TRR (ns)
PACKAGE
Central Semiconductor
www.centralsemi.com
CMR1U-10M
CMSH2-60M
CMSH5-40
1
2
5
1000
60
40
100
SMA
SMA
SMC
Fairchild Semiconductor
www.fairchildsemi.com
ES3J
ES1G
ES1J
3
1
1
600
400
600
35
35
35
SMC
SMA
SMA
On Semiconductor
www.onsemi.com
MURS360
MURA260
MURA160
3
2
1
600
600
600
75
75
75
SMC
SMA
SMA
Vishay
www.vishay.com
USB260
US1G
US1M
GURB5H60
2
1
1
5
600
400
1000
600
30
50
75
30
SMB
SMA
SMA
D2PAK
IAVG =
IPK VTRANS
2 (VOUT + N VTRANS )
VOUT(PK)
I2 R
PRSENSE PK SENSE
3
VOUT(PK) + N VTRANS
Additionally, there is approximately a 180ns propagation delay from the time that peak current limit is
3751fc
19
LT3751
Applications Information
detected to when the gate transitions to the low state.
This delay increases the peak current limit by (VTRANS)
(180ns)/LPRI.
of resistor values. When under/overvoltage lockout comparators are tripped, the master latch is disabled, power
delivery is halted, and the FAULT pin goes low.
LRSENSE
VOS = VTRANS L
PRIMARY
The change in current limit becomes VOS /RSENSE. The error
is more significant for applications using large di/dt ratios
in the transformer primary. It is recommended to use very
low inductance (< 2nH) sense resistors. Several resistors
can be placed in parallel to help reduce the inductance.
Care should also be taken in placement of the sense lines.
The negative return line, CSN, must be a dedicated trace
to the low side resistor terminal. Haphazardly routing the
CSN connection to the ground plane can cause inaccurate
current limit and can also cause an undesirable discontinuous charging profile.
DONE and FAULT Pin Design
Both the DONE and FAULT pins require proper pull-up
resistors or current sources. Limit pin current to 1mA
into either of these pins. 100k pull-up resistors are
recommended for most applications. Both the DONE and
FAULT pins are latched in the low output state. Resetting
either latch requires the CHARGE pin to be toggled. A fault
condition will also cause the DONE pin to go low. A third,
non-latching condition occurs during startup when the
CHARGE pin is driven high. During this start-up condition,
both the DONE and FAULT pins will go low for several micro
seconds. This indicates the internal rails are still ramping
to their proper levels. External RC filters may be added to
both indication pins to remove start-up indication. Time
constants for the RC filter should be between 5s to 20s.
Under/Overvoltage Lockout
The LT3751 provides user-programmable under and
overvoltage lockouts for both VCC and VTRANS. Use the
equations in the Pin Functions section for proper selection
IPIN =
VAPPLIED 55V
RSERIES
LLEAK I2PK
C VDRAIN
20
LT3751
applications information
unnecessarily high V(BR)DSS which equates to a larger
RDS(ON). Secondly, the VDRAIN node will ringpossibly
below groundcausing false tripping of the DCM comparator or damage to the NMOS switch (see Figure 11).
Both issues can be remedied using a snubber. If leakage
inductance causes issues, it is recommended to use a RC
snubber in parallel with the primary winding, as shown
in Figure 10. Size CSNUB and RSNUB based on the desired
leakage spike voltage, known leakage inductance, and an
RC time constant less than 1s. Otherwise, the leakage
voltage spike can cause false tripping of the VOUT comparator and stop charging prematurely.
Figure 11 shows the effect of the RC snubber resulting in
a lower voltage spike and faster settling time.
RSNUB LPRI
2
VOUT 1.22)
(
=
PD
1.22
R =
RFBH ; Bottom Feedback Resistor
FBL
VOUT 1.22
CSNUB
LLEAK
CVDRAIN
3751 F11
VDRAIN
(WITHOUT
SNUBBER)
0V
VDRAIN
(WITH
SNUBBER)
NMOS DIODE
CONDUCTS
0V
IPRI
3751 F12
ILOAD(MIN)
21
LT3751
Applications Information
Large Signal Stability
The high voltage operation of the LT3751 demands careful attention to the board layout, observing the following
points:
1. Minimize the area of the high voltage end of the secondary winding.
IPRI
26kHz
ONE-SHOT
CLK
3751 F13
VOUT = 150V
VOUT = 300V
VOUT = 600V
25
Board Layout
20
15
10
5
0
150
50
100
OUTPUT POWER (W)
200
3751 F14
22
ANALOG
GND
CHARGE
VCC
RDONE
RFAULT
ROVLO2
RUVLO2
VTRANS
ROVLO1
RUVLO1
18
16
RFBH3
RFBL
CFB
11
12
SINGLE
POINT
GND
ANALOG
GND
VCC
RBG
RVOUT
RDCM
CVTRANS4
POWER
GND RETURN
CVCC
CVTRANS3
M1
RSENSE
ANALOG
GND
RFBH2
REMOVE COPPER
FROM ALL SUB-LAYERS
(SEE ITEM 4)
T1
1:N
RFBH1
POWER
GND RETURN
SECONDARY
ANALOG
GND VIAS
13
14
10
17
3
LT3751
19
15
20
RVTRANS
CVTRANS2
PRIMARY
CVTRANS1
DVOUT
CVOUT1
POWER
GND
3751 F15
CVOUT2
VOUT
POWER
GND
LT3751
applications information
3751fc
23
24
CHARGE
VCC
RDONE
RFAULT
ROVLO2
RUVLO2
ROVLO1
RUVLO1
RVTRANS
17
16
4
5
13
12
11
8
9
10
POWER
GND RETURN
ANALOG
GND
VCC
RSENSE
CVCC
RBG
RVOUT
RDCM
REMOVE COPPER
FROM ALL SUB-LAYERS
(SEE ITEM 4)
CVTRANS2
CVTRANS4
M1
ANALOG
GND
POWER
GND RETURN
CVTRANS3
T1
1:N
RFBL
14
CFB
18
15
19
20
LT3751
ANALOG
GND
POWER
GND
CVTRANS1
PRIMARY
VTRANS
CVOUT1
DVOUT
CVOUT2
3751 F16
RFBH2
RFBH1
VOUT
LT3751
applications information
3751fc
SECONDARY
LT3751
Typical Applications
42A Capacitor Charger
DANGER HIGH VOLTAGE! OPERATION BY HIGH VOLTAGE TRAINED PERSONNEL ONLY
VTRANS
12V TO 24V
T1**
1:10
OFF ON
VCC
12V TO 24V
C1
10F
R1, 191k
R2, 475k
R3, 191k
VCC
R7, 18.2k
VCC
R8, 40.2k
LT3751
R4, 475k
DONE
RVOUT
HVGATE
LVGATE
CSP
FAULT
UVLO1
OVLO1
CSN
UVLO2
FB
VCC
D2***
RVTRANS
CHARGE
CLAMP
RDCM
R10, 100k
R11, 100k
VTRANS
C2
10F
3
R6
40.2k
C3
1000F
D1
VOUT
500V
C4
1200F
4.7nF
Y-RATED
M1, M2*
R5
2.5m
OVLO2
GND RBG
3751 TA02
R9
787
40.2k
R9 = 0.98 N
VOUT + VDIODE
Efficiency
85
EFFICIENCY (%)
80
75
800
Charging Waveform
VOUT = 500V
VTRANS = 24V
C4 = 1200F
VOUT
100V/DIV
400
70
65
VTRANS = 12V
VTRANS = 24V
50
150
250
350
OUTPUT VOLTAGE (V)
450
3751 TA02b
0
200
AVERAGE
INPUT
CURRENT
5A/DIV
1000
400
600
800
OUTPUT CAPACITANCE (F)
1200
100ms/DIV
3751 TA02d
3751 TA02c
3751fc
25
LT3751
typical applications
High Voltage Regulator
DANGER HIGH VOLTAGE! OPERATION BY HIGH VOLTAGE TRAINED PERSONNEL ONLY
VTRANS
5V TO 24V
T1*
1:10
C3
680F
C1
10F
DONE
TO
MICRO
R1, 69.8k
VTRANS
R2, 475k
R3, 69.8k
VCC
R6
40.2k
RVTRANS
CHARGE
RDCM
CLAMP
LT3751
VCC
RVOUT
OFF ON
VCC
5V TO 24V
C2
5 2.2F
R4, 475k
UVLO1
R7, 18.2k
UVLO2
M1*
VCC
R5
6m
R10**
FB
OVLO2
C4***
100F
C5
0.47F
CSN
OVLO1
VOUT
100V TO 500V
R8, 40.2k
HVGATE
LVGATE
CSP
FAULT
D1
C6
10nF
GND RBG
R11
3751 TA04
R9
IOUT(MAX) (mA)
IOUT(MAX) (mA)
AT VTRANS = 5V,
AT VTRANS = 24V,
5% VOUT DEFLECTION 5% VOUT DEFLECTION
R11
(k)
R10
(k)
100
180
270
3.32
0.383
30.9
200
110
315
1.65
0.768
124
300
75
245
1.10
1.13
274
400
55
200
0.825
1.54
499
500
40
170
Tie to GND
1.74
715
VOUT
AC COUPLED
2V/DIV
VDRAIN
50V/DIV
IPRI
10A/DIV
10s/DIV
515
VTRANS = 12V
OUTPUT VOLTAGE (V)
EFFICIENCY (%)
85
80
75
VTRANS = 5V
70
VTRANS = 24V
3751 TA03b
VOUT
COUPLED
2V/DIV
510
VDRAIN
50V/DIV
VTRANS = 24V
IPRI
10A/DIV
505
VTRANS = 12V
10s/DIV
500
3751 TA03e
65
60
26
50
100
ILOAD (mA)
150
200
3751 TA03c
495
VTRANS = 5V
0
50
100
ILOAD (mA)
150
200
3751 TA03d
3751fc
LT3751
typical applications
1.6A High Input Voltage, Isolated Capacitor Charger
DANGER HIGH VOLTAGE! OPERATION BY HIGH VOLTAGE TRAINED PERSONNEL ONLY
VTRANS
100V TO
400VDC
T1*
1:3
F1, 1A
R6
625k
C3
47F
R7, 96.2k
OFF ON
VCC
10V TO 24V
C1
10F
TO
MICRO
R1, 1.5M
VTRANS
R2, 9M
R3, 154k
VCC
R4, 475k
R9
67.3k
HVGATE
LVGATE
FB
OVLO1
VCC
4.7nF
Y-RATED
R13
68m
3751 TA04a
R12
Efficiency
530
1000
VOUT,TRIP (V)
700
CHARGE TIME
550
500
300
200
INPUT VOLTAGE (V)
400
400
VOUT,TRIP
510
EFFICIENCY (%)
850
520
Charging Waveform
100
95
490
100
M1**
CSN
OVLO2
GND RBG
VOUT
50V TO 500V * T1 REQUIRES PROPER THERMAL MANAGEMENT
TO ACHIEVE DESIRED OUTPUT POWER LEVELS
C4
** M1 REQUIRES PROPER HEAT SINK/THERMAL
220F
DISSIPATION TO MEET MANUFACTURERS
SPECIFICATIONS
C5
0.47F
CSP
UVLO2
R10
208k
R11
32.1k R5
20
FAULT
D2
R8
417k
RVTRANS
RDCM
CHARGE
CLAMP
LT3751
VCC
RVOUT
DONE
UVLO1
C2
2.2F
5
D1
VOUT = 500V
VTRANS = 300V
VOUT = 12V
VIN = 100V
90
VIN = 250V
85
VOUT
100V/DIV
VIN = 400V
80
70
AVERAGE
INPUT
CURRENT
200mA/DIV
65
CHARGE
10V/DIV
75
50
150
250
350
450
100ms/DIV
3751 TA04d
3751 TA04c
3751fc
27
LT3751
typical applications
High Input Voltage, High Output Voltage Regulator
DANGER HIGH VOLTAGE! OPERATION BY HIGH VOLTAGE TRAINED PERSONNEL ONLY
VTRANS
100V TO
400VDC
T1*
1:3
F1, 1A
C3
47F
C1
10F
DONE
TO
MICRO
R1, 1.5M
VTRANS
R2, 9M
R3, 154k
VCC
R7, 97.6k
RVTRANS
CHARGE
RDCM
CLAMP
LT3751
VCC
RVOUT
OFF ON
VCC
10V TO
24V
R6, 625k
R4, 475k
FAULT
UVLO1
OVLO1
UVLO2
OVLO2
HVGATE
LVGATE
CSP
C2
2.2F
5
R8, 417k
R5, 20
GND RBG
100F
C5
0.47F
R9
67.3k
VCC
+
C4
M1**
R12
68m
CSN
FB
VOUT
100V TO 500V
D1 D2
R10***
C6
10nF
R11
3751 TA05a
VOUT
(V)
100
R10
(k)
R11
(k)
30.9
0.383
200
110
150
124
0.768
300
95
175
274
1.13
400
80
130
499
1.54
500
65
140
715
1.74
Efficiency
Line Regulation
398
90
VIN = 200V
VOUT = 400V
VIN = 100V
VIN = 250V
OUTPUT VOLTAGE (V)
EFFICIENCY (%)
80
70
VIN = 400V
60
IOUT = 10mA
VDRAIN
100V/DIV
397
IOUT = 25mA
396
IOUT = 50mA
IPRI
2A/DIV
50
40
50
25
OUTPUT CURRENT (mA)
75
3751 TA05b
395
100
300
200
INPUT VOLTAGE (V)
400
10s/DIV
3751 TA05d
3751 TA05c
3751fc
28
LT3751
typical applications
Isolated 282V Voltage Regulator
DANGER HIGH VOLTAGE! OPERATION BY HIGH VOLTAGE TRAINED PERSONNEL ONLY
D2
R2, 10
ISOLATION BOUNDARY
T1
Npb
VTRANS
100V TO
200VDC
F1, 2A
VTRANS
R1
49.9k
D5
+
M1
C3
22F
2
OFF ON
C1
100pF
RVTRANS
RDCM
CHARGE
CLAMP
LT3751 RV
V
CC
Load Regulation
R4
105k
R5
210k
Np
D3
R16
249k
C5
0.01F
VCC
Nsb
R15
5.11 D6
R6
40m
100
95
D7
U1
R20
274
EFFICIENCY (%)
50
100
150
IOUT (mA)
200
250
3751 TA06b
R18
1k
OPTO
63W OUTPUT
48W OUTPUT
25W OUTPUT
VDRAIN
100V/DIV
85
IPRIMARY
2A/DIV
80
3751 TA06d
20s/DIV
75
R17
221k
4.7nF
Y RATED
90
70
100
FB
C8
22nF
R19
3.16k
OC
0.25
0.50
COMP
LT4430
GND
0.25
VIN
C9
3.3F
Efficiency
0.50
U2
C10
0.47F
VCC
VOUT
282V
225mA
C7
400F
D4
M2
R7
475
C6
0.1F
Ns
OUT
C4
1F
2
R3
210k
120
140
180
160
INPUT VOLTAGE (V)
200
3751 TA06c
VDRAIN
100V/DIV
IPRIMARY
2A/DIV
20s/DIV
3751 TA06e
3751fc
29
LT3751
typical applications
Wide Input Voltage Range, 15 Watt, Triple Output Voltage Regulator
T1
2:1:3:3
(P1:S1:S2:S3) D1
VIN
5V TO 24V
C2
1000F
2
R5
25.5k
RVTRANS
CHARGE
CLAMP
OFF ON
C1
10F
R1, 100k
R2, 100k
R3, 66.5k
C3
10F
R4, 464k
RDCM
VCC
LT3751
RVOUT
DONE
S3
P1
R7
25.5k
R12
4.99k
C5
470F
R13
4.99k
D3
VCC
CSN
UVLO2
C4
470F
C9
100F
S1
VOUT2
15V
VOUT1
+5V
C6
100F
2
R11
25m
R9
309
FB
OVLO2
GND RBG
VOUT3
+15V
M1
OVLO1
C8
10F
S2
FAULT
UVLO1
D2
R6
11.5k
HVGATE
LVGATE
CSP
C7
10F
R10
100
R8
2.21k
3751 TA07a
VCC
(V)
POUT(MAX)
(W)
VOUT1
VOUT2
VOUT3
6.5
750
300
300
12
10
1750
300
300
24
13
2500
300
300
Cross Regulation
(IVOUT1 = 100mA)
Cross Regulation
(IVOUT1 = 500mA)
VIN = 24V
VIN = 5V
VIN = 12V
16
26
90
24
85
VIN = 5V
22
EFFICIENCY (%)
18
20
Efficiency
(IVOUT1 = 500mA)
VIN = 24V
20
VIN = 12V
18
VIN = 24V
VIN = 12V
80
75
70
VIN = 5V
65
16
14
10
100
1000
3751 TA07b
14
10
100
1000
3751 TA07c
60
400
600
200
IVOUT2 + IVOUT3 (mA)
800
3751 TA07d
30
LT3751
Package Description
6.40 6.60*
(.252 .260)
3.86
(.152)
3.86
(.152)
20 1918 17 16 15 14 13 12 11
6.60 0.10
2.74
(.108)
4.50 0.10
6.40
2.74 (.252)
(.108) BSC
SEE NOTE 4
0.45 0.05
1.05 0.10
0.65 BSC
1 2 3 4 5 6 7 8 9 10
4.30 4.50*
(.169 .177)
0.09 0.20
(.0035 .0079)
0.25
REF
0.50 0.75
(.020 .030)
NOTE:
1. CONTROLLING DIMENSION: MILLIMETERS
MILLIMETERS
2. DIMENSIONS ARE IN
(INCHES)
3. DRAWING NOT TO SCALE
1.20
(.047)
MAX
0 8
0.65
(.0256)
BSC
0.195 0.30
(.0077 .0118)
TYP
0.05 0.15
(.002 .006)
FE20 (CB) TSSOP REV I 0211
3751fc
31
LT3751
Package Description
0.70 0.05
4.50 0.05
1.50 REF
3.10 0.05
2.65 0.05
3.65 0.05
PACKAGE OUTLINE
0.25 0.05
0.50 BSC
2.50 REF
4.10 0.05
5.50 0.05
RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS
APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED
4.00 0.10
(2 SIDES)
0.75 0.05
PIN 1 NOTCH
R = 0.20 OR
C = 0.35
1.50 REF
R = 0.05 TYP
19
20
0.40 0.10
PIN 1
TOP MARK
(NOTE 6)
1
2
5.00 0.10
(2 SIDES)
2.50 REF
3.65 0.10
2.65 0.10
0.200 REF
0.00 0.05
R = 0.115
TYP
0.25 0.05
0.50 BSC
3751fc
32
LT3751
Revision History
REV
DATE
DESCRIPTION
5/10
6/12
PAGE NUMBER
17, 18
30
20
30
31
3751fc
33
LT3751
Typical Application
300V Regulated Power Supply
VTRANS
24V
T1
1:10
C3
680F
OFF ON
R6
40.2k
RVTRANS
CHARGE
CLAMP
VCC
24V
C1
10F
C2
2.2F
5
RDCM
R7
18.2k
D1
RVOUT
VCC
TO
MICRO
R1
432k
VTRANS
R2
475k
R3
432k
VCC
R4
475k
C4
20F
VOUT
300V
0mA TO 270mA
HVGATE
LVGATE
CSP
DONE
FAULT
R5
6m
UVLO1
LT3751
OVLO1
CSN
UVLO2
FB
R9
1.13k
OVLO2
GND
R8*
274k
M1
VCC
RBG
3751 TA08
Related Parts
PART NUMBER
DESCRIPTION
COMMENTS
LTC3225
LT3420/LT3420-1
Charges 220F to 320V in 3.7 Seconds from 5V, VIN: 2.2V to 16V, ISD < 1A,
10-Lead MS Package
LT3468/LT3468-1/
LT3468-2
VIN: 2.5V to 16V, Charge Time: 4.6 Seconds for LT3468 (0V to 320V, 100F,
VIN = 3.6V), ISD < 1A, ThinSOT Package
LT3484-0/LT3484-1/
LT3484-2
VIN: 1.8V to 16V, Charge Time: 4.6 Seconds for LT3484-0 (0V to 320V, 100F,
VIN = 3.6V), ISD < 1A, 2mm 3mm 6-Lead DFN Package
LT3485-0/LT3485-1/
LT3485-2/LT3485-3
VIN: 1.8V to 10V, Charge Time: 3.7 Seconds for LT3485-0 (0V to 320V, 100F,
VIN = 3.6V), ISD < 1A, 3mm 3mm 10-Lead DFN Package
LT3585-0/LT3585-1/
LT3585-2/LT3585-3
VIN: 1.5V to 16V, Charge Time: 3.3 Seconds for LT3585-3 (0V to 320V, 100F,
VIN = 3.6V), ISD < 1A, 3mm 2mm DFN-10 Package
LT3750
VIN: 3V to 24V, Charge Time: 300ms for (0V to 300V, 100F) MSOP-10 Package
3751fc
www.linear.com