HFE0111 Firas
HFE0111 Firas
HFE0111 Firas
CLASS-E AMPLIFIERS
Introduction
Several methods have been developed for
the design of the load network for class-E RF
power amplifier. Among those are the shunt
capacitance [1], shunt inductance [2], finite
DC feed inductance [3], and parallel circuit [4]
techniques. The most popular configuration is
the shunt capacitance technique due to its
simplicity and designability, which means
that when the amplifier is built as designed, it
works as expected [1].
The schematic diagram of the class-E
power amplifier with shunt capacitance configuration is presented in Figure 1. In this circuit LG and LD represent the gate and drain
bias RF chokes respectively, CB is a DC blocking capacitor, Cb1 and Cb2 are bypass capacitors, VGG is the gate bias voltage, VDD is the
40
drain supply voltage, C is the capacitor shunting the active device Q1, Lo and Co constitute
a series resonant circuit tuned at the operating frequency, and R is the optimum resistance seen by the load network for the
required output power. The active device Q1
(power MOSFET in this case) operates as an
ON/OFF switch.
In class-E power amplifier circuit, efficiency is maximized by minimizing power dissipation in the active device, while providing the
desired output power. The circuit can be
arranged so that high drain voltage and high
drain current dont exist at the same time.
For idealized class-E power amplifier operation, it is necessary to provide the following
optimum conditions for the drain voltage vD(t)
across the power MOSFET just prior to the
start of the devices ON state at the moment
t = T, where T is the period of the input driving signal [5]:
VD ( t )
t =T
=0
(1)
CLASS-E AMPLIFIERS
dvD ( t )
=0
dt t = T
(2)
P
QL
QL 2
out
(3)
C=
0.91424 1.03175
0 .6
1
1 +
+
5.44658R
QL
QL 2 2 . LD
(4)
Co =
1.01468 0.2
1
1
1 +
R QL 0.104823
QL 1.7879 2 LD
(5)
Lo =
QL . R
(6)
CLASS-E AMPLIFIERS
Figure 7 The designed class-E power amplifier without the input matching network.
(7)
(8)
Pout
Pdc
(9)
CLASS-E AMPLIFIERS
Figure 15 The designed class E power amplifier after adding the input matching network.
Pdc = VDD . I DD
(10)
Zin = Rin + jX in
(11)
(12)
(13)
where Vin is the fundamental component of the input voltage at the gate
of the MOSFET, and Iin is the fundamental component of the current
entering the gate of the transistor. Iin
can be estimated using a current
probe with the aid of ADS simulation
capabilities. Figure 14 shows a sketch
of the large signal input impedance of
the power device versus input power.
As shown from the plot in Figure
14, the input impedance is capacitive.
Engineers:
Stay Informed!
Subscribe to
High Frequency
Electronics !
Be on top of your game:
CLASS-E AMPLIFIERS
38.8 dBm for an input power of
27 dBm. The power gain is plotted in
Figure 17, and becomes equal to
9.8 dB at the nominal input power.
The DC to RF efficiency is sketched
in Figure 18 versus input power. The
efficiency becomes 71.8% at an input
power level of 27 dBm. However, no
attempts have been made to optimize
the component values of the input
matching network for better performance characteristics.
Table 1 summarizes the performance of the amplifier before and
after adding the input network.
Conclusion
The performance of Class E RF
power amplifier with a traditional
shunt capacitance load network has
been studied thoroughly. It was
shown that the high efficiency operation of such amplifiers is determined
mainly by the output load network.
However, with an accurate and proper design of the input matching network, the performance characteristics of the amplifier can be improved.
This article has presented and discussed the main guidelines for synthesizing the input matching circuits
for this type of RF amplifier to
achieve the improved performance.
Acknowledgement
SUBSCRIBE or
RENEW TODAY!
www.
highfrequencyelectronics
.com
48
References
1. N.O. Sokal and A.D. Sokal,
Class E- A New Class of HighEfficiency Tuned Single-Ended
Switching Power Amplifiers, IEEE
J. Solid-State Circuits, Vol. SC-10,
June 1975, pp. 168-176.
2. M.K. Kazimierczuk, Class E
Tuned Power Amplifier with Shunt
Inductor, IEEE J. Solid-State
Before
After
Output Power
36 dBm
36.8 dBm
Power Gain
9.0 dB
9.8 dB
Efficiency
71.1%
71.8%
Author Information
Firas Mohammed Ali Al-Raie is
an RF engineer in the Department of
Electronic Engineer at The Polytechnic Higher Institute of Yefren, Libya.
He has also worked as a consultant
engineer and as lecturer at the
University of Al-Jabal Al-Gharbi,
Jado, Libya. He has a BSc Degree in
Electrical Engineering and an MSc
Degree in Electrical Engineering/
Electronics and Communication from
the University of Baghdad.
He can be reached by e-mail at
[email protected]