HX8802A/HX8802B Data Sheet TFT-LCD Tcon With Dac: March, 2004

Download as pdf or txt
Download as pdf or txt
You are on page 1of 48

HX8802A/HX8802B Data Sheet

TFT-LCD TCON with DAC

Version 06

March, 2004

Himax Technologies, Inc.


1F, No.12, Nanke 8th Road,
Tainan Science-Based Industrial Park,
Tainan County, Taiwan 741, R.O.C.

TEL: 886-6-505-0880
FAX: 886-6-505-0891

DOC No:HX8802-DS
HX8802A/HX8802B
TFT-LCD TCON with DAC
March, 2004, Version 06

1. General Description

The HX8802A/HX8802B is a TFT-LCD timing controller with built-in gamma


correction and DAC circuits. It provides horizontal and vertical control timing to TFT-
LCD source and gate drivers. With built-in DAC and operational amplifiers, this
controller performs gamma correction and polarity inverted function to convert digital
RGB data into analog amplified and alternated RGB signals for TFT-LCD panel.

2. Features
Support different display resolution modes, up to 1440 x 234.
Support two types of panel group.
Master clock frequency: 30 MHz max.
Support NTSC/PAL TV system.
Built-in gamma correction function.
Built-in polarity inverted function.
Line inversion driving scheme.
Provide source and gate drivers control timing.
Shift clock signals for the source driver(3-φ clock).
Provide flip and mirror scan control.
Optional 3.3V input and output level.
Single supply voltage: +5.0V
64 or 48 pins LQFP.

Version 06 Himax 1
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

3. Block Diagram
VDAR, IDAR,
IDAO
GAM_EN

8
DI[7:0]
A VR
RSC3~1
3
IDCLK Digital to Analog
NPC Image Data Conversion & A VG
LRC Processing Gamma Correction
UDC A VB
IDEN
PNCS

CPH1~3
OEH
Source Driver Control STHL(R)
PALSDS CKV
IHS OEV

STVU(D)
Gate Driver Control Q1H
VCOM
IVS

Version 06 Himax 2
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

4. Pin Assignment

HWRESETZ 39
VDAR 48

VDDA 45
VSSA 46

RSC3 43

RSC2 41

VSSD 36
IDAO 37
N.C. 47

VDD 33
NPC 35
N.C. 34
N.C. 38
VG 42
VR 44

VB 40
IDAR 49 32 N.C.
DI0 50 31 LRC
DI1 51 30 UDC
DI2 52 29 LRC_INV
DI3 53 28 UDC_INV
VSSO 54 27 RSC1

HX8802A/HX8802B
VDDI 55 26 N.C.
VDDO 56 25 N.C.
DI4 57
DI5 58
(64-pin LQFP) 24 PWS1
23 PWS2
DI6 59 22 N.C.
DI7 60 21 PALSDS
CPH3 61 20 N.C.
CPH2 62 19 PWS3
CPH1 63 18 N.C.
IDEN 64 17 N.C.
13 IHS

15 Q1H
10 PNCS

12 GAM_EN

14 IVS
2 STHR

11 VSSD

16 VCOM
3 STHL
1 IDCLK

6 OEV
4 STVU
5 STVD

7 CKV

9 VDD
8 OEH
VDDA 32
VSSA 33

RSC3 30

RSC2 28

VSSD 25
IDAR 34

IDAO 26
DI0 35
DI1 36

VG 29
VR 31

VB 27

DI2 37 24 NPC
DI3 38 23 VDD
VSSO 39 22 LRC
VDDI 40 21 UDC
VDDO 41 20 LRC_INV
DI4 42 HX8802A/HX8802B 19 UDC_INV
DI5 43
DI6 44 (48-pin LQFP) 18 RSC1
17 PALSDS
DI7 45 16 VCOM
CPH3 46 15 Q1H
CPH2 47 14 IVS
CPH1 48 13 IHS
10 VDD

12 GAM_EN
2 IDCLK

11 VSSD
3 STHR
1 IDEN

6 STVD
4 STHL
5 STVU

7 OEV

9 OEH
8 CKV

Version 06 Himax 3
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

5. Pin Description
Pin no. Pin no.
Symbol I/O Description
64 pin 48 pin

1 2 IDCLK I Input data sampling clock at rising edge

Start pulse for source driver.


2 3 STHR O (1) STHR is ”HiZ”, when LRC=”H”
(2) STHR is ”Output”, when LRC=”L”
Start pulse for source driver.
3 4 STHL O (1) STHL is ”HiZ”, when LRC=”L”
(2) STHL is ”Output”, when LRC=”H”
Start pulse for gate driver.
4 5 STVU O (1) STVU is “HiZ”, when UDC=”H”
(2) STVU is ”Output”, when UDC=”L”
Start pulse for gate driver.
5 6 STVD O (1) STVD is ”HiZ”, when UDC=”L”
(2) STVD is ”Output”, when UDC=”H”
6 7 OEV O Gate driver output enable control
7 8 CKV O Shift clock for gate driver
8 9 OEH O Source driver output enable control
9 10 VDD Digital supply voltage
Panel group setting
(1) For panel group I, when PNCS=”L”(refer to
10 PNCS(1) I HX8802A for this setting)
(2) For panel group II, when PNCS=”H”(refer to
HX8802B for this setting)
11 11 VSSD Digital supply ground
Gamma correction enable control(default pull-up)
12 12 GAM_EN I (1)Gamma correction enable, when GAM_EN=”H”
(2)Gamma correction disable, when GAM_EN=”L”
13 13 IHS I Horizontal sync input with negative polarity
14 14 IVS I Vertical sync input with negative polarity
R, G, B video signals sample & hold multiplexer
15 15 Q1H O
control signal for source driver
Toggling signal for common electrode generation
16 16 VCOM O
circuits
17 N.C. (2)
18 N.C. (2)
19 PWS3 O Pulse width signal III
20 N.C. (2)
21 17 PALSDS(3) I PAL scale down algorithm setting pin I
22 N.C. (2)
23 PWS2 O Pulse width signal II
24 PWS1 O Pulse width signal I
25 N.C. (2)
26 N.C. (2)

Version 06 Himax 4
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

Pin no. Pin no.


Symbol I/O Description
64 pin 48 pin
27 18 RSC1(1) I Resolution mode setting pin I
Strapped input pin used as PAL scale down
28 19 UDC_INV(3) I/O algorithm setting pin II during reset. Normal
operation is UDC inverted signal output.
Strapped input pin used as PAL scale down
29 20 LRC_INV(3) I/O algorithm setting pin III during reset.
Normal operation is LRC inverted signal output.
Up / Down scan setting
30 21 UDC I (1) Normal scan, when UDC=”L”
(2) Reverse scan, when UDC=”H”
Left / Right scan setting
31 22 LRC I (1) Normal scan, when LRC=”H”
(2) Reverse scan, when LRC=”L”
32 N.C. (4)
33 23 VDD Digital supply voltage
34 N.C. (4)
Video signal input format setting
35 24 NPC I (1) Input format is ”PAL”, when NPC=”L”
(2) Input format is ”NTSC, when NPC=”H”
36 25 VSSD Digital supply ground
37 26 IDAO O Current output for DAC
38 N.C. (2)
39 HWRESETZ I Active low global reset signal input
40 27 VB O Analog blue signal output
41 28 RSC2(1) I Resolution mode setting pin II
42 29 VG O Analog green signal output
43 30 RSC3(1) I Resolution mode setting pin III
44 31 VR O Analog red signal output
45 32 VDDA Analog supply voltage
46 33 VSSA Analog supply ground
47 N.C.
48 VDAR I Reference voltage input for DAC(default open)
49 34 IDAR O Reference current output for DAC
50 35 DI0 I Digital image data input, bit0(default pull-down)
51 36 DI1 I Digital image data input, bit1(default pull-down)
52 37 DI2 I Digital image data input, bit2
53 38 DI3 I Digital image data input, bit3
54 39 VSSO Digital supply ground
55 40 VDDI Digital supply voltage for input pins
56 41 VDDO Digital supply voltage for output pins
57 42 DI4 I Digital image data input, bit4
58 43 DI5 I Digital image data input, bit5
59 44 DI6 I Digital image data input, bit6
60 45 DI7 I Digital image data input, bit7
61 46 CPH3 O Shift clock φ3 for source driver

Version 06 Himax 5
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

Pin no. Pin no.


Symbol I/O Description
64 pin 48 pin
62 47 CPH2 O Shift clock φ2 for source driver
63 48 CPH1 O Shift clock φ1 for source driver
64 1 IDEN I Input data enable control
Note: (1) Resolution mode setting:
Panel group I: set PNCS=”L”(refer to HX8802A for this setting)
RSC3 RSC2 RSC1 Resolution mode(H × V)
L L L 280 × 220
H L L 320 × 240
H H L 528 × 220
H H H 480 × 234 (2.5”)
L L H 480 × 234 (4.0”)
H L H 960 × 234
L H L 1152 × 234
L H H 1440 × 234

Panel group II: set PNCS=”H”(refer to HX8802B for this setting)


RSC3 RSC2 RSC1 Resolution mode(H × V)
L L L 240 × 234
H H L 320 × 240
H H H 480 × 234
H L L 640 × 240
L L H 720 × 234
H L H 960 × 234
L H L 1200 × 234
L H H 1440 × 234

(2) The N.C. pins should be set “OPEN” for normal operation.
(3) PAL scale down algorithm setting:
PALSDS UDC_INV LRC_INV Algorithm
L L L Algorithm I
L L H Algorithm II
L H L Algorithm III
L H H Algorithm IV
H L L Algorithm V
H L H Algorithm VI
H H L Algorithm VII
H H H Algorithm VIII
Note: (1) LRC_INV should be pulled to VDD or VSSD via a pull resistance.
(2) UDC_INV should be pulled to VDD or VSSD via a pull resistance.
(3) The N.C. pins should be set “OPEN” or pull to VSSD for normal
operation.

Version 06 Himax 6
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

6. DC Characteristics
6.1 Absolute maximum ratings:
Parameter Symbol Rating Units
Power supply VDD(1) -0.3 to 6.0 V
Output voltage VR, VG, VB -0.3 to VDD +0.3 V
Storage temperature TSTG -40 to 95 ºC
Note: (1) For VDD, VDDI, VDDO, VDDA.

6.2 Recommended operating conditions:


Parameter Symbol Min. Typ. Max. Units
(1)
Power supply VDD 4.5 5.0 5.5 V
Operating TOPR
25 - 85 ºC
temperature
Note: (1) For VDD, VDDI, VDDO, VDDA.

6.3 Electrical Characteristics for 3.3V:


Parameter Symbol Condition Min Typ Max Units
No pull-up or
Input low current IIL -1 - 1 µA
pull-down
No pull-up or
Input high current IIH -1 - 1 µA
pull-down
Tri-state leakage
IOZ -10 - 10 µA
current
Input capacitance CIN - 3 - pF
Output capacitance COUT 3 - 6 pF
Logic input low
VIL(1) CMOS - - 0.3VDD V
voltage
Logic input high
VIH(1) CMOS 0.7VDD - - V
voltage
Output low voltage VOL IOL=4mA - - 0.2VDD V
Output high voltage VOH IOH=-4mA 0.8VDD - - V
Input pull up/down VIL= 0V or
RI 20 - 100 kΩ
resistance VIH= VDD
Note: (1) IHS, IVS, IDEN, IDCLK, UDC, LRC, DI0~DI7.

Version 06 Himax 7
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

6.4 Electrical Characteristics for 5V:


Parameter Symbol Condition Min Typ Max Units
No pull-up or
Input low current IIL -1 - 1 µA
pull-down
No pull-up or
Input high current IIH -1 - 1 µA
pull-down
Tri-state leakage
IOZ -10 - 10 µA
current
Input capacitance CIN - 3 - pF
Output capacitance COUT 3 - 6 pF
Logic input low
VIL(1) CMOS - - 0.3VDD V
voltage
Logic input high
VIH(1) CMOS 0.7VDD - - V
voltage
Output low voltage VOL IOL=4mA - - 0.2VDD V
Output high voltage VOH IOH=-4mA 0.8VDD - - V
Input pull up/down VIL= 0V or
RI 20- - 100 kΩ
resistance VIH= VDD
Note: (1) IHS, IVS, IDEN, IDCLK, UDC, LRC, DI0~DI7.

Version 06 Himax 8
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

7. AC Characteristics
7.1 Set PNCS=“L“ and refer to HX8802A for the following timing
7.1.1 280 × 220 resolution mode
a. Input signal characteristics
PARAMETER Symbol Min. Typ. Max. Unit.
NTSC - 176 - ns
IDCLK period tC
PAL - 177 - ns
IDCLK high time tCh - - - ns
IDCLK low time tCl - - - ns
NTSC - 63.5 - us
NTSC - 360 - tC
IHS period tH
PAL - 64 - us
PAL - 360 - tC
NTSC - 49.4 - us
NTSC - 280 - tC
IHS display period tHD
PAL - 49.5 - us
PAL - 280 - tC
IHS pulse width tHP 5 25 - tC
NTSC - 16.6 - ms
NTSC - 262 - tH
IVS period tV
PAL - 20 - ms
PAL - 312 - tH
NTSC - 13.97 - ms
NTSC - 220 - tH
IVS display period tVD
PAL - 16.45 - ms
PAL - 257 - tH
IVS pulse width tVP 3 - - tH
IDCLK-DI0~DI7 time tDS 10 - - ns
DI0~DI7-IDCLK time tDH 10 - - ns
DI0~DI7 rise time
tDrf - - 10 ns
DI0~DI7 fall time

Version 06 Himax 9
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

b. Input data enable control


b-1. IDEN enable mode
The interval between IDEN rising edge and STHL(R) rising edge is fixed at 3-
IDCLK, therefore the display position is fixed.
PARAMETER Symbol Min. Typ. Max. Unit.
IDEN pulse width tEP - 288 - tC
IHS-IDEN time tHE 36 - 72 tC

b-2. IDEN disable mode (IDEN = “L”)


The display starts from 61th clk from the IHS falling edge.

c. Vertical display position


PARAMETER Symbol Min. Typ. Max. Unit.
- 25 - tH
Vertical display position tVS
34 tH

d. Output signal characteristics


PARAMETER Symbol Min. Typ. Max. Unit.
(1)
Rising time tr - - 10 ns
Falling time(1) tf - - 10 ns
Clock high and low level
tCPH - 3 - tC
pulse width(2)
Clock pulse duty tCWH 40 50 60 %
t t
3-φ clock phase difference C12, C23, - tCPH/3 - ns
tC31
STH setup time tSUH - tCPH/2 - tCPH
STH pulse width tSTH - 1 - tCPH
OEH pulse width tOEH - 3 - tCPH
Sample & hold disable
tDIS1 - 9 - tCPH
time
OEV pulse width tOEV - 5 - tCPH
CKV pulse width tCKV - 5 - tCPH
IHS-OEH time t1 - 8 - tCPH
IHS -CKV time t2 - 6 - tCPH
IHS -OEV time t3 - 2 - tCPH
STV setup time tSUV - 3 - tCPH
STV pulse width tSTV - 1 - tH
IVS-STVD NTSC tVS1 - 16 - tH
time(UDC=’L’) PAL tVS1 - 25 - tH
IVS-STVU NTSC tVS2 - 16 - tH
time(UDC=’H’) PAL tVS2 - 25 - tH
OEH-STV time tOES - 2 - tH
Note: (1) For all of the logic signals.
(2) CPH1~3.

Version 06 Himax 10
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

7.1.2 320 × 240 resolution mode


a. Input signal characteristics
PARAMETER Symbol Min. Typ. Max. Unit.
NTSC - 156 - ns
IDCLK period tC
PAL - 157.2 - ns
IDCLK high time tCh - - - ns
IDCLK low time tCl - - - ns
NTSC - 63.5 - us
NTSC - 407 - tC
IHS period tH
PAL - 64 - us
PAL - 407 - tC
NTSC - 49.9 - us
NTSC - 320 - tC
IHS display period tHD
PAL - 50.3 - us
PAL - 320 - tC
IHS pulse width tHP 5 28 - tC
NTSC - 16.6 - ms
NTSC - 262 - tH
IVS period tV
PAL - 20 - ms
PAL - 312 - tH
NTSC - 15.24 - ms
NTSC - 240 - tH
IVS display period tVD
PAL - 17.92 - ms
PAL - 280 - tH
IVS pulse width tVP 3 - - tH
IDCLK-DI0~DI7 time tDS 10 - - ns
DI0~DI7-IDCLK time tDH 10 - - ns
DI0~DI7 rise time
tDrf - - 10 ns
DI0~DI7 fall time

Version 06 Himax 11
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

b. Horizontal display position


b-1. IDEN enable mode
The interval between IDEN rising edge and STHL(R) rising edge is fixed at 3-
IDCLK, therefore the display position is fixed.
PARAMETER Symbol Min. Typ. Max. Unit.
IDEN pulse width tEP - 324 - tC
IHS-IDEN time tHE 54 - 83 tC

b-2. IDEN disable mode (IDEN = “L”)


The display starts from 66th clk from the IHS falling edge.
c. Vertical display position
PARAMETER Symbol Min. Typ. Max. Unit.
- 15 - tH
Vertical display position tVS
24 tH

d. Output signal characteristics


PARAMETER Symbol Min. Typ. Max. Unit.
Rising time(1) tr - - 10 ns
(1)
Falling time tf - - 10 ns
Clock high and low level
tCPH - 3 - tC
pulse width(2)
Clock pulse duty tCWH 40 50 60 %
tC12, tC23,
3-φ clock phase difference - tCPH/3 - ns
tC31
STH setup time tSUH - tCPH/2 - tCPH
STH pulse width tSTH - 1 - tCPH
OEH pulse width tOEH - 4 - tCPH
Sample & hold disable
tDIS1 - 4 - tCPH
time
OEV pulse width tOEV - 7 - tCPH
CKV pulse width tCKV - 17 - tCPH
IHS-OEH time t1 - 14 - tCPH
IHS -CKV time t2 - 9 - tCPH
IHS -OEV time t3 - 4 - tCPH
STV setup time tSUV - 5 - tCPH
STV pulse width tSTV - 1 - tH
IVS-STVD NTSC tVS1 - 16 - tH
time(UDC=’L’) PAL tVS1 - 25 - tH
IVS-STVU NTSC tVS2 - 16 - tH
time(UDC=’H’) PAL tVS2 - 25 - tH
OEH-STV time tOES - 2 - tH
Note: (1) For all of the logic signals.
(2) CPH1~3.

Version 06 Himax 12
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

7.1.3 528 × 220 resolution mode


a. Input signal characteristics
PARAMETER Symbol Min. Typ. Max. Unit.
NTSC - 93 - ns
IDCLK period tC
PAL - 94 - ns
IDCLK high time tCh - - - ns
IDCLK low time tCl - - - ns
NTSC - 63.5 - us
NTSC - 679 - tC
IHS period tH
PAL - 64 - us
PAL - 679 - tC
NTSC - 49.4 - us
NTSC - 528 - tC
IHS display period tHD
PAL - 49.5 - us
PAL - 528 - tC
IHS pulse width tHP 5 48 - tC
NTSC - 16.6 - ms
NTSC - 262 - tH
IVS period tV
PAL - 20 - ms
PAL - 312 - tH
NTSC - 13.97 - ms
NTSC - 220 - tH
IVS display period tVD
PAL - 16.45 - ms
PAL - 257 - tH
IVS pulse width tVP 3 - - tH
IDCLK-DI0~DI7 time tDS 10 - - ns
DI0~DI7-IDCLK time tDH 10 - - ns
DI0~DI7 rise time
tDrf - - 10 ns
DI0~DI7 fall time

Version 06 Himax 13
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

b. Input data enable control


b-1. IDEN enable mode
The interval between IDEN rising edge and STHL(R) rising edge is fixed at 3-
IDCLK, therefore the display position is fixed.
PARAMETER Symbol Min. Typ. Max. Unit.
IDEN pulse width tEP - 576 - tC
IHS-IDEN time tHE 81 - 151 tC

b-2. IDEN disable mode (IDEN = “L”)


The display starts from 97th clk from the IHS falling edge.

c. Vertical display position


PARAMETER Symbol Min. Typ. Max. Unit.
- 25 - tH
Vertical display position tVS
34 tH

d. Output signal characteristics


PARAMETER Symbol Min. Typ. Max. Unit.
(1)
Rising time tr - - 10 ns
Falling time(1) tf - - 10 ns
Clock high and low level
tCPH - 3 - tC
pulse width(2)
Clock pulse duty tCWH 40 50 60 %
t t
3-φ clock phase difference C12, C23, - tCPH/3 - ns
tC31
STH setup time tSUH - tCPH/2 - tCPH
STH pulse width tSTH - 1 - tCPH
OEH pulse width tOEH - 6 - tCPH
Sample & hold disable
tDIS1 - 12 - tCPH
time
OEV pulse width tOEV - 11 - tCPH
CKV pulse width tCKV - 13 - tCPH
IHS-OEH time t1 - 14 - tCPH
IHS -CKV time t2 - 9 - tCPH
IHS -OEV time t3 - 2 - tCPH
STV setup time tSUV - 6 - tCPH
STV pulse width tSTV - 1 - tH
IVS-STVD NTSC tVS1 - 16 - tH
time(UDC=’L’) PAL tVS1 - 25 - tH
IVS-STVU NTSC tVS2 - 16 - tH
time(UDC=’H’) PAL tVS2 - 25 - tH
OEH-STV time tOES - 2 - tH
Note: (1) For all of the logic signals.
(2) CPH1~3.

Version 06 Himax 14
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

7.1.4 480 × 234(2.5") resolution mode


a. Input signal characteristics
PARAMETER Symbol Min. Typ. Max. Unit.
NTSC - 103 - ns
IDCLK period tC
PAL - 103 - ns
IDCLK high time tCh - - - ns
IDCLK low time tCl - - - ns
NTSC - 63.5 - us
NTSC - 617 - tC
IHS period tH
PAL - 64 - us
PAL - 617 - tC
NTSC - 49.4 - us
NTSC - 480 - tC
IHS display period tHD
PAL - 49.5 - us
PAL - 480 - tC
IHS pulse width tHP 5 44 - tC
NTSC - 16.6 - ms
NTSC - 262 - tH
IVS period tV
PAL - 20 - ms
PAL - 312 - tH
NTSC - 14.83 - ms
NTSC - 234 - tH
IVS display period tVD
PAL - 17.47 - ms
PAL - 273 - tH
IVS pulse width tVP 3 - - tH
IDCLK-DI0~DI7 time tDS 10 - - ns
DI0~DI7-IDCLK time tDH 10 - - ns
DI0~DI7 rise time
tDrf - - 10 ns
DI0~DI7 fall time

Version 06 Himax 15
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

b. Input data enable control


b-1. IDEN enable mode
The interval between IDEN rising edge and STHL(R) rising edge is fixed at 3-
IDCLK, therefore the display position is fixed.
PARAMETER Symbol Min. Typ. Max. Unit.
IDEN pulse width tEP - 480 - tC
IHS-IDEN time tHE 51 - 137 tC

b-2. IDEN disable mode (IDEN = “L”)


The display starts from 109th clk from the IHS falling edge.

c. Vertical display position


PARAMETER Symbol Min. Typ. Max. Unit.
- 18 - tH
Vertical display position tVS
27 tH

d. Output signal characteristics


PARAMETER Symbol Min. Typ. Max. Unit.
(1)
Rising time tr - - 10 ns
Falling time(1) tf - - 10 ns
Clock high and low level
tCPH - 3 - tC
pulse width(2)
Clock pulse duty tCWH 40 50 60 %
t t
3-φ clock phase difference C12, C23, - tCPH/3 - ns
tC31
STH setup time tSUH - tCPH/2 - tCPH
STH pulse width tSTH - 1 - tCPH
OEH pulse width tOEH - 6 - tCPH
Sample & hold disable
tDIS1 - 18 - tCPH
time
OEV pulse width tOEV - 10 - tCPH
CKV pulse width tCKV - 7 - tCPH
IHS-OEH time t1 - 12 - tCPH
IHS -CKV time t2 - 10 - tCPH
IHS -OEV time t3 - 2 - tCPH
STV setup time tSUV - 8 - tCPH
STV pulse width tSTV - 1 - tH
IVS-STVD NTSC tVS1 - 16 - tH
time(UDC=’L’) PAL tVS1 - 25 - tH
IVS-STVU NTSC tVS2 - 16 - tH
time(UDC=’H’) PAL tVS2 - 25 - tH
OEH-STV time tOES - 2 - tH
Note: (1) For all of the logic signals.
(2) CPH1~3.

Version 06 Himax 16
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

7.1.5 480 × 234(4") resolution mode


a. Input signal characteristics
PARAMETER Symbol Min. Typ. Max. Unit.
NTSC - 103 - ns
IDCLK period tC
PAL - 103 - ns
IDCLK high time tCh - - - ns
IDCLK low time tCl - - - ns
NTSC - 63.5 - us
NTSC - 617 - tC
IHS period tH
PAL - 64 - us
PAL - 617 - tC
NTSC - 49.4 - us
NTSC - 480 - tC
IHS display period tHD
PAL - 49.5 - us
PAL - 480 - tC
IHS pulse width tHP 5 44 - tC
NTSC - 16.6 - ms
NTSC - 262 - tH
IVS period tV
PAL - 20 - ms
PAL - 312 - tH
NTSC - 14.83 - ms
NTSC - 234 - tH
IVS display period tVD
PAL - 17.47 - ms
PAL - 273 - tH
IVS pulse width tVP 3 - - tH
IDCLK-DI0~DI7 time tDS 10 - - ns
DI0~DI7-IDCLK time tDH 10 - - ns
DI0~DI7 rise time
tDrf - - 10 ns
DI0~DI7 fall time

Version 06 Himax 17
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

b. Input data enable control


b-1. IDEN enable mode
The interval between IDEN rising edge and STHL(R) rising edge is fixed at 3-
IDCLK, therefore the display position is fixed.
PARAMETER Symbol Min. Typ. Max. Unit.
IDEN pulse width tEP - 480 - tC
IHS-IDEN time tHE 66 - 137 tC

b-2. IDEN disable mode (IDEN = “L”)


The display starts from 109th clk from the IHS falling edge.

c. Vertical display position


PARAMETER Symbol Min. Typ. Max. Unit.
- 18 - tH
Vertical display position tVS
27 tH

d. Output signal characteristics


PARAMETER Symbol Min. Typ. Max. Unit.
(1)
Rising time tr - - 10 ns
Falling time(1) tf - - 10 ns
Clock high and low level
tCPH - 3 - tC
pulse width(2)
Clock pulse duty tCWH 40 50 60 %
t t
3-φ clock phase difference C12, C23, - tCPH/3 - ns
tC31
STH setup time tSUH - tCPH/2 - tCPH
STH pulse width tSTH - 1 - tCPH
OEH pulse width tOEH - 4 - tCPH
Sample & hold disable
tDIS1 - 13 - tCPH
time
OEV pulse width tOEV - 15 - tCPH
CKV pulse width tCKV - 28 - tCPH
IHS-OEH time t1 - 19 - tCPH
IHS -CKV time t2 - 11 - tCPH
IHS -OEV time t3 - 2 - tCPH
STV setup time tSUV - 7 - tCPH
STV pulse width tSTV - 1 - tH
IVS-STVD NTSC tVS1 - 16 - tH
time(UDC=’L’) PAL tVS1 - 25 - tH
IVS-STVU NTSC tVS2 - 16 - tH
time(UDC=’H’) PAL tVS2 - 25 - tH
OEH-STV time tOES - 2 - tH
Note: (1) For all of the logic signals.
(2) CPH1~3.

Version 06 Himax 18
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

7.1.6 960 × 234 resolution mode


a. Input signal characteristics
PARAMETER Symbol Min. Typ. Max. Unit.
NTSC - 51.5 - ns
IDCLK period tC
PAL - 51.8 - ns
IDCLK high time tCh - - - ns
IDCLK low time tCl - - - ns
NTSC - 63.5 - us
NTSC - 1235 - tC
IHS period tH
PAL - 64 - us
PAL - 1235 - tC
NTSC - 49.4 - us
NTSC - 960 - tC
IHS display period tHD
PAL - 49.5 - us
PAL - 960 - tC
IHS pulse width tHP 5 91 - tC
NTSC - 16.6 - ms
NTSC - 262 - tH
IVS period tV
PAL - 20 - ms
PAL - 312 - tH
NTSC - 14.83 - ms
NTSC - 234 - tH
IVS display period tVD
PAL - 17.47 - ms
PAL - 273 - tH
IVS pulse width tVP 3 - - tH
IDCLK-DI0~DI7 time tDS 10 - - ns
DI0~DI7-IDCLK time tDH 10 - - ns
DI0~DI7 rise time
tDrf - - 10 ns
DI0~DI7 fall time

Version 06 Himax 19
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

b. Input data enable control


b-1. IDEN enable mode
The interval between IDEN rising edge and STHL(R) rising edge is fixed at 3-
IDCLK, therefore the display position is fixed.
PARAMETER Symbol Min. Typ. Max. Unit.
IDEN pulse width tEP - 960 - tC
IHS-IDEN time tHE 120 - 275 tC

b-2. IDEN disable mode (IDEN = “L”)


The display starts from 211th clk from the IHS falling edge.

c. Vertical display position


PARAMETER Symbol Min. Typ. Max. Unit.
- 18 - tH
Vertical display position tVS
27 tH

d. Output signal characteristics


PARAMETER Symbol Min. Typ. Max. Unit.
(1)
Rising time tr - - 10 ns
Falling time(1) tf - - 10 ns
Clock high and low level
tCPH - 3 - tC
pulse width(2)
Clock pulse duty tCWH 40 50 60 %
t t
3-φ clock phase difference C12, C23, - tCPH/3 - ns
tC31
STH setup time tSUH - tCPH/2 - tCPH
STH pulse width tSTH - 1 - tCPH
OEH pulse width tOEH - 8 - tCPH
Sample & hold disable
tDIS1 - 29 - tCPH
time
OEV pulse width tOEV - 28 - tCPH
CKV pulse width tCKV - 50 - tCPH
IHS-OEH time t1 - 33 - tCPH
IHS -CKV time t2 - 19 - tCPH
IHS -OEV time t3 - 3 - tCPH
STV setup time tSUV - 14 - tCPH
STV pulse width tSTV - 1 - tH
IVS-STVD NTSC tVS1 - 16 - tH
time(UDC=’L’) PAL tVS1 - 25 - tH
IVS-STVU NTSC tVS2 - 16 - tH
time(UDC=’H’) PAL tVS2 - 25 - tH
OEH-STV time tOES - 2 - tH
Note: (1) For all of the logic signals.
(2) CPH1~3.

Version 06 Himax 20
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

7.1.7 1152 × 234 resolution mode


a. Input signal characteristics
PARAMETER Symbol Min. Typ. Max. Unit.
NTSC - 42.9 - ns
IDCLK period tC
PAL - 43.1 - ns
IDCLK high time tCh - - - ns
IDCLK low time tCl - - - ns
NTSC - 63.5 - us
NTSC - 1482 - tC
IHS period tH
PAL - 64 - us
PAL - 1482 - tC
NTSC - 49.4 - us
NTSC - 1152 - tC
IHS display period tHD
PAL - 49.5 - us
PAL - 1152 - tC
IHS pulse width tHP 5 109 - tC
NTSC - 16.6 - ms
NTSC - 262 - tH
IVS period tV
PAL - 20 - ms
PAL - 312 - tH
NTSC - 14.83 - ms
NTSC - 234 - tH
IVS display period tVD
PAL - 17.47 - ms
PAL - 273 - tH
IVS pulse width tVP 3 - - tH
IDCLK-DI0~DI7 time tDS 10 - - ns
DI0~DI7-IDCLK time tDH 10 - - ns
DI0~DI7 rise time
tDrf - - 10 ns
DI0~DI7 fall time

Version 06 Himax 21
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

b. Input data enable control


b-1. IDEN enable mode
The interval between IDEN rising edge and STHL(R) rising edge is fixed at 3-
IDCLK, therefore the display position is fixed.
PARAMETER Symbol Min. Typ. Max. Unit.
IDEN pulse width tEP - 1152 - tC
IHS-IDEN time tHE 171 - 330 tC

b-2. IDEN disable mode (IDEN = “L”)


The display starts from 250th clk from the IHS falling edge.
c. Vertical display position
PARAMETER Symbol Min. Typ. Max. Unit.
- 18 - tH
Vertical display position tVS
27 tH

d. Output signal characteristics


PARAMETER Symbol Min. Typ. Max. Unit.
Rising time(1) tr - - 10 ns
(1)
Falling time tf - - 10 ns
Clock high and low level
tCPH - 3 - tC
pulse width(2)
Clock pulse duty tCWH 40 50 60 %
tC12, tC23,
3-φ clock phase difference - tCPH/3 - ns
tC31
STH setup time tSUH - tCPH/2 - tCPH
STH pulse width tSTH - 1 - tCPH
OEH pulse width tOEH - 12 - tCPH
Sample & hold disable
tDIS1 - 25 - tCPH
time
OEV pulse width tOEV - 39 - tCPH
CKV pulse width tCKV - 60 - tCPH
IHS-OEH time t1 - 46 - tCPH
IHS -CKV time t2 - 22 - tCPH
IHS -OEV time t3 - 4 - tCPH
STV setup time tSUV - 14 - tCPH
STV pulse width tSTV - 1 - tH
IVS-STVD NTSC tVS1 - 16 - tH
time(UDC=’L’) PAL tVS1 - 25 - tH
IVS-STVU NTSC tVS2 - 16 - tH
time(UDC=’H’) PAL tVS2 - 25 - tH
OEH-STV time tOES - 2 - tH
Note: (1) For all of the logic signals.
(2) CPH1~3.

Version 06 Himax 22
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

7.1.8 1440 × 234 resolution mode


a. Input signal characteristics
PARAMETER Symbol Min. Typ. Max. Unit.
NTSC - 34.3 - ns
IDCLK period tC
PAL - 34.5 - ns
IDCLK high time tCh - - - ns
IDCLK low time tCl - - - ns
NTSC - 63.5 - us
NTSC - 1853 - tC
IHS period tH
PAL - 64 - us
PAL - 1853 - tC
NTSC - 49.4 - us
NTSC - 1440 - tC
IHS display period tHD
PAL - 49.5 - us
PAL - 1440 - tC
IHS pulse width tHP 5 137 - tC
NTSC - 16.6 - ms
NTSC - 262 - tH
IVS period tV
PAL - 20 - ms
PAL - 312 - tH
NTSC - 14.83 - ms
NTSC - 234 - tH
IVS display period tVD
PAL - 17.47 - ms
PAL - 273 - tH
IVS pulse width tVP 3 - - tH
IDCLK-DI0~DI7 time tDS 10 - - ns
DI0~DI7-IDCLK time tDH 10 - - ns
DI0~DI7 rise time
tDrf - - 10 ns
DI0~DI7 fall time

Version 06 Himax 23
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

b. Input data enable control


b-1. IDEN enable mode
The interval between IDEN rising edge and STHL(R) rising edge is fixed at 3-
IDCLK, therefore the display position is fixed.
PARAMETER Symbol Min. Typ. Max. Unit.
IDEN pulse width tEP - 1440 - tC
IHS-IDEN time tHE 171 - 413 tC

b-2. IDEN disable mode (IDEN = “L”)


The display starts from 313th clk from the IHS falling edge.
c. Vertical display position
PARAMETER Symbol Min. Typ. Max. Unit.
- 18 - tH
Vertical display position tVS
27 tH

d. Output signal characteristics


PARAMETER Symbol Min. Typ. Max. Unit.
Rising time(1) tr - - 10 ns
(1)
Falling time tf - - 10 ns
Clock high and low level
tCPH - 3 - tC
pulse width(2)
Clock pulse duty tCWH 40 50 60 %
tC12, tC23,
3-φ clock phase difference - tCPH/3 - ns
tC31
STH setup time tSUH - tCPH/2 - tCPH
STH pulse width tSTH - 1 - tCPH
OEH pulse width tOEH - 11 - tCPH
Sample & hold disable
tDIS1 - 46 - tCPH
time
OEV pulse width tOEV - 40 - tCPH
CKV pulse width tCKV - 71 - tCPH
IHS-OEH time t1 - 47 - tCPH
IHS -CKV time t2 - 27 - tCPH
IHS -OEV time t3 - 4 - tCPH
STV setup time tSUV - 19 - tCPH
STV pulse width tSTV - 1 - tH
IVS-STVD NTSC tVS1 - 16 - tH
time(UDC=’L’) PAL tVS1 - 25 - tH
IVS-STVU NTSC tVS2 - 16 - tH
time(UDC=’H’) PAL tVS2 - 25 - tH
OEH-STV time tOES - 2 - tH
Note: (1) For all of the logic signals.
(2) CPH1~3.

Version 06 Himax 24
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

7.2 Set PNCS=“H“ and refer to HX8802B for the following timing
7.2.1 240 × 234 resolution mode
a. Input signal characteristics
PARAMETER Symbol Min. Typ. Max. Unit.
NTSC - 212.3 - ns
IDCLK period tC
PAL - 213.3 - ns
IDCLK high time tCh - - - ns
IDCLK low time tCl - - - ns
NTSC - 63.5 - us
NTSC - 300 - tC
IHS period tH
PAL - 64 - us
PAL - 300 - tC
NTSC - 50.9 - us
NTSC - 240 - tC
IHS display period tHD
PAL - 51.2 - us
PAL - 240 - tC
IHS pulse width tHP 5 21 - tC
NTSC - 16.6 - ms
NTSC - 262 - tH
IVS period tV
PAL - 20 - ms
PAL - 312 - tH
NTSC - 14.83 - ms
NTSC - 234 - tH
IVS display period tVD
PAL - 17.47 - ms
PAL - 273 - tH
IVS pulse width tVP 3 - - tH
IDCLK-DI0~DI7 time tDS 10 - - ns
DI0~DI7-IDCLK time tDH 10 - - ns
DI0~DI7 rise time
tDrf - - 10 ns
DI0~DI7 fall time

Version 06 Himax 25
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

b. Input data enable control


b-1. IDEN enable mode
The interval between IDEN rising edge and STHL(R) rising edge is fixed at 3-
IDCLK, therefore the display position is fixed.
PARAMETER Symbol Min. Typ. Max. Unit.
IDEN pulse width tEP - 240 - tC
IHS-IDEN time tHE 36 - 60 tC

b-2. IDEN disable mode (IDEN = “L”)


The display starts from 51st clk from the IHS falling edge.

c. Vertical display position


PARAMETER Symbol Min. Typ. Max. Unit.
- 18 - tH
Vertical display position tVS
27 tH

d. Output signal characteristics


PARAMETER Symbol Min. Typ. Max. Unit.
(1)
Rising time tr - - 10 ns
Falling time(1) tf - - 10 ns
Clock high and low level
tCPH - 3 - tC
pulse width(2)
Clock pulse duty tCWH 40 50 60 %
t t
3-φ clock phase difference C12, C23, - tCPH/3 - ns
tC31
STH setup time tSUH - tCPH/2 - tCPH
STH pulse width tSTH - 1 - tCPH
OEH pulse width tOEH - 3 - tCPH
Sample & hold disable
tDIS1 - 4 - tCPH
time
OEV pulse width tOEV - 5 - tCPH
CKV pulse width tCKV - 13 - tCPH
IHS-OEH time t1 - 10 - tCPH
IHS -CKV time t2 - 6 - tCPH
IHS -OEV time t3 - 3 - tCPH
STV setup time tSUV - 3 - tCPH
STV pulse width tSTV - 1 - tH
IVS-STVD NTSC tVS1 - 16 - tH
time(UDC=’L’) PAL tVS1 - 25 - tH
IVS-STVU NTSC tVS2 - 16 - tH
time(UDC=’H’) PAL tVS2 - 25 - tH
OEH-STV time tOES - 2 - tH
Note: (1) For all of the logic signals.
(2) CPH1~3.

Version 06 Himax 26
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

7.2.2 320 × 240 resolution mode


a. Input signal characteristics
PARAMETER Symbol Min. Typ. Max. Unit.
NTSC - 156 - ns
IDCLK period tC
PAL - 157.2 - ns
IDCLK high time tCh - - - ns
IDCLK low time tCl - - - ns
NTSC - 63.5 - us
NTSC - 407 - tC
IHS period tH
PAL - 64 - us
PAL - 407 - tC
NTSC - 49.9 - us
NTSC - 320 - tC
IHS display period tHD
PAL - 50.3 - us
PAL - 320 - tC
IHS pulse width tHP 5 28 - tC
NTSC - 16.6 - ms
NTSC - 262 - tH
IVS period tV
PAL - 20 - ms
PAL - 312 - tH
NTSC - 15.24 - ms
NTSC - 240 - tH
IVS display period tVD
PAL - 17.92 - ms
PAL - 280 - tH
IVS pulse width tVP 3 - - tH
IDCLK-DI0~DI7 time tDS 10 - - ns
DI0~DI7-IDCLK time tDH 10 - - ns
DI0~DI7 rise time
tDrf - - 10 ns
DI0~DI7 fall time

Version 06 Himax 27
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

b. Horizontal display position


b-1. IDEN enable mode
The interval between IDEN rising edge and STHL(R) rising edge is fixed at 3-
IDCLK, therefore the display position is fixed.
PARAMETER Symbol Min. Typ. Max. Unit.
IDEN pulse width tEP - 324 - tC
IHS-IDEN time tHE 54 - 87 tC

b-2. IDEN disable mode (IDEN = “L”)


The display starts from 66 th clk from the IHS falling edge.
c. Vertical display position
PARAMETER Symbol Min. Typ. Max. Unit.
- 15 - tH
Vertical display position tVS
24 tH

d. Output signal characteristics


PARAMETER Symbol Min. Typ. Max. Unit.
Rising time(1) tr - - 10 ns
(1)
Falling time tf - - 10 ns
Clock high and low level
tCPH - 3 - tC
pulse width(2)
Clock pulse duty tCWH 40 50 60 %
tC12, tC23,
3-φ clock phase difference - tCPH/3 - ns
tC31
STH setup time tSUH - tCPH/2 - tCPH
STH pulse width tSTH - 1 - tCPH
OEH pulse width tOEH - 4 - tCPH
Sample & hold disable
tDIS1 - 4 - tCPH
time
OEV pulse width tOEV - 7 - tCPH
CKV pulse width tCKV - 17 - tCPH
IHS-OEH time t1 - 14 - tCPH
IHS -CKV time t2 - 10 - tCPH
IHS -OEV time t3 - 4 - tCPH
STV setup time tSUV - 5 - tCPH
STV pulse width tSTV - 1 - tH
IVS-STVD NTSC tVS1 - 16 - tH
time(UDC=’L’) PAL tVS1 - 25 - tH
IVS-STVU NTSC tVS2 - 16 - tH
time(UDC=’H’) PAL tVS2 - 25 - tH
OEH-STV time tOES - 2 - tH
Note: (1) For all of the logic signals.
(2) CPH1~3.

Version 06 Himax 28
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

7.2.3 480 × 234 resolution mode


a. Input signal characteristics
PARAMETER Symbol Min. Typ. Max. Unit.
NTSC - 106 - ns
IDCLK period tC
PAL - 106.6 - ns
IDCLK high time tCh - - - ns
IDCLK low time tCl - - - ns
NTSC - 63.5 - us
NTSC - 600 - tC
IHS period tH
PAL - 64 - us
PAL - 600 - tC
NTSC - 50.9 - us
NTSC - 480 - tC
IHS display period tHD
PAL - 51.2 - us
PAL - 480 - tC
IHS pulse width tHP 5 41 - tC
NTSC - 16.6 - ms
NTSC - 262 - tH
IVS period tV
PAL - 20 - ms
PAL - 312 - tH
NTSC - 14.83 - ms
NTSC - 234 - tH
IVS display period tVD
PAL - 17.47 - ms
PAL - 273 - tH
IVS pulse width tVP 3 - - tH
IDCLK-DI0~DI7 time tDS 10 - - ns
DI0~DI7-IDCLK time tDH 10 - - ns
DI0~DI7 rise time
tDrf - - 10 ns
DI0~DI7 fall time

Version 06 Himax 29
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

b. Horizontal display position


b-1. IDEN enable mode
The interval between IDEN rising edge and STHL(R) rising edge is fixed at 3-
IDCLK, therefore the display position is fixed.
PARAMETER Symbol Min. Typ. Max. Unit.
IDEN pulse width tEP - 480 - tC
IHS-IDEN time tHE 75 - 120 tC

b-2. IDEN disable mode (IDEN = “L”)


The display starts from 109th clk from the IHS falling edge.
c. Vertical display position
PARAMETER Symbol Min. Typ. Max. Unit.
- 18 - tH
Vertical display position tVS
27 tH

d. Output signal characteristics


PARAMETER Symbol Min. Typ. Max. Unit.
Rising time(1) tr - - 10 ns
(1)
Falling time tf - - 10 ns
Clock high and low level
tCPH - 3 - tC
pulse width(2)
Clock pulse duty tCWH 40 50 60 %
tC12, tC23,
3-φ clock phase difference - tCPH/3 - ns
tC31
STH setup time tSUH - tCPH/2 - tCPH
STH pulse width tSTH - 1 - tCPH
OEH pulse width tOEH - 6 - tCPH
Sample & hold disable
tDIS1 - 10 - tCPH
time
OEV pulse width tOEV - 10 - tCPH
CKV pulse width tCKV - 25 - tCPH
IHS-OEH time t1 - 20 - tCPH
IHS -CKV time t2 - 15 - tCPH
IHS -OEV time t3 - 6 - tCPH
STV setup time tSUV - 8 - tCPH
STV pulse width tSTV - 1 - tH
IVS-STVD NTSC tVS1 - 16 - tH
time(UDC=’L’) PAL tVS1 - 25 - tH
IVS-STVU NTSC tVS2 - 16 - tH
time(UDC=’H’) PAL tVS2 - 25 - tH
OEH-STV time tOES - 2 - tH
Note: (1) For all of the logic signals.
(2) CPH1~3.

Version 06 Himax 30
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

7.2.4 640 × 240 resolution mode


a. Input signal characteristics
PARAMETER Symbol Min. Typ. Max. Unit.
NTSC - 78 - ns
IDCLK period tC
PAL - 78.6 - ns
IDCLK high time tCh - - - ns
IDCLK low time tCl - - - ns
NTSC - 63.5 - us
NTSC - 814 - tC
IHS period tH
PAL - 64 - us
PAL - 814 - tC
NTSC - 49.92 - us
NTSC - 640 - tC
IHS display period tHD
PAL - 50.3 - us
PAL - 640 - tC
IHS pulse width tHP 5 55 - tC
NTSC - 16.6 - ms
NTSC - 262 - tH
IVS period tV
PAL - 20 - ms
PAL - 312 - tH
NTSC - 15.24 - ms
NTSC - 240 - tH
IVS display period tVD
PAL - 17.92 - ms
PAL - 280 - tH
IVS pulse width tVP 3 - - tH
IDCLK-DI0~DI7 time tDS 10 - - ns
DI0~DI7-IDCLK time tDH 10 - - ns
DI0~DI7 rise time
tDrf - - 10 ns
DI0~DI7 fall time

Version 06 Himax 31
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

b. Horizontal display position


b-1. IDEN enable mode
The interval between IDEN rising edge and STHL(R) rising edge is fixed at 3-
IDCLK, therefore the display position is fixed.
PARAMETER Symbol Min. Typ. Max. Unit.
IDEN pulse width tEP - 648 - tC
IHS-IDEN time tHE 111 - 174 tC

b-2. IDEN disable mode (IDEN = “L”)


The display starts from 132 th clk from the IHS falling edge.
c. Vertical display position
PARAMETER Symbol Min. Typ. Max. Unit.
- 15 - tH
Vertical display position tVS
24 tH

d. Output signal characteristics


PARAMETER Symbol Min. Typ. Max. Unit.
Rising time(1) tr - - 10 ns
(1)
Falling time tf - - 10 ns
Clock high and low level
tCPH - 3 - tC
pulse width(2)
Clock pulse duty tCWH 40 50 60 %
tC12, tC23,
3-φ clock phase difference - tCPH/3 - ns
tC31
STH setup time tSUH - tCPH/2 - tCPH
STH pulse width tSTH - 1 - tCPH
OEH pulse width tOEH - 8 - tCPH
Sample & hold disable
tDIS1 - 8 - tCPH
time
OEV pulse width tOEV - 14 - tCPH
CKV pulse width tCKV - 34 - tCPH
IHS-OEH time t1 - 28 - tCPH
IHS -CKV time t2 - 20 - tCPH
IHS -OEV time t3 - 8 - tCPH
STV setup time tSUV - 10 - tCPH
STV pulse width tSTV - 1 - tH
IVS-STVD NTSC tVS1 - 16 - tH
time(UDC=’L’) PAL tVS1 - 25 - tH
IVS-STVU NTSC tVS2 - 16 - tH
time(UDC=’H’) PAL tVS2 - 25 - tH
OEH-STV time tOES - 2 - tH
Note: (1) For all of the logic signals.
(2) CPH1~3.

Version 06 Himax 32
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

7.2.5 720 × 234 resolution mode


a. Input signal characteristics
PARAMETER Symbol Min. Typ. Max. Unit.
NTSC - 69.5 - ns
IDCLK period tC
PAL - 70.0 - ns
IDCLK high time tCh - - - ns
IDCLK low time tCl - - - ns
NTSC - 63.5 - us
NTSC - 914 - tC
IHS period tH
PAL - 64 - us
PAL - 914 - tC
NTSC - 50.0 - us
NTSC - 720 - tC
IHS display period tHD
PAL - 50.4 - us
PAL - 720 - tC
IHS pulse width tHP 5 63 - tC
NTSC - 16.6 - ms
NTSC - 262 - tH
IVS period tV
PAL - 20 - ms
PAL - 312 - tH
NTSC - 14.83 - ms
NTSC - 234 - tH
IVS display period tVD
PAL - 17.47 - ms
PAL - 273 - tH
IVS pulse width tVP 3 - - tH
IDCLK-DI0~DI7 time tDS 10 - - ns
DI0~DI7-IDCLK time tDH 10 - - ns
DI0~DI7 rise time
tDrf - - 10 ns
DI0~DI7 fall time

Version 06 Himax 33
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

b. Horizontal display position


b-1. IDEN enable mode
The interval between IDEN rising edge and STHL(R) rising edge is fixed at 3-
IDCLK, therefore the display position is fixed.
PARAMETER Symbol Min. Typ. Max. Unit.
IDEN pulse width tEP - 720 - tC
IHS-IDEN time tHE 75 - 194 tC

b-2. IDEN disable mode (IDEN = “L”)


The display starts from 147 th clk from the IHS falling edge.
c. Vertical display position
PARAMETER Symbol Min. Typ. Max. Unit.
- 18 - tH
Vertical display position tVS
27 tH

d. Output signal characteristics


PARAMETER Symbol Min. Typ. Max. Unit.
Rising time(1) tr - - 10 ns
(1)
Falling time tf - - 10 ns
Clock high and low level
tCPH - 3 - tC
pulse width(2)
Clock pulse duty tCWH 40 50 60 %
tC12, tC23,
3-φ clock phase difference - tCPH/3 - ns
tC31
STH setup time tSUH - tCPH/2 - tCPH
STH pulse width tSTH - 1 - tCPH
OEH pulse width tOEH - 5 - tCPH
Sample & hold disable
tDIS1 - 22 - tCPH
time
OEV pulse width tOEV - 20 - tCPH
CKV pulse width tCKV - 35 - tCPH
IHS-OEH time t1 - 22 - tCPH
IHS -CKV time t2 - 13 - tCPH
IHS -OEV time t3 - 5 - tCPH
STV setup time tSUV - 9 - tCPH
STV pulse width tSTV - 1 - tH
IVS-STVD NTSC tVS1 - 16 - tH
time(UDC=’L’) PAL tVS1 - 25 - tH
IVS-STVU NTSC tVS2 - 16 - tH
time(UDC=’H’) PAL tVS2 - 25 - tH
OEH-STV time tOES - 2 - tH
Note: (1) For all of the logic signals.
(2) CPH1~3.

Version 06 Himax 34
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

7.2.6 960 × 234 resolution mode


a. Input signal characteristics
PARAMETER Symbol Min. Typ. Max. Unit.
NTSC - 52 - ns
IDCLK period tC
PAL - 52.3 - ns
IDCLK high time tCh - - - ns
IDCLK low time tCl - - - ns
NTSC - 63.5 - us
NTSC - 1222 - tC
IHS period tH
PAL - 64 - us
PAL - 1222 - tC
NTSC - 49.9 - us
NTSC - 960 - tC
IHS display period tHD
PAL - 50.2 - us
PAL - 960 - tC
IHS pulse width tHP 5 84 - tC
NTSC - 16.6 - ms
NTSC - 262 - tH
IVS period tV
PAL - 20 - ms
PAL - 312 - tH
NTSC - 14.83 - ms
NTSC - 234 - tH
IVS display period tVD
PAL - 17.47 - ms
PAL - 273 - tH
IVS pulse width tVP 3 - - tH
IDCLK-DI0~DI7 time tDS 10 - - ns
DI0~DI7-IDCLK time tDH 10 - - ns
DI0~DI7 rise time
tDrf - - 10 ns
DI0~DI7 fall time

Version 06 Himax 35
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

b. Horizontal display position


b-1. IDEN enable mode
The interval between IDEN rising edge and STHL(R) rising edge is fixed at 3-
IDCLK, therefore the display position is fixed.
PARAMETER Symbol Min. Typ. Max. Unit.
IDEN pulse width tEP - 960 - tC
IHS-IDEN time tHE 162 - 262 tC

b-2. IDEN disable mode (IDEN = “L”)


The display starts from 243 th clk from the IHS falling edge.
c. Vertical display position
PARAMETER Symbol Min. Typ. Max. Unit.
- 18 - tH
Vertical display position tVS
27 tH

d. Output signal characteristics


PARAMETER Symbol Min. Typ. Max. Unit.
Rising time(1) tr - - 10 ns
(1)
Falling time tf - - 10 ns
Clock high and low level
tCPH - 3 - tC
pulse width(2)
Clock pulse duty tCWH 40 50 60 %
tC12, tC23,
3-φ clock phase difference - tCPH/3 - ns
tC31
STH setup time tSUH - tCPH/2 - tCPH
STH pulse width tSTH - 1 - tCPH
OEH pulse width tOEH - 13 - tCPH
Sample & hold disable
tDIS1 - 26 - tCPH
time
OEV pulse width tOEV - 21 - tCPH
CKV pulse width tCKV - 51 - tCPH
IHS-OEH time t1 - 42 - tCPH
IHS -CKV time t2 - 30 - tCPH
IHS -OEV time t3 - 12 - tCPH
STV setup time tSUV - 15 - tCPH
STV pulse width tSTV - 1 - tH
IVS-STVD NTSC tVS1 - 16 - tH
time(UDC=’L’) PAL tVS1 - 25 - tH
IVS-STVU NTSC tVS2 - 16 - tH
time(UDC=’H’) PAL tVS2 - 25 - tH
OEH-STV time tOES - 2 - tH
Note: (1) For all of the logic signals.
(2) CPH1~3.

Version 06 Himax 36
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

7.2.7 1200 × 234 resolution mode


a. Input signal characteristics
PARAMETER Symbol Min. Typ. Max. Unit.
NTSC - 42.4 - ns
IDCLK period tC
PAL - 42.7 - ns
IDCLK high time tCh - - - ns
IDCLK low time tCl - - - ns
NTSC - 63.5 - us
NTSC - 1497 - tC
IHS period tH
PAL - 64 - us
PAL - 1497 - tC
NTSC - 50.9 - us
NTSC - 1200 - tC
IHS display period tHD
PAL - 51.2 - us
PAL - 1200 - tC
IHS pulse width tHP 5 101 - tC
NTSC - 16.6 - ms
NTSC - 262 - tH
IVS period tV
PAL - 20 - ms
PAL - 312 - tH
NTSC - 14.83 - ms
NTSC - 234 - tH
IVS display period tVD
PAL - 17.47 - ms
PAL - 273 - tH
IVS pulse width tVP 3 - - tH
IDCLK-DI0~DI7 time tDS 10 - - ns
DI0~DI7-IDCLK time tDH 10 - - ns
DI0~DI7 rise time
tDrf - - 10 ns
DI0~DI7 fall time

Version 06 Himax 37
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

b. Horizontal display position


b-1. IDEN enable mode
The interval between IDEN rising edge and STHL(R) rising edge is fixed at 3-
IDCLK, therefore the display position is fixed.
PARAMETER Symbol Min. Typ. Max. Unit.
IDEN pulse width tEP - 1200 - tC
IHS-IDEN time tHE 231 - 297 tC

b-2. IDEN disable mode (IDEN = “L”)


The display starts from 243 th clk from the IHS falling edge.
c. Vertical display position
PARAMETER Symbol Min. Typ. Max. Unit.
- 18 - tH
Vertical display position tVS
27 tH

d. Output signal characteristics


PARAMETER Symbol Min. Typ. Max. Unit.
Rising time(1) tr - - 10 ns
(1)
Falling time tf - - 10 ns
Clock high and low level
tCPH - 3 - tC
pulse width(2)
Clock pulse duty tCWH 40 50 60 %
tC12, tC23,
3-φ clock phase difference - tCPH/3 - ns
tC31
STH setup time tSUH - tCPH/2 - tCPH
STH pulse width tSTH - 1 - tCPH
OEH pulse width tOEH - 15 - tCPH
Sample & hold disable
tDIS1 - 16 - tCPH
time
OEV pulse width tOEV - 25 - tCPH
CKV pulse width tCKV - 65 - tCPH
IHS-OEH time t1 - 50 - tCPH
IHS -CKV time t2 - 39 - tCPH
IHS -OEV time t3 - 15 - tCPH
STV setup time tSUV - 15 - tCPH
STV pulse width tSTV - 1 - tH
IVS-STVD NTSC tVS1 - 16 - tH
time(UDC=’L’) PAL tVS1 - 25 - tH
IVS-STVU NTSC tVS2 - 16 - tH
time(UDC=’H’) PAL tVS2 - 25 - tH
OEH-STV time tOES - 2 - tH
Note: (1) For all of the logic signals.
(2) CPH1~3.

Version 06 Himax 38
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

7.2.8 1440 × 234 resolution mode


a. Input signal characteristics
PARAMETER Symbol Min. Typ. Max. Unit.
NTSC - 34.7 - ns
IDCLK period tC
PAL - 34.9 - ns
IDCLK high time tCh - - - ns
IDCLK low time tCl - - - ns
NTSC - 63.5 - us
NTSC - 1830 - tC
IHS period tH
PAL - 64 - us
PAL - 1830 - tC
NTSC - 49.9 - us
NTSC - 1440 - tC
IHS display period tHD
PAL - 50.2 - us
PAL - 1440 - tC
IHS pulse width tHP 5 126 - tC
NTSC - 16.6 - ms
NTSC - 262 - tH
IVS period tV
PAL - 20 - ms
PAL - 312 - tH
NTSC - 14.83 - ms
NTSC - 234 - tH
IVS display period tVD
PAL - 17.47 - ms
PAL - 273 - tH
IVS pulse width tVP 3 - - tH
IDCLK-DI0~DI7 time tDS 10 - - ns
DI0~DI7-IDCLK time tDH 10 - - ns
DI0~DI7 rise time
tDrf - - 10 ns
DI0~DI7 fall time

Version 06 Himax 39
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

b. Horizontal display position


b-1. IDEN enable mode
The interval between IDEN rising edge and STHL(R) rising edge is fixed at 3-
IDCLK, therefore the display position is fixed.
PARAMETER Symbol Min. Typ. Max. Unit.
IDEN pulse width tEP - 1440 - tC
IHS-IDEN time tHE 159 - 391 tC

b-2. IDEN disable mode (IDEN = “L”)


The display starts from 313 th clk from the IHS falling edge.
c. Vertical display position
PARAMETER Symbol Min. Typ. Max. Unit.
- 18 - tH
Vertical display position tVS
27 tH

d. Output signal characteristics


PARAMETER Symbol Min. Typ. Max. Unit.
Rising time(1) tr - - 10 ns
(1)
Falling time tf - - 10 ns
Clock high and low level
tCPH - 3 - tC
pulse width(2)
Clock pulse duty tCWH 40 50 60 %
tC12, tC23,
3-φ clock phase difference - tCPH/3 - ns
tC31
STH setup time tSUH - tCPH/2 - tCPH
STH pulse width tSTH - 1 - tCPH
OEH pulse width tOEH - 10 - tCPH
Sample & hold disable
tDIS1 - 50 - tCPH
time
OEV pulse width tOEV - 40 - tCPH
CKV pulse width tCKV - 71 - tCPH
IHS-OEH time t1 - 44 - tCPH
IHS -CKV time t2 - 25 - tCPH
IHS -OEV time t3 - 10 - tCPH
STV setup time tSUV - 18 - tCPH
STV pulse width tSTV - 1 - tH
IVS-STVD NTSC tVS1 - 16 - tH
time(UDC=’L’) PAL tVS1 - 25 - tH
IVS-STVU NTSC tVS2 - 16 - tH
time(UDC=’H’) PAL tVS2 - 25 - tH
OEH-STV time tOES - 2 - tH
Note: (1) For all of the logic signals.
(2) CPH1~3.

Version 06 Himax 40
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

8. Analog video signal characteristics


PARAMETER Symbol Min. Typ. Max. Unit.
Video signal amplitude VIAC(1) - 3.98 - V
(1)
(VR, VG, VB) VIDC - 2.5 - V
Note: (1) Refer to 9.8 for the related waveform

9. Waveform
9.1 Input vertical timing

tV
tVP

IVS

IHS

tVS tVD

Data signal
(DI[7:0]) Blanking period DH1 DH2 ... DHn-1 DHn Blanking period

9.2 Input horizontal timing

tH
tHP

IHS

IDCLK

IDEN
tEP

tDS tDH
tHE tHD

Data signal
(DI[7:0])
Blanking period D1 D2 ... Dn-1 Dn Blanking period

Version 06 Himax 41
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC
9.3 IDCLK, STHL(R) and CPH1~3 timing waveform
tC

IDCLK

tSUV

STHL(R)
tSTH

CPH1

tf tC12
tr

90% 90%
CPH2 10% 10%
tCPH
tCWH tC23
CPH3 50% 50%
tC31

9.4 IHS and horizontal control timing waveform

tHP
~
~

IHS
~
~

t1 tOEH
OEH tSTH
tDIS1
STHL(R)
~
~

CKV t2 tCKV
~
~

t3

OEV tOEV
~ ~
~ ~

Q1H

VCOM
~
~

Note: In 960 x 234, 1152 x 234, 1200 x 234 and 1440 x 234 resolution mode, Q1H always
keeps low.

Version 06 Himax 42
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC
9.5 IHS and vertical shift clock timing waveform

IHS

tSTV
STVU(D)

tSUV
CKV

9.6 IHS and vertical control timing waveform (for the case of UDC=”H”)

IVS
tOES

OEH

tVS2
STVU(D)

Q1H

VCOM
(Odd field)

VCOM
(Even field)

Version 06 Himax 43
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC
9.7 IHS and vertical control timing waveform (for the case of UDC=”L”)

IVS
tOES

OEH

tVS1
STVU(D)

Q1H

VCOM
(Odd field)

VCOM
(Even field)

9.8 Analog video signal amplitude (VR, VG, VB)

IHS

OEH

STHL(R)

CKV

OEV

Q1H

VCOM

ViDC ViAC
VR, VG, VB

Version 06 Himax 44
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

10. Package Outline Dimension


10.1 64-pin LQFP

Version 06 Himax 45
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC
10.2 48-pin LQFP

Version 06 Himax 46
Technologies, Inc.
HX8802A/HX8802B
TFT-LCD TCON with DAC

11. Ordering Information

Part NO. Package


HX8802ALB 64pin LQFP
HX8802ALC 64pin LQFP, pin64 no bonding
HX8802ALD 48pin LQFP
HX8802ALE 48pin LQFP, pin1 no bonding
HX8802BLB 64pin LQFP
HX8802BLC 64pin LQFP, 64 no bonding
HX8802BLD 48pin LQFP
HX8802BLE 48pin LQFP, pin1 no bonding

12. Revision History


Version EFF.DATE DESCRIPTION OF CHANGES
01 2001/09/21 New setup
02 2002/03/01 1. Pin no. 2: STHR.
2. Pin no. 3: STHL.
3. Pin no. 31: LRC, “H” - normal scan.
“L” - reverse scan.
4. Pin no. 10 : PNCS.
5. Pin no. 21 : PALSDS.
6. Add 48 pins pin description.
7. Support 16 resolution mode.
03 2002/05/28 1. Modify tdis1 and t2 parameters.
2. Modify STHR(L) start position in IDEN
disable mode.
04 2002/8/01 1.Modify HX8802 to HX8802A.
2.Add ordering information.
3. Update pin assignment.
05 2002/9/12 1.Update ordering information.
06 2004/03/19 1. Update Operating temperature.
2. Update Input/Output capacitance.
3. Modify Input pull up/down resistance.
4. Remove Schmitt input high/low
voltage.

Version 06 Himax 47
Technologies, Inc.

You might also like