Vlsi Design
Vlsi Design
Vlsi Design
LECTURE NOTES
B.TECH
(IV YEAR – I SEM)
(2018-19)
Prepared by
MALLA REDDYCOLLEGE
OF ENGINEERING &TECHNOLOGY
(Autonomous Institution – UGC, Govt. of India)
Recognized under 2(f) and 12 (B) of UGC ACT 1956
(Affiliated to JNTUH, Hyderabad, Approved by AICTE - Accredited by NBA & NAAC – ‘A’ Grade - ISO 9001:2015 Certified) Maisammaguda,
Dhulapally(Post Via. Kompally), Secunderabad – 500100, Telangana State, India
Unit -1 IC Technologies, MOS & Bi CMOS Circuits
Unit -1 IC Technologies, MOS & Bi CMOS Circuits
UNIT-I
IC Technologies
Introduction Basic Electrical Properties of
MOS and BiCMOS Circuits
MOS IDS - VDS relationships
INTRODUCTION TO IC TECHNOLOGY
The development of electronics endless with invention of vaccum tubes and associated
electronic circuits. This activity termed as vaccum tube electronics, afterward the evolution of solid
state devices and consequent development of integrated circuits are responsible for the present status
of communication, computing and instrumentation.
• The first vaccum tube diode was invented by john ambrase Fleming in 1904.
• The vaccum triode was invented by lee de forest in 1906.
Early developments of the Integrated Circuit (IC) go back to 1949. German engineer
Werner Jacobi filed a patent for an IC like semiconductor amplifying device showing five
transistors on a common substrate in a 2-stage amplifier arrangement. Jacobi disclosed small
cheap of hearing aids.
Integrated circuits were made possible by experimental discoveries which showed that
semiconductor devices could perform the functions of vacuum tubes and by mid-20th-century
technology advancements in semiconductor device fabrication.
The integration of large numbers of tiny transistors into a small chip was an enormous
improvement over the manual assembly of circuits using electronic components.
The integrated circuits mass production capability, reliability, and building-block approach to
circuit design ensured the rapid adoption of standardized ICs in place of designs using discrete
transistors.
IC Invention:
transistor”
Jack Kilby July 1958 Integrated Circuits F/F Father of IC design
With 2-T Germanium slice
(Texas and gold wires
Instruments)
Noyce Fairchild Dec. 1958 Integrated Circuits Silicon “The Mayor of Silicon
Semiconductor Valley”
Kahng Bell Lab 1960 First MOSFET Start of new era for
semiconductor industry
(Fairchild
Semiconductor)
Federico Faggin 1968 Silicon gate IC technology Later Joined Intel to lead
first CPU Intel 4004 in 1970
2
(Fairchild 2300 T on 9mm
Semiconductor)
Zarlink Recently M2A capsule for take photographs of
Semiconductors endoscopy digestive tract 2/sec.
Unit -1 IC Technologies, MOS & Bi CMOS Circuits
Moore’s Law:
The level of integration of silicon technology as measured in terms of number of devices per IC
Semiconductor industry has followed this prediction with surprising accuracy.
IC Technology:
• SIA Roadmap
Circuit Technology
IC Technology
Scale of Integration:
Small scale integration(SSI) --1960
Fabrication technology has advanced to the point that we can put a complete system on a
single chip.
Single chip computer can include a CPU, bus, I/O devices and memory.
This reduces the manufacturing cost than the equivalent board level system with higher
performance and lower power.
Unit -1 IC Technologies, MOS & Bi CMOS Circuits
MOS TECHNOLOGY:
MOS technology is considered as one of the very important and promising technologies in
the VLSI design process. The circuit designs are realized based on pMOS, nMOS, CMOS and
BiCMOS devices.
The pMOS devices are based on the p-channel MOS transistors. Specifically, the pMOS
channel is part of a n-type substrate lying between two heavily doped p+ wells beneath the
source and drain electrodes. Generally speaking, a pMOS transistor is only constructed in
consort with an NMOS transistor.
The nMOS technology and design processes provide an excellent background for other
technologies. In particular, some familiarity with nMOS allows a relatively easy transition to
CMOS technology and design.
The techniques employed in nMOS technology for logic design are similar to GaAs technology..
Therefore, understanding the basics of nMOS design will help in the layout of GaAs circuits
In addition to VLSI technology, the VLSI design processes also provides a new degree of
freedom for designers which helps for the significant developments. With the rapid advances in
technology the the size of the ICs is shrinking and the integration density is increasing.
The minimum line width of commercial products over the years is shown in the graph below.
The graph shows a significant decrease in the size of the chip in recent years which implicitly
indicates the advancements in the VLSI technology.
Unit -1 IC Technologies, MOS & Bi CMOS Circuits
MOS Transistors are built on a silicon substrate. Silicon which is a group IV material is the
eighth most common element in the universe by mass, but very rarely occurs as the pure free element
in nature. It is most widely distributed in dusts, sands, planetoids, and planets as various forms of
silicon dioxide (silica) or silicates. It forms crystal lattice with bonds to four neighbours. Silicon is a
semiconductor. Pure silicon has no free carriers and conducts poorly. But adding dopants to silicon
increases its conductivity. If a group V material i.e. an extra electron is added, it forms an n-type
semiconductor. If a group III material i.e. missing electron pattern is formed (hole), the resulting
semiconductor is called a p-type semiconductor.
A junction between p-type and n-type semiconductor forms a conduction path. Source and
Drain of the Metal Oxide Semiconductor (MOS) Transistor is formed by the “doped” regions on the
Unit -1 IC Technologies, MOS & Bi CMOS Circuits
surface of chip. Oxide layer is formed by means of deposition of the silicon dioxide (SiO2) layer
which forms as an insulator and is a very thin pattern. Gate of the MOS transistor is the thin layer of
“polysilicon (poly)”; used to apply electric field to the surface of silicon between Drain and Source,
to form a “channel” of electrons or holes. Control by the Gate voltage is achieved by modulating the
conductivity of the semiconductor region just below the gate. This region is known as the channel.
The Metal–Oxide–Semiconductor Field Effect Transistor (MOSFET) is a transistor which is a
voltage-controlled current device, in which current at two electrodes, drain and source is controlled
by the action of an electric field at another electrode gate having in-between semiconductor and a
very thin metal oxide layer. It is used for amplifying or switching electronic signals.
The Enhancement and Depletion mode MOS transistors are further classified as N-type named
NMOS (or N-channel MOS) and P-type named PMOS (or P-channel MOS) devices. Figure 1.5
shows the MOSFETs along with their enhancement and depletion modes.
Figure 1.5: (a) Enhancement N-type MOSFET (b) Depletion N-type MOSFET
Figure 1.5: (c) Enhancement P-type MOSFET (d) Depletion P-type MOSFET
The depletion mode devices are doped so that a channel exists even with zero voltage from gate to
source during manufacturing of the device. Hence the channel always appears in the device. To
control the channel, a negative voltage is applied to the gate (for an N-channel device), depleting the
Unit -1 IC Technologies, MOS & Bi CMOS Circuits
channel, which reduces the current flow through the device. In essence, the depletion-mode device is
equivalent to a closed (ON) switch, while the enhancement-mode device does not have the built in
channel and is equivalent to an open (OFF) switch. Due to the difficulty of turning off the depletion
mode devices, they are rarely used
Working of Enhancement Mode Transistor
The enhancement mode devices do not have the in-built channel. By applying the required potentials,
the channel can be formed. Also for the MOS devices, there is a threshold voltage (Vt), below which
not enough charges will be attracted for the channel to be formed. This threshold voltage for a MOS
transistor is a function of doping levels and thickness of the oxide layer.
Case 1: Vgs = 0V and Vgs < Vt
The device is non-conducting, when no gate voltage is applied (Vgs = 0V) or (Vgs < Vt) and also drain
to source potential Vds = 0. With an insufficient voltage on the gate to establish the channel region as
N-type, there will be no conduction between the source and drain. Since there is no conducting
channel, there is no current drawn, i.e. Ids = 0, and the device is said to be in the cut-off region. This
is shown in the Figure 1.7 (a).
A positive Vds reverse biases the drain substrate junction, hence the depletion region around the
drain widens, and since the drain is adjacent to the gate edge, the depletion region widens in the
channel. This is shown in Figure 1.7 (c). This results in flow of electron from source to drain
resulting in current Ids.. The device is said to operate in linear region during this phase. Further
increase in Vds, increases the reverse bias on the drain substrate junction in contact with the inversion
layer which causes inversion layer density to decrease. This is shown in Figure 1.7 (d). The point at
which the inversion layer density becomes very small (nearly zero) at the drain end is termed pinch-
off. The value of Vds at pinch-off is denoted as Vds,sat. This is termed as saturation region for the
MOS device. Diffusion current completes the path from source to drain in this case, causing the
channel to exhibit a high resistance and behaves as a constant current source.
ID > 0 ID > 0
n+ n+ n+ n+
P Substrate P Substrate
Body Body
Figure 1.7: (c) Linear Region. (d) Saturation Region
The MOSFET ID versus VDS characteristics (V-I Characteristics) is shown in the Figure 1.8. For VGS
< Vt, ID = 0 and device is in cut-off region. As VDS increases at a fixed VGS, ID increases in the linear
region due to the increased lateral field, but at a decreasing rate since the inversion layer density is
decreasing. Once pinch-off is reached, further increase in VDS results in increase in ID; due to the
formation of the high field region which is very small. The device starts in linear region, and moves
into saturation region at higher VDS.
Unit -1 IC Technologies, MOS & Bi CMOS Circuits
NMOS FABRICATION
The following description explains the basic steps used in the process of fabrication.
(a) The fabrication process starts with the oxidation of the silicon substrate.
It is shown in the Figure 1.9 (a).
(b) A relatively thick silicon dioxide layer, also called field oxide, is created on the surface of the
substrate. This is shown in the Figure 1.9 (b).
(c) Then, the field oxide is selectively etched to expose the silicon surface on which the MOS
transistor will be created. This is indicated in the Figure 1.9 (c).
(d) This is followed by covering the surface of substrate with a thin, high-quality oxide layer, which
will eventually form the gate oxide of the
MOS transistor as illustrated in Figure 1.9 (d).
(e) On top of the thin oxide, a layer of polysilicon (polycrystalline silicon) is deposited as is shown in
the Figure 1.9 (e). Polysilicon is used both as gate electrode material for MOS transistors and also as
an interconnect medium in silicon integrated circuits. Undoped polysilicon has relatively high
resistivity. The resistivity of polysilicon can be reduced, however, by doping it with impurity atoms.
(f) After deposition, the polysilicon layer is patterned and etched to form the interconnects and the
MOS transistor gates. This is shown in Figure 1.9 (f).
(g) The thin gate oxide not covered by polysilicon is also etched along, which exposes the bare
silicon surface on which the source and drain junctions are to be formed (Figure 1.9 (g)).
(h) The entire silicon surface is then doped with high concentration of impurities, either through
diffusion or ion implantation (in this case with donor atoms to produce n-type doping). Diffusion is
achieved by heating the wafer to a high temperature and passing the gas containing desired impurities
over the surface. Figure 1.9 (h) shows that the doping penetrates the exposed areas on the silicon
surface, ultimately creating two n-type regions (source and drain junctions) in the p-type substrate.
The impurity doping also penetrates the polysilicon on the surface, reducing its resistivity.
(i) Once the source and drain regions are completed, the entire surface is again covered with an
insulating layer of silicon dioxide, as shown in
Figure 1.9 (i).(j) The insulating oxide layer is then patterned in order to provide contact windows for
the drain and source junctions, as illustrated in Figure 1.9 (j).
Unit -1 IC Technologies, MOS & Bi CMOS Circuits
CMOS FABRICATION:
The fabrication of CMOS can be done by following the below shown twenty steps, by which CMOS
can be obtained by integrating both the NMOS and PMOS transistors on the same chip substrate. For
integrating these NMOS and PMOS devices on the same chip, special regions called as wells or tubs
are required in which semiconductor type and substrate type are opposite to each other.
Unit -1 IC Technologies, MOS & Bi CMOS Circuits
N-Well Process
Step1: Substrate
Step2: Oxidation
The oxidation process is done by using high-purity oxygen and hydrogen, which are exposed in an
oxidation furnace approximately at 1000 degree centigrade.
Step3: Photoresist
A light-sensitive polymer that softens whenever exposed to light is called as Photoresist layer.
It is formed.
Step4: Masking
A part of the photoresist layer is removed by treating the wafer with the basic or acidic solutio n.
The SiO2 oxidation layer is removed through the open area made by the removal of photoresist using
hydrofluoric acid.
The entire photoresist layer is stripped off, as shown in the below figure.
Chemical Vapor Deposition (CVD) process is used to deposit a very thin layer of gate oxide.
Step11: Removing the layer barring a small area for the Gates
Except the two small regions required for forming the Gates of NMOS and PMOS, the remaining
layer is stripped off.
Next, an oxidation layer is formed on this layer with two small regions for the formation of the gate
terminals of NMOS and PMOS.
By using the masking process small gaps are made for the purpose of N -diffusion.
The n-type (n+) dopants are diffused or ion implanted, and the three n+ are formed for the formation
of the terminals of NMOS.
Step15: P-diffusion
Similar to the above N-diffusion process, the P-diffusion regions are diffused to form the terminals of
the PMOS.
A thick-field oxide is formed in all regions except the terminals of the PMOS and NMOS.
Step17: Metallization
Step19: Terminals
The terminals of the PMOS and NMOS are made from respective gaps.
Step20: Assigning the names of the terminals of the NMOS and PMOS
Unit -1 IC Technologies, MOS & Bi CMOS Circuits
Among all the fabrication processes of the CMOS, N-well process is mostly used for the fabrication
of the CMOS. P-well process is almost similar to the N-well. But the only difference in p-well
process is that it consists of a main N-substrate and, thus, P-wells itself acts as substrate for the N-
devices.
In this process, separate optimization of the n-type and p-type transistors will be provided. The
independent optimization of Vt, body effect and gain of the P-devices, N-devices can be made
possible with this process.
Different steps of the fabrication of the CMOS using the twintub process are as follows:
Lightly doped n+ or p+ substrate is taken and, to protect the latch up, epitaxial layer is used.
The high-purity controlled thickness of the layers of silicon are grown with exact dopant
concentrations.
The dopant and its concentration in Silicon are used to determine electrical properties.
Formation of the tub
Thin oxide construction
Unit -1 IC Technologies, MOS & Bi CMOS Circuits
The SOI CMOS process is considerably more costly than the standard p & n-well CMOS process.
Yet the improvements of device performance and the absence of latch-up problems can justify its
use, especially for deep-sub-micron devices.
Unit -1 IC Technologies, MOS & Bi CMOS Circuits
The boundary of the saturation/non-saturation bias states is a point seen for each curve in the graph as
the intersection of the straight line of the saturated region with the quadratic curve of the non-
saturated region. This intersection point occurs at the channel pinch off voltage called VDSAT. The
diamond symbol marks the pinch-off voltage VDSAT for each value of VGS. VDSAT is defined as
the minimum drain-source voltage that is required to keep the transistor in saturation for a given VGS
.In the non-saturated state, the drain current initially increases almost linearly from the origin before
bending in a parabolic response. Thus the name ohmic or linear for the non- saturated region.
The drain current in saturation is virtually independent of VDS and the transistor acts as a current
Unit -1 IC Technologies, MOS & Bi CMOS Circuits
source. This is because there is no carrier inversion at the drain region of the channel. Carriers are
pulled into the high electric field of the drain/substrate pn junction and ejected out of the drain
terminal.
Non-saturated Region :
Let us consider the Id vs Vd relationships in the non-saturated region .The charge induced in the
channel due to due to the voltage difference between the gate and the channel, Vgs (assuming
substrate connected to source). The voltage along the channel varies linearly with distance X from the
source due to the IR drop in the channel .In the non-saturated state the average value is Vds/2. Also
the effective gate voltage Vg = Vgs – Vt where Vt, is the threshold voltage needed to invert the
charge under the gate and establish the channel.
Hence the induced charge is Qc = Eg εins εoW. L
Where
Eg = average electric field gate to channel
εins = relative permittivity of insulation between gate and channel εo=permittivity
Unit -1 IC Technologies, MOS & Bi CMOS Circuits
Hence we can write another alternative form for the drain current as
Some time it is also convenient to use gate –capacitance per unit area ,Cg So,the drain current is
This is the relation between drain current and drain-source voltage in non-saturated region.
Saturated Region
Saturation begins when Vds = Vgs - V, since at this point the IR drop in the channel equals the
effective gate to channel voltage at the drain and we may assume that the current remains fairly
constant as Vds increases further. Thus
or
The expressions derived above for Ids hold for both enhancement and depletion mode devices. Here
the threshold voltage for the nMOS depletion mode device (denoted as Vtd) is negative.
Unit -1 IC Technologies, MOS & Bi CMOS Circuits
where QD = the charge per unit area in the depletion layer below the oxide Qss = charge density at
Si: SiO2 interface
Co =Capacitance per unit area.
Φns = work function difference between gate and Si
ΦfN = Fermi level potential between inverted surface and bulk Si
For polynomial gate and silicon substrate, the value of Φns is negative but negligible and the
magnitude and sign of Vt are thus determined by balancing the other terms in the equation. To
evaluate the Vt the other terms are determined as below.
Body Effect :
Generally while studying the MOS transistors it is treated as a three terminal device. But, the body of
the transistor is also an implicit terminal which helps to understand the characteristics of the
transistor. Considering the body of the MOS transistor as a terminal is known as the body effect. The
potential difference between the source and the body (Vsb) affects the threshold
Unit -1 IC Technologies, MOS & Bi CMOS Circuits
voltage of the transistor. In many situations, this Body Effect is relatively insignificant, so we can
(unless otherwise stated) ignore the Body Effect. But it is not always insignificant, in some cases it
can have a tremendous impact on MOSFET circuit performance.
raised. Change in Vt is given by ΔVt = γ.(Vsb)1/2 where γ is a constant which depends on substrate
doping so that the more lightly doped the substrate, the smaller will be the body effect
The threshold voltage can be written as
A simple inverter circuit can be constructed using a transistor with source connected to ground and a
load resistor of connected from the drain to the positive supply rail VDD· The output is taken from
the drain and the input applied between gate and ground .
But, during the fabrication resistors are not conveniently produced on the silicon substrate and even
small values of resistors occupy excessively large areas .Hence some other form of load resistance is
used. A more convenient way to solve this problem is to use a depletion mode transistor as the load,
as shown in Fig. below.
Vgs = 0 depletion mode characteristic curve is superimposed on the family of curves for the
enhancement mode device and from the graph it can be seen that , maximum voltage across the
enhancement mode device corresponds to minimum voltage across the depletion mode transistor.
From the graph it is clear that as Vin(=Vgs p.d. transistor) exceeds the Pulldown threshold voltage
current begins to flow. The output voltage Vout thus decreases and the subsequent increases in Vin
will cause the Pull down transistor to come out of saturation and become resistive.
CMOS Inverter:
The inverter is the very important part of all digital designs. Once its operation and properties are
clearly understood, Complex structures like NAND gates, adders, multipliers, and microprocessors
can also be easily done. The electrical behavior of these complex circuits can be almost completely
derived by extrapolating the results obtained for inverters. As shown in the diagram below the CMOS
transistor is designed using p-MOS and n-MOS transistors.
Unit -1 IC Technologies, MOS & Bi CMOS Circuits
In the inverter circuit ,if the input is high .the lower n-MOS device closes to discharge the capacitive
load .Similarly ,if the input is low,the top p-MOS device is turned on to charge the capacitive load
.At no time both the devices are on ,which prevents the DC current flowing from positive power
supply to ground. Qualitatively this circuit acts like the switching circuit, since the p-channel
transistor has exactly the opposite characteristics of the n-channel transistor. In the transition region
both transistors are saturated and the circuit operates with a large voltage gain. The C-MOS transfer
characteristic is shown in the below graph.
Considering the static conditions first, it may be Seen that in region 1 for which Vi,. = logic 0, we
have the p-transistor fully turned on while the n-transistor is fully turned off. Thus no current flows
through the inverter and the output is directly connected to VDD through the p-transistor.
Hence the output voltage is logic 1 . In region 5 , Vin = logic 1 and the n-transistor is fully on while
the p-transistor is fully off. So, no current flows and logic 0 appears at the output.
Unit -1 IC Technologies, MOS & Bi CMOS Circuits
In region 2 the input voltage has increased to a level which just exceeds the threshold voltage of the
n-transistor. The n-transistor conducts and has a large voltage between source and drain; so it is in
saturation. The p-transistor is also conducting but with only a small voltage across it, it operates in
the unsaturated resistive region. A small current now flows through the inverter from VDD to VSS. If
we wish to analyze the behavior in this region, we equate the p-device resistive region current with
the n-device saturation current and thus obtain the voltage and current relationships.
Region 4 is similar to region 2 but with the roles of the p- and n-transistors reversed.However, the
current magnitudes in regions 2 and 4 are small and most of the energy consumed in switching from
one state to the other is due to the larger current which flows in region 3.
Region 3 is the region in which the inverter exhibits gain and in which both transistors are in
saturation.
The currents in each device must be the same ,since the transistors are in series. So,we can write that
Since both transistors are in saturation, they act as current sources so that the equivalent circuit in this
region is two current sources in series between VDD and Vss with the output voltage coming from
their common point. The region is inherently unstable in consequence and the changeover from one
logic level to the other is rapid.
Determination of Pull-up to Pull –Down Ratio (Zp.u}Zp.d.)for an nMOS Inverter driven by
another nMOS Inverter :
Let us consider the arrangement shown in Fig.(a). in which an inverter is driven from the output of
another similar inverter. Consider the depletion mode transistor for which Vgs = 0 under all
conditions, and also assume that in order to cascade inverters without degradation the condition
Unit -1 IC Technologies, MOS & Bi CMOS Circuits
where Wp.d , Lp.d , Wp.u. and Lp.u are the widths and lengths of the pull-down and pull-up
transistors respectively.
So,we can write that
Unit -1 IC Technologies, MOS & Bi CMOS Circuits
Here
So,we get
This is the ratio for pull-up to pull down ratio for an inverter directly driven by another inverter.
Pull -Up to Pull-Down ratio for an nMOS Inverter driven through one or more Pass
Transistors
Let us consider an arrangement in which the input to inverter 2 comes from the output of inverter 1
Unit -1 IC Technologies, MOS & Bi CMOS Circuits
but passes through one or more nMOS transistors as shown in Fig. below (These transistors are called
pass transistors).
The connection of pass transistors in series will degrade the logic 1 level / into inverter 2 so that the
output will not be a proper logic 0 level. The critical condition is , when point A is at 0 volts and B is
thus at VDD. but the voltage into inverter 2at point C is now reduced from VDD by the threshold
voltage of the series pass transistor. With all pass transistor gates connected to VDD there is a loss of
Vtp, however many are connected in series, since no static current flows through them and there can
be no voltage drop in the channels. Therefore, the input voltage to inverter 2 is
Vin2 = VDD- Vtp where Vtp = threshold voltage for a pass transistor.
Let us consider the inverter 1 shown in Fig.(a) with input = VDD· If the input is at VDD , then the
pull-down transistor T2 is conducting but with a low voltage across it; therefore, it is in its resistive
region represented by R1 in Fig.(a) below. Meanwhile, the pull up transistor T1 is in saturation and is
represented as a current source.
For the pull down transistor
So,
Let us now consider the inverter 2 Fig.b .when input = VDD- Vtp.
Unit -1 IC Technologies, MOS & Bi CMOS Circuits
Whence,
If inverter 2 is to have the same output voltage under these conditions then Vout1 = Vout2. That is
I1R1=I2R2 , therefore
Therefore
Unit -1 IC Technologies, MOS & Bi CMOS Circuits
nMOS depletion mode transistor pull-up : This arrangement consists of a depletion mode
transistor as pull-up. The arrangement and the transfer characteristic are shown below.In this type
of arrangement we observe
(a) Dissipation is high , since rail to rail current flows when Vin = logical 1.
(b) Switching of output from 1 to 0 begins when Vin exceeds Vt, of pull-down device.
Unit -1 IC Technologies, MOS & Bi CMOS Circuits
When input, Vin, is high (VDD), the NMOS transistor ( M1), turns on, causing Q1 to conduct,while
M2 and Q2 are off, as shown in figure (b) . Hence , a low (GND) voltage is translated to the output
Vout. On the other hand, when the input is low, the M2 and Q2 turns on, while M1and Q1 turns off,
resulting to a high output level at the output as shown in Fig.(b).
In steady-state operation, Q1 and Q2 never turns on or off simultaneously, resulting to a lower power
consumption. This leads to a push-pull bipolar output stage. Transistors M1and M2, on the other
hand, works as a phase-splitter, which results to a higher input impedance.
The impedances Z2 and Z1 are used to bias the base-emitter junction of the bipolar transistor and to
ensure that base charge is removed when the transistors turn off. For example when the input voltage
makes a high-to-low transition, M1 turns off first. To turn off Q1, the base charge must be removed,
which can be achieved by Z1.With this effect, transition time reduces. However,
Unit -1 IC Technologies, MOS & Bi CMOS Circuits
there exists a short time when both Q1 and Q2 are on, making a direct path from the supply
(VDD) to the ground. This results to a current spike that is large and has a detrimental effect on
both the noise and power consumption, which makes the turning off of the bipolar transistor
fast .
Comparison of BiCMOS and C-MOS technologies
The BiCMOS gates perform in the same manner as the CMOS inverter in terms of power
consumption, because both gates display almost no static power consumption.
When comparing BiCMOS and CMOS in driving small capacitive loads, their performance are
comparable, however, making BiCMOS consume more power than CMOS. On the other hand,
driving larger capacitive loads makes BiCMOS in the advantage of consuming less power than
CMOS, because the construction of CMOS inverter chains are needed to drive large capacitance
loads, which is not needed in BiCMOS.
The BiCMOS inverter exhibits a substantial speed advantage over CMOS inverters, especially
when driving large capacitive loads. This is due to the bipolar transistor’s capability of
effectively multiplying its current.
For very low capacitive loads, the CMOS gate is faster than its BiCMOS counterpart due to
small values of Cint. This makes BiCMOS ineffective when it comes to the implementation of
internal gates for logic structures such as ALUs, where associated load capacitances are small.
BiCMOS devices have speed degradation in the low supply voltage region and also BiCMOS is
having greater manufacturing complexity than CMOS.
41
Unit -1 IC Technologies, MOS & Bi CMOS Circuits
Assignment Questions:
42
UNIT II
• MOS Layers
• Stick Diagrams
• Limitations of Scaling.
Unit-2 VLSI Circuit Design Processes
2
Unit-2 VLSI Circuit Design Processes
3
Unit-2 VLSI Circuit Design Processes
MOS LAYERS
MOS design is aimed at turning a specification into masks for processing silicon to meet the
specification. We have seen that MOS circuits are formed on four basic layers
• N-diffusion
• P-diffusion
• Poly Si
• Metal
which are isolated from one another by thick or thin (thinox) silicon silicon dioxide insulating
layers. The thin oxide (thinox) mask region includes n-diffusion, p-diffusion, and transistor
channels. Polysilicon and thinox regions interact so that a transistor is formed where they cross
one another.
STICK DIAGRAMS
A stick diagram is a diagrammatic representation of a chip layout that helps to abstract a model
for design of full layout from traditional transistor schematic. Stick diagrams are used to convey
the layer information with the help of a color code.
“A stick diagram is a cartoon of a layout.”
The designer draws a freehand sketch of a layout, using colored lines to represent the various
process layers such as diffusion, metal and polysilicon. Where polysilicon crosses diffusion,
transistors are created and where metal wires join diffusion or polysilicon, contacts are formed.
For example, in the case of nMOS design,
• Green color is used for n-diffusion
• Red for polysilicon
• Blue for metal
• Yellow for implant, and black for contact areas.
Monochrome encoding is also used in stick diagrams to represent the layer information.
4
Unit-2 VLSI Circuit Design Processes
NMOS ENCODING
5
Unit-2 VLSI Circuit Design Processes
CMOS ENCODING
6
Unit-2 VLSI Circuit Design Processes
Rule 1:
When two or more ‘sticks’ of the same type cross or touch each other that represents
electrical contact.
Rule 2:
When two or more “sticks” of different type cross or touch each other there is no electrical
contact. (If electrical contact is needed we have to show the connection explicitly)
7
Unit-2 VLSI Circuit Design Processes
Rule 3:
Rule 4:
In CMOS a demarcation line is drawn to avoid touching of p-diff with n-diff. All PMOS must lie
on one side of the line and all NMOS will have to be on the other side.
8
Unit-2 VLSI Circuit Design Processes
To understand the design rules for nMOS design style , let us consider a single metal, single
✓ implant (yellow);
A transistor is formed wherever poly. crosses n-diff. (red over green) and all diffusion wires
(interconnections) are n-type (green).When starting a layout, the first step normally taken is to
draw the metal (blue) VDD and GND rails in parallel allowing enough space between them for the
other circuit elements which will be required. Next, thinox (green) paths may be drawn between
the rails for inverters and inverter based logic as shown in Fig. below. Inverters and inverter-
based logic comprise a pull-up structure, usually a depletion mode transistor, connected from the
output point to VDD and a pull down structure of enhancement mode transistors suitably
interconnected between the output point and GND. This is illustrated in the Fig.(b). remembering
that poly. (red) crosses thinox (green)wherever transistors are required. One should consider the
implants (yellow) for depletion mode transistors and also consider the length to width (L:W)
ratio for each transistor. These ratios are important particularly in nMOS and nMOS- like
circuits.
9
Unit-2 VLSI Circuit Design Processes
10
Unit-2 VLSI Circuit Design Processes
Diffusion paths must not cross the demarcation line and n-diffusion and p-diffusion wires must
not join. The 'n' and 'p' features are normally joined by metal where a connection is needed. Their
geometry will appear when the stick diagram is translated to a mask layout. However, one must not forget
to place crosses on VDD and Vss rails to represent the substrate and p-well connection respectively. The
design style is explained by taking the example the design of a single bit shift register. The design begins
with the drawing of the VDD and Vss rails in parallel and in metal and the creation of an (imaginary)
demarcation line in-between, as shown in Fig.below. The n-transistors are then placed below this line and
thus close to Vss, while p-transistors are placed above the line and below VDD In both cases, the
transistors are conveniently placed with their diffusion paths parallel to the rails (horizontal in the
diagram) as shown in Fig.(b). A similar approach can be taken with transistors in symbolic form.
11
Unit-2 VLSI Circuit Design Processes
The n- along with the p-transistors are interconnected to the rails using the metal and
connect as Shown in Fig.(d). It must be remembered that only metal and poly-silicon can cross
the demarcation line but with that restriction, wires can run-in diffusion also. Finally, the
remaining interconnections are made as appropriate and the control signals and data inputs are
added as shown in the Fig.(d).
12
Unit-2 VLSI Circuit Design Processes
Stick Diagrams:
13
Unit-2 VLSI Circuit Design Processes
CMOS Inverter
14
Unit-2 VLSI Circuit Design Processes
Contd….
15
Unit-2 VLSI Circuit Design Processes
• Via problems:
Via may not be cut all the way through.
16
Unit-2 VLSI Circuit Design Processes
17
Unit-2 VLSI Circuit Design Processes
18
Unit-2 VLSI Circuit Design Processes
The fundamental unity in the definition of a set of design rules is the minimum line width .It
stands for the minimum mask dimension that can be safely transferred to the semiconductor
material .Even for the same minimum dimension, design rules tend to differ from company to
company, and from process to process. Now, CAD tools allow designs to migrate between
compatible processes.
19
Unit-2 VLSI Circuit Design Processes
20
Unit-2 VLSI Circuit Design Processes
21
Unit-2 VLSI Circuit Design Processes
22
Unit-2 VLSI Circuit Design Processes
CONTACT CUTS
When making contacts between poly-silicon and diffusion in nMOS circuits it should be
remembered that there are three possible approaches--poly. to metal then metal to diff., or
aburied contact poly. to diff. , or a butting contact (poly. to diff. using metal). Among the three
the latter two, the buried contact is the most widely used, because of advantage in space and a
reliable contact. At one time butting contacts were widely used , but now a days they are
superseded by buried contacts.
In CMOS designs, poly. to diff. contacts are always made via metal. A simple process is
followed for making connections between metal and either of the other two layers (as in Fig.a),
The 2λ. x 2λ. contact cut indicates an area in which the oxide is to be removed down to the
underlying polysilicon or diffusion surface. When deposition of the metal layer takes place the
metal is deposited through the contact cut areas onto the underlying area so that contact is made
between the layers.
The process is more complex for connecting diffusion to poly-silicon using the butting
contact approach (Fig.b), In effect, a 2λ. x 2λ contact cut is made down to each of the layers to
be joined. The layers are butted together in such a way that these two contact cuts become
contiguous. Since the poly-silicon and diffusion outlines overlap and thin oxide under poly
silicon acts as a mask in the diffusion process, the poly-silicon and diffusion layers are also
butted together. The contact between the two butting layers is then made by a metal overlay as
shown in the Fig.
23
Unit-2 VLSI Circuit Design Processes
In buried contact basically, layers are joined over a 2λ. x 2λ. area with the buried
contact cut extending by 1λ, in all directions around the contact area except that the contact cut
extension is increased to 2λ. in diffusion paths leaving the contact area. This helps to avoid the
formation of unwanted transistors. So this buried contact approach is simpler when compared to
others. The, poly-silicon is deposited directly on the underlying crystalline wafer. When
diffusion takes place, impurities will diffuse into the poly-silicon as well as into the diffusion
region within the contact area. Thus a satisfactory connection between poly-silicon and diffusion
is ensured. Buried contacts can be smaller in area than their butting contact counterparts and,
since they use no metal layer, they are subject to fewer design rule restrictions in a layout.
The CMOS fabrication process is more complex than nMOS fabrication. In a CMOS
process, there are nearly 100 actual set of industrial design rules. The additional rules are
concerned with those features unique to p-well CMOS, such as the p-well and p+ mask and the
special 'substrate contacts. The p-well rules are shown in the diagram below
In the diagram above each of the arrangements can be merged into single split contacts.
25
Unit-2 VLSI Circuit Design Processes
From the above diagram it is also clear that split contacts may also be made with separate cuts.
The CMOS rules are designed based on the extensions of the Mead and Conway
concepts and also by excluding the butting and buried contacts the new rules for CMOS design
are formed. These rules for CMOS design are implemented in the above diagrams.
26
Unit-2 VLSI Circuit Design Processes
27
Unit-2 VLSI Circuit Design Processes
28
Unit-2 VLSI Circuit Design Processes
29
Unit-2 VLSI Circuit Design Processes
30
Unit-2 VLSI Circuit Design Processes
31
Unit-2 VLSI Circuit Design Processes
32
Unit-2 VLSI Circuit Design Processes
33
Unit-2 VLSI Circuit Design Processes
34
Unit-2 VLSI Circuit Design Processes
35
Unit-2 VLSI Circuit Design Processes
CURRENT DENSITY J:
36
Unit-2 VLSI Circuit Design Processes
Limitations of Scaling:
37
Unit-2 VLSI Circuit Design Processes
38
Unit-2 VLSI Circuit Design Processes
39
Unit-2 VLSI Circuit Design Processes
40
Unit-2 VLSI Circuit Design Processes
Assignment questions:
1. Draw the circuit diagram; stick diagram and layout for CMOS inverter.
2. Explain about the various layout design rules.
3. Draw the static CMOS logic circuit for the following expression
1. i) Y= (ABCD)′ ii) Y= [D(A+BC)]′
4. Explain in detail about the scaling concept in VLSI circuit Design.
5. Draw the Layout Diagrams for NAND Gate using nMOS..
6. Explain λ-based Design Rules in VLSI circuit Design.
7. Draw the Layout Diagrams for CMOS Inverter.
8. Discuss about the stick diagrams and their corresponding mask layout examples
9. Draw the stick diagram of p-well CMOS inverter and explain the process.
10. Explain about the 2 μm CMOS Design rules and discuss with a layout example.
11. Draw and explain the layout for CMOS 2-input NAND gate.
12. Draw the flow chart of VLSI Design flow and explain the operation of each step in detail.
13. Draw the stick diagram for three input AND gate.
14. What is the purpose of design rule? What is the purpose of stick diagram? What are the
different approaches for describing the design rule? Give three approaches for making
contacts between poly silicon and discussion in NMOS circuit.
41
UNIT III
Switch logic
MOS
Inverter Delays
2
Unit-3 Gate level design & Basic circuit concepts
Design Procedure:
3
Unit-3 Gate level design & Basic circuit concepts
Examples:
4
Unit-3 Gate level design & Basic circuit concepts
1.
5
Unit-3 Gate level design & Basic circuit concepts
2.
6
Unit-3 Gate level design & Basic circuit concepts
Complex Gates:
7
Unit-3 Gate level design & Basic circuit concepts
A transmission gate is a essentially a switch that connects two points. In order to pass 0’s
and 1’s equally well, a pair of transistors (one N-Channel and one P-Channel) is used as shown
below:
The top transistor passes x when it is 1 and the bottom transistor passes x when it is 0
8
Unit-3 Gate level design & Basic circuit concepts
This is the reason that N-Channel transistors are used in the pull-down network and P-Channel in
the pull-up network of a CMOS gate. Otherwise the noise margin would be significantly
reduced.
Tristate gates:
wasted.
9
Unit-3 Gate level design & Basic circuit concepts
MUX
This logic looks into enhancing the speed of the pull up device by precharging the output
node to Vdd. Hence we need to split the working of the device into precharge and evaluate stage
for which we need a clock. Hence it is called as dynamic logic. The output node is precharged to
Vdd by the pmos and is discharged conditionally through the nmos. Alternatively you can also
have a p block and precharge the n transistor to Vss. When the clock is low the precharge phase
occurs. The path to Vss is closed by the nmos i.e. the ground switch. The pull up time is
10
Unit-3 Gate level design & Basic circuit concepts
improved because of the active pmos which is already precharged. But the pull down time
increases because of the ground switch.
There are a few problems associated with the design, like
Inputs have to change during the precharge stage and must be stable during the
evaluate. If this condition cannot occur then charge redistribution corrupts the output
node.
A simple single dynamic logic cannot be cascaded. During the evaluate phase the first
gate will conditionally discharge but by the time the second gate evaluates, there is going
to be a finite delay. By then the first gate may precharge.
Merits and Demerits:
11
Unit-3 Gate level design & Basic circuit concepts
Domino logic uses only non-inverting gates, making it an incomplete log family. To achieve inverted
logic, a separate inverting path running in parallel with the non inverted one must be designed.
12
Unit-3 Gate level design & Basic circuit concepts
The inverter that uses a p-device pull-up or loads that has its gate permanently ground.
An n-device pull-down or driver is driven with the input signal. This roughly equivalent to use of
a depletion load is NMOS technology and is thus called 'Pseudo-NMOS'. The circuit is used in a
variety of CMOS logic circuits.
13
Unit-3 Gate level design & Basic circuit concepts
The sheet resistance is a measure of resistance of thin films that have a uniform thickness.
It is commonly used to characterize materials made by semiconductor doping, metal deposition,
resistive paste printing, and glass coating.
Example of these processes are: doped semiconductor regions (eg: silicon or polysilicon)
and resistors.
Model:
14
Unit-3 Gate level design & Basic circuit concepts
15
Unit-3 Gate level design & Basic circuit concepts
16
Unit-3 Gate level design & Basic circuit concepts
17
Unit-3 Gate level design & Basic circuit concepts
18
Unit-3 Gate level design & Basic circuit concepts
19
Unit-3 Gate level design & Basic circuit concepts
Inverter Delays:
20
Unit-3 Gate level design & Basic circuit concepts
21
Unit-3 Gate level design & Basic circuit concepts
• Fan-Out (FO)= Number of gate inputs which are driven by a particular gate output
• The circuit delay of a gate is a function of both the Fan-In and the Fan-Out.
= tinternal-r + k toutput-r
22
Unit-3 Gate level design & Basic circuit concepts
Summary
23
Unit-3 Gate level design & Basic circuit concepts
Assignment Questions:
1. Describe the following:
a) Pseudo-nMOS Logic
b) Domino Logic.
2. Discuss about the logics implemented in gate level design and explain the switch logic
implementation for a four way multiplexer.
3. Describe about the methods for driving large capacitive loads.
4. Describe about the choice of fan – in and fan – out selection in gate level design.
5. What are the alternate gate circuits available? Explain any one of item with suitable
sketch by taking NAND gate as an example.
6. Explain the Transmission gate and Tristate inverter logic.
7. Describe the nMOS and CMOS inverter pair delays.
24
Code No: 126EN
R13
JAWAHARLAL NEHRU TECHNOLOGICAL UNIVERSITY HYDERABAD
B.Tech III Year II Semester Examinations, May - 2016
VLSI DESIGN
(Electronics and Communication Engineering)
PART - B
(50 Marks)
2. Draw the fabrication steps of CMOS transistor and explain its operation in detail. [10]
OR
3. Draw the fabrication steps of NMOS transistor and explain its operation in detail. [10]
4.a) Draw the flow chart of VLSI Design flow and explain the operation of each step in
detail.
b) Draw the stick diagram for three input AND gate. [6+4]
OR
5. What is the purpose of design rule? What is the purpose of stick diagram? What are the
different approaches for describing the design rule? Give three approaches for making
contacts between poly silicon and discussion in NMOS circuit. [10]
6.a) Draw and explain fan in and fan out characteristics of different CMOS design
technologies.
b) Explain different wiring capacitance used in Gate level design with example. [5+5]
OR
7. What are the alternate gate circuits available? Explain any one of item with suitable
sketch by taking NAND gate as an example. [10]
www.ManaResults.co.in
8.a) Draw the basic circuit diagram of static RAM and explain its operation.
b) Draw the basic block diagram of 4-bit adder and explain its operation in detail. [5+5]
OR
9.a) Explain the CMOS system design based on the I/O cells with suitable example.
b) Design a four bit parity generator using only XOR gates and draw the Schematic of it.
[5+5]
10.a) Why the chip testing is needed? At what levels testing a chip can occur?
b) What is the drawback of serial scan? How to overcome this? [5+5]
OR
11.a) Briefly Explain different parameters influencing low power design in detail.
b) What is sequential fault grading? Explain how it is analyzed. [5+5]
---ooOoo---
www.ManaResults.co.in
Code No: 126EN
R13
JAWAHARLAL NEHRU TECHNOLOGICAL UNIVERSITY HYDERABAD
B. Tech III Year II Semester Examinations, May - 2017
VLSI DESIGN
(Common to ECE, ETM)
Time: 3 hours Max. Marks: 75
PART - A
(25 Marks)
1.a) What are the advantages of BiCMOS process compare with the CMOS. [2]
b) List the fabrication procedures for IC Technologies. [3]
c) Draw the VLSI Design Flow. [2]
d) Draw the stick diagram for two inputs NOR gate. [3]
e) What is switch logic? [2]
f) What are the issues involved in driving large capacitive loads in VLSI circuits. [3]
g) Design a 2-bit Parity generator. [2]
h) What is Booth’s algorithm? [3]
i) Write the Comparison between FPGA and CPLD. [2]
j) What type of faults can be reduced by improving layout design? [3]
PART - B
(50 Marks)
2.a) Discuss the Basic Electrical Properties of MOS and BiCMOS Circuits.
b) Derive the expression for estimation of Pull-Up to Pull-Down ratio of an n-MOS
inverter driven by another n-MOS inverter. [5+5]
OR
3.a) Derive the relationship between Ids and Vds
b) Derive the expression for transfer characteristics of CMOS Inverter. [5+5]
4.a) Explain in detail about the scaling concept in VLSI circuit Design.
b) Draw the Layout Diagrams for NAND Gate using nMOS. [5+5]
OR
5.a) Explain λ-based Design Rules in VLSI circuit Design.
b) Draw the Layout Diagrams for CMOS Inverter. [5+5]
JJ
a) Pseudo-nMOS Logic
b) Domino Logic.
www.ManaResults.co.in
[5+5]
8.a) Draw the schematic and logic diagram for a single bit adder and explain its operation
with truth table.
b) With neat circuit diagram, explain the operation of Barrel shifter. [5+5]
OR
9.a) Explain about Serial access memories.
b) Explain about design of an ALU subsystem in brief. [5+5]
---ooOoo---
www.ManaResults.co.in
Code No: 126EN R13
JAWAHARLAL NEHRU TECHNOLOGICAL UNIVERSITY HYDERABAD
B. Tech III Year II Semester Examinations, October/November - 2016
VLSI DESIGN
(Electronics and Communication Engineering)
Time: 3 hours Max. Marks: 75
PART - A
(25 Marks)
PART - B
(50 Marks)
2.a) Write about BiCMOS fabrication in a n-well process with a diagram.
b) Distinguish between Bipolar and CMOS devices technologies in brief. [5+5]
OR
3.a) Mention about the BICMOS Inverters and alternative BICMOS Inverters.
b) Determine the pull-up to pull down ratio for NMOS inverter driven by another NMOS
Inverter. [5+5]
4.a) Discuss about the stick diagrams and their corresponding mask layout examples.
b) Draw the stick diagram of p-well CMOS inverter and explain the process. [5+5]
OR
5.a) Explain about the 2 μm CMOS Design rules and discuss with a layout example.
b) Draw and explain the layout for CMOS 2-input NAND gate. [5+5]
6. Discuss about the logics implemented in gate level design and explain the switch logic
implementation for a four way multiplexer. [10]
OR
7.a) Describe about the methods for driving large capacitive loads.
b) Describe about the choice of fan – in and fan – out selection in gate level design. [5+5]
WWW.MANARESULTS.CO.IN
8.a) Design a shift register with the dynamic latch operated by a two-phase clock.
b) Explain the working principle of Ripple carry adder using Transmission Gates. [5+5]
OR
9.a) Explain about the Wallace tree multiplication and its design issues.
b) Draw the circuit diagram of four transistor DRAM cell with storage nodes. [5+5]
---ooOoo---
WWW.MANARESULTS.CO.IN
Code No: 126EN R13
JAWAHARLAL NEHRU TECHNOLOGICAL UNIVERSITY HYDERABAD
B. Tech III Year II Semester Examinations, December - 2017
VLSI DESIGN
(Common to ECE, ETM)
Time: 3 hours Max. Marks: 75
PART – A
(25 Marks)
PART – B
(50 Marks)
4. Draw the circuit diagram, stick diagram and layout for CMOS inverter. [10]
OR
5.a) Explain about the various layout design rules.
b) Draw the static CMOS logic circuit for the following expression
i) Y= (ABCD)′
ii) Y= [D(A+BC)]′ [5+5]
WWW.MANARESULTS.CO.IN
8.a) Explain the operation of a basic 4 bit adder.
b) Explain the operation of booth multiplication with suitable example. [5+5]
OR
9.a) Design a 1:16 demultiplexer using 1:8 demultiplexers.
b) Draw the structure of a 4×4 static RAM and explain it’s operation. [5+5]
10.a) Discuss any two types of programming technology used in FPGA design.
b) Explain ATPG fault models. [5+5]
OR
11.a) What is programmable devices? How it differs from ROM?
b) Explain fault models of VLSI Design. [5+5]
---ooOoo---
WWW.MANARESULTS.CO.IN