MT6572 MediaTek PDF
MT6572 MediaTek PDF
MT6572 MediaTek PDF
EO
US L
co IA
w. NT
m
bs E
nb FID
MT6572 HSPA Smartphone
g@ ON
Version: 1.0
lon ED
N
V1.0 Confidential A
EO
Document Revision History
US L
Revision Date Author Description
co IA
1.0 2013-01-02 SY Jan First release
w. NT
m
bs E
nb FID
g@ ON
en C
g.z K
an TE
gji IA
lon ED
M
R
N
V1.0 Confidential A
EO
Table of Contents
US L
Document Revision History .................................................................................... 2
co IA
Table of Contents ..................................................................................................... 3
Preface ...................................................................................................................... 5
w. NT
1 System Overview ................................................................................................ 6
1.1 Platform Features ................................................................................................................... 7
m
1.2 MODEM Features ................................................................................................................... 9
1.3 Connectivity Features ........................................................................................................... 10
bs E
1.4 Multimedia Features ............................................................................................................. 11
1.5
nb FID
General Description .............................................................................................................. 13
2 Product Description.......................................................................................... 15
2.1 Pin Description ...................................................................................................................... 15
2.2 Electrical Characteristic ........................................................................................................ 34
2.3 EMI Timing Diagram ............................................................................................................. 36
g@ ON
N
V1.0 Confidential A
EO
Table 16. AUXADC specifications ......................................................................................................... 50
US L
Table 17. Clock squarer 1 & 2 specifications ........................................................................................ 51
Table 18. MT6572 PLL list ..................................................................................................................... 52
co IA
Table 19. ARMPLL specifications .......................................................................................................... 52
Table 20. MAINPLL specifications ......................................................................................................... 53
Table 21. UNIVPLL specifications ......................................................................................................... 53
w. NT
Table 22. MDPLL specifications ............................................................................................................ 53
Table 23. WPLL specifications .............................................................................................................. 54
Table 24. WHPLL specifications ............................................................................................................ 54
m
Table 25. MCUPLL1 specifications ....................................................................................................... 55
bs E
Table 26. BTPLL specifications ............................................................................................................. 55
Table 27. WFPLL specifications ............................................................................................................ 56
nb FID
Table 28. Temperature sensor specifications ........................................................................................ 57
Table 29. Wi -Fi/BT receiver specifications ........................................................................................... 58
Table 30. Wi-Fi/BT transmitter specifications ........................................................................................ 59
Table 31 . GPS receiver specifications ................................................................................................. 60
Table 32 Thermal operating specifications ............................................................................................ 62
g@ ON
N
V1.0 Confidential A
EO
Preface
US L
Acronyms for register types
co IA
R/W For both read and write access
RO Read only
RC Read only. After the register bank is read, every bit that is HIGH(1) will be cleared to LOW(0)
w. NT
automatically.
WO Write only
m
W1S Write only. When data bits are written to the register bank, every bit that is HIGH(1) will
bs E
cause the corresponding bit to be set to 1. Data bits that are LOW(0) have no effects on the
corresponding bit.
W1C
nb FID
Write only. When data bits are written to the register bank, every bit that is HIGH(1) will
cause the corresponding bit to be cleared to 0. Data bits that are LOW(0) have no effects on
the corresponding bit.
g@ ON
en C
g.z K
an TE
gji IA
lon ED
M
R
N
EO
An ARM® Cortex-R4, DSP, and 2G and 3G
1 System Overview coprocessors provide a powerful modem
US L
subsystem capable of supporting WCDMA
MT6572 is a highly integrated baseband
co IA
Category 14 (21 Mbps) HSDPA downlink and
platform incorporating both modem and
Category 6 (5.76 Mbps) HSUPA uplink data
application processing subsystems to enable 3G
rates or TD-SCDMA Category 14 (2.8 Mbps)
smart phone applications, with integrated
w. NT
HSDPA downlink, Category 6 (2.2 Mbps)
Bluetooth, WiLAN and GPS modules. The chip
HSUPA , as well as Class 12 GPRS and EDGE.
integrates a Dual-core ARM® Cortex-A7
TM
m
MPCore operating up to 1.2GHz, an ARM®
Cortex-R4 MCU and a powerful multi-standard MT6572 also embodies wireless communication
bs E
video accelerator. MT6572 supports various device, including WLAN, Bluetooth and GPS.
interfaces, including parallel/serial NAND flash
nb FID
memory and 32-bit LPDDR2 for optimal
performance, and supports booting from SLC
With four advanced radio technologies
integrated into one single chip, MT6572 provides
the best and most convenient connectivity
NAND or eMMC to minimize the overall BOM solution among the industry. MT6572
cost. In addition, an extensive set of interfaces implements advanced and sophisticated radio
g@ ON
N
EO
1.1 Platform Features MD external interfaces
Supports dual SIM/USIM
US L
General
interface
Smartphone,3 MCU subsystems
Interface pins with RF and
co IA
architecture
radio-related peripherals
SLC NAND flash and eMMC
(antenna tuner, PA, …)
bootloader
UART for modem
w. NT
Supports
logging/debugging purpose
LPDDR-1/LPDDR-2/LPDDR-3/P
D-DDR3
m
External memory interface
bs E
Supports LPDDR1/2/3, PC-DDR3
AP MCU subsystem
up to 2GB
Dual-core ARM® Cortex-A7
nb FID
MPCoreTM operating at 1.2GHz
NEON multimedia processing
engine with SIMDv2/VFPv4 ISA
32-bit data bus width
Memory clock up to 333MHz
Supports self-refresh/partial
self-refresh mode
support
Low-power operation
32KB L1 I-cache and 32KB L1
g@ ON
1.26V
control
MD MCU subsystem
g.z K
Peripherals
ARM® Cortex-R4 processor with
USB2.0 high-speed OTG
maximum 480MHz operation
an TE
supporting 8 Tx and 8 Rx
frequency
endpoints
32KB I-cache, 16KB D-cache
USB2.0 full-speed host
256KB TCM (tightly-coupled
NAND flash controller supporting
memory)
gji IA
applications
High-performance AXI and AHB
SPI for external device
bus
2 I2C to control peripheral
General DMA engine and
devices, e.g. CMOS image
dedicated DMA channels for
M
N
EO
external hi-end audio codec GPU voltage: 1.15V
GPIOs I/O voltage: 1.8V/2.8V/3.3V
US L
2 sets of memory card controllers Memory: 1.2V/1.8V/1.35V/1.5V
co IA
supporting NAND: 1.8V
SD/SDHC/MS/MSPRO/MMC and LCM interface: 1.8V
SDIO2.0/3.0 protocols Clock source: 26MHz, 32.768kHz
w. NT
Operating conditions Package
Core voltage: 1.15V Type: TFBGA
m
Processor DVFS voltage: 1.15V ~ 10.6mm x 10.6mm
bs E
1.26V (Typ. 1.15V; sleep mode Height: 1.1mm maximum
1.05V) Ball count: 428 balls
nb FID
Processor SRAM voltage: 1.15V
~ 1.26V (Typ. 1.15V; sleep mode
1.05V)
Ball pitch: 0.4mm
g@ ON
en C
g.z K
an TE
gji IA
lon ED
M
N
EO
1.2 MODEM Features
US L
3G UMTS FDD supported features with programmable driving
(with MT6166) strength (shared by 2G & 3G
co IA
CPC (DTX in CELL_DCH, UL modem)
DRX DL DRX), HS-SCCH-less, Supports multi-band
HS-DSCH
w. NT
MAC-ehs
Uplink Cat.6, throughput up to GSM modem and voice CODEC
5.7Mbps Dial tone generation
m
Downlink Cat. 14, throughput up Noise reduction
bs E
to 21Mbps Echo suppression
Fast dormancy Advanced sidetone oscillation
ETWS
nb FID
Network selection enhancements
reduction
Digital sidetone generator with
programmable gain
Two programmable acoustic
3G TDD supported features
compensation filters
TD-SCDMA/HSDPA/HSUPA
g@ ON
TD-SCDMA
ciphering
TD-HSDPA: 2.8Mbps DL (Cat.14)
Programmable
an TE
N
EO
1.3 Connectivity Features BlueTooth
Bluetooth specification v2.1+EDR
US L
Supports integrated
Bluetooth specification 3.0+HS
WIFI/BlueTooth/GPS
co IA
compliance
Supports single antenna for
Bluetooth v4.0 Low Energy (LE)
Bluetooth and WLAN, GPS
Rx sensitivity: GFSK -95dBm,
Self calibration
DQPSK -94dBm, 8-DPSK
w. NT
Supports TCXO & TSX
-88dBm
Best-in-class current
Best-in-class BT/Wi-Fi
consumption performance
m
coexistence performance
Intelligent BT/WLAN coexistence
Up to 4 piconets simultaneously
bs E
scheme that goes beyond PTA
with background inquiry/page
signaling (for example, transmit
scan
nb FID
window and duration that take
into account protocol exchange
sequence, frequency, etc.)
Supports Scatternet
Packet Loss Concealment (PLC)
function for better voice quality
Low-power scan function to
Wi-Fi reduce power consumption in
g@ ON
managed frames
Supports Wi-Fi Direct (WFA P-2-P
standard) Supports HotSpot 2.0
lon ED
Passpoint
Per packet TX power control
M
N
EO
1.4 Multimedia Features
US L
Display Image
Supports landscape or portrait Supports 5 MP Capture up to
co IA
panel resolution up to qHD 15fps
(960x540) Supports MIPI CSI-2 high-speed
Supports 8/9/16/18-bit host camera serial interface with 2
w. NT
interface (MIPI DBI) data lane (for main) + 2 data lane
Supports 8/9/16/18/24/32-bit (for sub)
serial interfaces Supports face detection and
m
Supports landscape or portrait visual tracking
bs E
panel resolution up to qHD Supports zero shutter delay
(960x540) image capture
nb FID
Supports 8/9/16/18-bit host
interface (MIPI DBI)
Supports 8/9/16/18/24/32-bit
Supports capturing image when
recording video
Supports JPEG decoder for
serial interfaces baseline decoding up to 29.4M
Supports 16/18/24-bit RGB pixel/sec; supports progressive
g@ ON
30fps
dithering
H.264 decoder: Main/high profile
Supports side-by-side format
an TE
720p@30fps
output to stereo 3D panel in both
MPEG-4 SP/ASP decoder: 720p
portrait and landscape modes
@ 30fps
Supports color enhancement
DIVX3/DIVX4/DIVX5/DIVX6/DIV
Supports adaptive contrast
gji IA
Graphics
OpenGL ES 1.1/2.0 3D graphic VGA @ 24fps
accelerator
OpenVG1.1 vector graphics Audio
accelerator Sampling rates supported: 8kHz
to 48kHz
MediaTek Confidential © 2013 MediaTek Inc. Page 11 of 64
R
N
EO
Sample formats supported: Vorbis, APE, AAC-plus v1,
8-bit/16-bit, Mono/Stereo AAC-plus v2, FLAC, WMA,
US L
Interfaces supported: I2S, ADPCM
co IA
proprietary audio interface for
MT6323
Speech
Customizable multiband
Speech codec (FR, HR, EFR,
loudspeaker and headphone
w. NT
AMR FR, AMR HR and
compensation IIR filter
Wide-Band AMR)
MediaTek proprietaty audio
CTM
m
post-processing, BesSound
Noise reduction
Series: BesAudEnh (earphone
bs E
Noise suppression
enhancer), BesLoudness (volume
Noise cancellation
maximizer), BesSurround (virtual
nb FID
3D surround), BesEQ (multiband
equalizer), BesBass (bass
Dual-MIC noise cancellation
Echo cancellation
Echo suppression
booster), BesLive (virtual auditory
Dual-MIC input
space), BesRecord (mono/stereo
Digital MIC input
record, up-to 48KHz sampling
g@ ON
N
EO
1.5 General Description
US L
MediaTek MT6572 is a highly integrated 3G System-on-chip (SoC) which incorporates advanced
TM
features, e.g. HSPA modem, Dual-core ARM® Cortex-A7 MPCore operating at 1.2 GHz, 3D graphics
co IA
(OpenGL|ES 2.0), 5M camera, LPDDR2 up to 667MHz and high-definition 720p video decoder.
MT6572 helps phone manufacturers build high-performance 3G smart phones with PC-like browser,
3D gaming and cinema class home entertainment experiences.
w. NT
World-leading technology
m
Based on MediaTek’s world-leading mobile chip SoC architecture with advanced 28nm process,
bs E
MT6572 is the brand-new generation smart phone SoC integrating MediaTek HSPA modem, 1.2GHz
TM
Dual-core ARM® Cortex-A7 MPCore , 3D graphics and high-definition 720pp video decoder.
nb FID
Rich in features, high-valued product
To enrich the camera features, MT6572 equips a 5M camera with advanced features, e.g. auto focus,
g@ ON
anti-handshake, auto sensor defect pixel correction, continuous video AF, face detection, burst shot,
optical zoom and panorama view.
TM
The 1.2GHz Dual-core ARM® Cortex-A7 MPCore with NEON multimedia processing engine brings
PC-like browser experiences and helps accelerate OpenGL|ES 2.0 3D Adobe Flash 10 rendering
g.z K
N
EO
NAND USB2.0 SW
MMC/SD/SDIO
Flash OTG JTAG
US L
LPDDR1 MT6572 MT6627
co IA
/LPDDR2 Modem Analog WIFI/BT/GPS/FM
External WiFi/BTGPS ABB
/LPDDR3 Memory MT6628
RF
/PCDDR3 RX TX
Interface APC AFC PLL DAC ADC
ADC ADC
w. NT
HSPA WIFI BT GPS
EDGE SCDMA
SIM
MT6166
Cellular Modem ABB Power
AP MCU SIM
WCDMA
RF
W-CDMA/ Management
PLL DAC ADC ARM® ARM®
m
TD-SCDMA/ Cortex-A7 Cortex-A7
GSM MPCoreTM MPCoreTM
RF GP Timer Modem MCU DMA Speaker
bs E
NEON
TDSCDMA Internal ARM® MT6323
JTAG L2 Cache
RF Memory Cortex-R4 PMIC Battery
nb FID I2C
Multi-
media
Video
Codec
LCD
Control
Camera
Image
Post-process
ARM®
MALI-400
Graphics
accelerator
Headset
MIC1
MIC2
5MP
Multimedia GPIO LCD UART Touch Panel
Camera
g@ ON
N
EO
2 Product Description
US L
2.1 Pin Description
co IA
2.1.1 Ball Map View
w. NT
m
bs E
nb FID
g@ ON
en C
g.z K
an TE
gji IA
lon ED
N
EO
US L
co IA
w. NT
m
bs E
nb FID
g@ ON
en C
g.z K
an TE
gji IA
Ball Loc. Ball name Ball Loc. Ball name Ball Loc. Ball name
M
N
EO
Ball Loc. Ball name Ball Loc. Ball name Ball Loc. Ball name
US L
A4 AVSS18_MD K7 VCCK U25 DVSS18_MIPIRX
co IA
A5 AUX_IN5_YM K8 VCCK V1 ND15
w. NT
A8 VM0 K11 VCCK V5 ND13
m
bs E
A10 BPI_BUS7 K12 VCCK V13 VSS
A11
A13
nb FID
BPI_BUS3
BPI_BUS6
K14
K15
VCCK
VCCK
V23
V24
RDP1_A
RDN1_A
N
EO
Ball Loc. Ball name Ball Loc. Ball name Ball Loc. Ball name
US L
B4 UL_Q_P L6 VCCK W23 VSS
co IA
B5 AUX_IN3_YP L7 VCCK W24 DVDD3_LCD
w. NT
B7 AUX_IN0 L9 VCCK W26 VSS
m
bs E
B8 BPI_BUS13 L11 VSS Y2 ND1
B9
B10
nb FID
BPI_BUS12
BPI_BUS8
L12
L14
VSS
VSS
Y3
Y4
ND9
ND12
N
EO
Ball Loc. Ball name Ball Loc. Ball name Ball Loc. Ball name
US L
B25 KROW0 M8 VCCK AA1 DVDD18_MC0
co IA
B26 KROW2 M9 VCCK AA2 ND0
w. NT
C2 DL_I_N M11 VSS AA9 EDQS3
m
bs E
C3 AVSS18_MD M12 VSS AA13 EDQS1_B
C4
C5
nb FID
AUX_IN4_XM
AUX_IN2_XP
M13
M14
VSS
VSS
AA14
AA18
EDQS0
EDCLK0
N
EO
Ball Loc. Ball name Ball Loc. Ball name Ball Loc. Ball name
US L
C22 CONN_WB_CTRL4 N10 VSS AB16 ED0
co IA
C23 CONN_WB_CTRL5 N11 VSS AB17 VREF1
w. NT
C25 SCL_0 N13 VSS AB19 EA14
m
bs E
C26 SDA_0 N14 VSS AB20 ECAS_B
D2
D3
nb FIDDL_I_P
AVDD18_MD
N15
N16
VSS
VSS
AB23
AB24
LPA0
DVDD18_LCD
N
EO
Ball Loc. Ball name Ball Loc. Ball name Ball Loc. Ball name
US L
D24 KCOL1 P11 VSS AC18 EA3
co IA
D25 URXD1 P12 VSS AC21 VSS
w. NT
E2 AVSS18_MD P14 VSS AC23 EA12
m
bs E
E5 AVDD18_AP P15 VSS AC24 FSOURCE
E7
E8
nb FID
BPI_BUS14
BPI_BUS11
P16
P19
VSS
TDN0
AC25
AC26
LPWRB
LRSTB
N
EO
Ball Loc. Ball name Ball Loc. Ball name Ball Loc. Ball name
US L
F3 VBIAS R10 VSS AE1 ND7
co IA
F6 REFP R11 VSS AE2 ND14
w. NT
F11 BSI_EN R13 VSS AE4 ED19
m
bs E
F12 CONN_F2W_CLK R14 VSS
AE5 ED22
F14
F18
nb FID
CONN_XO_IN
AVDD18_WBG
R15
R16
VSS
VSS
AE6
AE7
ED30
ED28
F20 CONN_WB_CTRL1 R17 VCCK AE8 ED27
F23 SPI_SCK R21 RDP1 AE9 ED12
g@ ON
N
EO
Ball Loc. Ball name Ball Loc. Ball name Ball Loc. Ball name
US L
H2 CLK32K_IN T9 VCCK_CPU AE23 EA8
co IA
H4 SRCLKENA T10 VSS AE24 EA6
w. NT
H13 DVDD18_VIO_3 T12 VSS AE26 EA4
m
bs E
H22 CMPDN T13 VSS AF1 VSS
H23
H25
nb FID
AVDD18_USB
USB_VRT
T14
T15
VSS
VSS
AF2
AF3
ED17
ED18
J11 VCCK
gji IA
N
EO
Ball Loc. Ball name Ball Loc. Ball name Ball Loc. Ball name
US L
K1 AUD_DAT_MOSI U16 VCCK AF26 VSS
K2 PMIC_SPI_CSN U17 VCCK
co IA
2.1.3 Detailed Pin Description
w. NT
Table 2. Acronym for pin type
Abbreviation Description
m
AI Analog input
bs E
AO Analog output
AIO Analog bi-direction
nb FID DI
DO
DIO
Digital input
Digital output
Digital bi-direction
P Power
G Ground
g@ ON
SIM
SIM1_SIO DIO SIM1 data, PMIC interface DVDD18_VIO_1
SIM1_SCLK DIO SIM1 clock, PMIC interface DVDD18_VIO_1
SIM2_SIO DIO SIM2 data, PMIC interface DVDD18_VIO_1
SIM2_SCLK DIO SIM2 clock, PMIC interface DVDD18_VIO_1
LCD
N
EO
Pin name Type Description Power domain
US L
Parallel display interface chip
LPCE0B DIO DVDD3_LCD/DVDD18_LCD
select 0 output
Parallel display interface tearing
co IA
LPTE DIO DVDD3_LCD/DVDD18_LCD
effect
Parallel display interface Reset
LRSTB DIO DVDD3_LCD/DVDD18_LCD
Signal
w. NT
Parallel display interface Write
LPWRB DIO DVDD3_LCD/DVDD18_LCD
Signal
Parallel display interface Read
LPRDB DIO DVDD3_LCD/DVDD18_LCD
Signal
m
Parallel display interface
LPA0 DIO DVDD3_LCD/DVDD18_LCD
bs E
Address Signal
Data pin 17 for DBI parallel LCD
LPD17 DIO DVDD18_VIO_1
interface
Data pin 13 for DBI parallel LCD
LPD13 DIO DVDD18_VIO_1
interface
Data pin 12 for DBI parallel LCD
LPD12 DIO DVDD18_VIO_1
interface
en C
interface
Data pin 1 for DBI parallel LCD
LPD1 DIO DVDD18_VIO_1
interface
Data pin 0 for DBI parallel LCD
LPD0 DIO DVDD18_VIO_1
interface
PWM
N
EO
Pin name Type Description Power domain
US L
PWM_A DIO PWM_A DVDD18_VIO_3
PWM_B DIO PWM_B DVDD18_VIO_3
co IA
UART1
UTXD1 DIO UART1 TX DVDD18_VIO_2
URXD1 DIO UART1 RX DVDD18_VIO_2
UART2
w. NT
UTXD2 DIO UART2 TX DVDD18_VIO_2
URXD2 DIO UART2 RX DVDD18_VIO_2
m
SPI
SPI_CS DIO SPI chip select DVDD18_VIO_2
bs E
SPI_MISO DIO SPI data in DVDD18_VIO_2
SPI_MOSI DIO SPI data out DVDD18_VIO_2
SPI_SCK
BPI
BPI_BUS0
nb FID DIO
DIO
SPI clock
BPI BUS0
DVDD18_VIO_2
DVDD28_BPI/DVDD18_VIO_3
BPI_BUS1 DIO BPI BUS1 DVDD28_BPI/DVDD18_VIO_3
BPI_BUS2 DIO BPI BUS2 DVDD28_BPI/DVDD18_VIO_3
g@ ON
N
EO
Pin name Type Description Power domain
US L
MC1_DAT1 DIO MSDC1 data1 pin DVDD3_MC1/DVDD18_CAM
MC1_DAT2 DIO MSDC1 data2 pin DVDD3_MC1/DVDD18_CAM
co IA
MC1_DAT3 DIO MSDC1 data3 pin DVDD3_MC1/DVDD18_CAM
MSDC0
Nand-Flash Data 11 / MSDC0
ND11/MC0_CLK DIO DVDD18_MC0
clock output
w. NT
Parallel NAND interface chip
NRNB/MC0_CMD DIO ready input/MSDC0 command DVDD18_MC0
pin
m
Nand-Flash Data 10/MSDC0
ND10/MC0_DAT0 DIO DVDD18_MC0
data0 pin
bs E
Nand-Flash Data 14/MSDC0
ND14/MC0_DAT1 DIO DVDD18_MC0
data1 pin
data6 pin
Parallel NAND interface
NCLE/MC0_DAT7 DIO command latch enable DVDD18_MC0
output7/MSDC0 data7 pin
g.z K
NFI
Parallel NAND interface chip
NCEB DIO DVDD18_VIO_1
select output
Parallel NAND interface write
NWRB DIO DVDD18_MC0
strobe output
gji IA
N
EO
Pin name Type Description Power domain
US L
ERESET DIO DDR3 reset output # VCCIO_EMI
VCCIO_EMI
EDCLK0 DIO DRAM clock 0 output
co IA
VCCIO_EMI
EDCLK0_B DIO DRAM clock 0 output #
VCCIO_EMI
EDCLK1 DIO DRAM clock 1 output
w. NT
VCCIO_EMI
EDCLK1_B DIO DRAM clock 1 output #
m
VCCIO_EMI
ECKE DIO DRAM command output CKE
bs E
VCCIO_EMI
ECS0_B DIO DRAM chip select 0 #
ECS1_B
ECAS_B
nb FID DIO
DIO
DRAM chip select 1 #
VCCIO_EMI
VCCIO_EMI
ERAS_B DIO DRAM command output RAS#
g@ ON
VCCIO_EMI
ERW_B DIO DRAM command output WR#
VCCIO_EMI
EA0 DIO DRAM address output 0
VCCIO_EMI
EA1 DIO DRAM address output 1
en C
VCCIO_EMI
EA2 DIO DRAM address output 2
VCCIO_EMI
g.z K
VCCIO_EMI
EA5 DIO DRAM address output 5
VCCIO_EMI
EA6 DIO DRAM address output 6
gji IA
VCCIO_EMI
EA7 DIO DRAM address output 7
VCCIO_EMI
EA8 DIO DRAM address output 8
lon ED
VCCIO_EMI
EA9 DIO DRAM address output 9
VCCIO_EMI
EA10 DIO DRAM address output 10
M
VCCIO_EMI
EA11 DIO DRAM address output 11
VCCIO_EMI
EA12 DIO DRAM address output 12
VCCIO_EMI
EA13 DIO DRAM address output 13
N
EO
Pin name Type Description Power domain
US L
VCCIO_EMI
EA14 DIO DRAM address output 14
VCCIO_EMI
co IA
EA15 DIO DRAM address output 15
w. NT
EDQM0 DIO DRAM DQM 0 VCCIO_EMI
EDQM1 DIO DRAM DQM 1 VCCIO_EMI
EDQM2 DIO DRAM DQM 2 VCCIO_EMI
m
EDQM3 DIO DRAM DQM 3 VCCIO_EMI
bs E
EDQS0 DIO DRAM DQS 0 VCCIO_EMI
EDQS0_B DIO DRAM DQS 0 # VCCIO_EMI
EDQS1
EDQS1_B
EDQS2
nb FID DIO
DIO
DIO
DRAM DQS 1
DRAM DQS 1 #
DRAM DQS 2
VCCIO_EMI
VCCIO_EMI
VCCIO_EMI
EDQS2_B DIO DRAM DQS 2 # VCCIO_EMI
EDQS3 DIO DRAM DQS 3 VCCIO_EMI
g@ ON
N
EO
Pin name Type Description Power domain
US L
ED26 DIO DRAM data pin 26 VCCIO_EMI
ED27 DIO DRAM data pin 27 VCCIO_EMI
co IA
ED28 DIO DRAM data pin 28 VCCIO_EMI
ED29 DIO DRAM data pin 29 VCCIO_EMI
ED30 DIO DRAM data pin 30 VCCIO_EMI
ED31 DIO DRAM data pin 31 VCCIO_EMI
w. NT
VREF0
DIO VREF for DRAM IO VCCIO_EMI
VREF1
CAM
m
CMPCLK DIO Pixel clock from sensor DVDD18_LCD
bs E
CMMCLK DIO Master clock to sensor DVDD18_LCD
CMDAT0 DIO Pixel data[0] from sensor DVDD18_LCD
CMDAT1
CMDAT2
CMDAT3
nb FID DIO
DIO
DIO
Pixel data[1] from sensor
Pixel data[2] from sensor
Pixel data[3] from sensor
DVDD18_LCD
DVDD18_LCD
DVDD18_LCD
st
CMRST DIO Reset control to 1 sensor DVDD18_CAM
st
CMPDN DIO Power down to 1 sensor DVDD18_CAM
g@ ON
nd
CMRST2 DIO Reset control to 2 sensor DVDD18_CAM
nd
CMPDN2 DIO Power down to 2 sensor DVDD18_CAM
I2C0
SCL_0 DIO I2C0 clock DVDD18_VIO_2
SDA_0 DIO I2C0 data DVDD18_VIO_2
en C
I2C1
SCL_1 DIO I2C1 clock DVDD18_VIO_2
g.z K
ABB
UL_Q_N AIO UMTS uplink for UMTSTX_QN AVDD18_MD
UL_Q_P AIO UMTS uplink for UMTSTX_QP AVDD18_MD
UL_I_P AIO UMTS uplink for UMTSTX_IP AVDD18_MD
UL_I_N AIO UMTS uplink for UMTSTX_IN AVDD18_MD
VBIAS AIO 3G PA analog control AVDD28_DAC
N
EO
Pin name Type Description Power domain
US L
Automatic power control for
APC AIO AVDD28_DAC
modem
26MHz clock input for AP &
co IA
CLK26M AIO AVDD18_MD
modem
UMTS downlink for
DL_Q_P AIO AVDD18_MD
UMTSRX_QP
w. NT
UMTS downlink for
DL_Q_N AIO AVDD18_MD
UMTSRX_QN
UMTS downlink for
DL_I_N AIO AVDD18_MD
UMTSRX_IN
m
UMTS downlink for
DL_I_P AIO AVDD18_MD
bs E
UMTSRX_IP
Negative reference port for
REFN AIO AVDD18_AP
1
AuxADC channel for touch
AUX_IN2_XP AIO AVDD18_AP
screen TP_X+
AuxADC channel for touch
AUX_IN3_YP AIO AVDD18_AP
screen TP_Y+
en C
MIPI
TDN2 AIO DSI0 lane2 N DVDD18_MIPITX
an TE
N
EO
Pin name Type Description Power domain
US L
CSI1 lane1 P/Pixel data [6] from DVDD18_MIPIRX
RDP1_A AIO
sensor
CSI1 lane0 N/Pixel data [5] from DVDD18_MIPIRX
co IA
RDN0_A AIO
sensor
CSI1 lane0 P/Pixel data [4] from DVDD18_MIPIRX
RDP0_A AIO
sensor
w. NT
CSI1 CK lane P/HREF from DVDD18_MIPIRX
RCN_A AIO
sensor
CSI1 CK lane P/VREF from DVDD18_MIPIRX
RCP_A AIO
sensor
m
USB
bs E
USB_DP AIO USB D+ differential data line AVDD33_USB
USB_DM AIO USB D- differential data line AVDD33_USB
CHD_DP
CHD_DM
nb FID AIO
AIO
BC1.1 Charger DP
BC1.1 Charger DM
USB output for bias current;
AVDD33_USB
AVDD33_USB
Analog power
Analog power input 1.8V for
DVDD18_PLLGP P
PLL
Analog power input 1.8V for
lon ED
AVDD18_AP P
AuxADC, TSENSE
Analog power input 1.8V for
AVDD18_MD P
BBTX, BBRX
Analog power input 2.8V for
AVDD28_DAC P
APC
M
N
EO
Pin name Type Description Power domain
US L
Analog power 1.8V for WBTX,
AVDD18_WBG P
WBRX, GPSRX
Digital power
co IA
DVDD18_VIO_1 P Digital power input -
DVDD18_VIO_2 P Digital power input -
DVDD18_VIO_3 P Digital power input -
w. NT
Digital power input for 2.8V BPI
DVDD28_BPI P -
IO
VCCIO_EMI P Digital power input for EMI -
m
DVDD18_MC0 P Digital power input for MSDC0 -
bs E
Digital power input for MSDC1
DVDD33_MC1 P -
transmitter
DVDD33_LCD
DVDD18_LCD
nb FID P
P
Digital power input for LCD
control pins’ transmitter
Digital power input for LCD
control pins’ receiver
-
DVSS18_MIPITX G
DVSS18_MIPIRX G
AVSS33_USB G
g.z K
GND_WBG G
Digital ground
an TE
VSS G -
gji IA
lon ED
M
N
EO
2.2 Electrical Characteristic
US L
2.2.1 Absolute Maximum Ratings
co IA
Table 4. Absolute maximum ratings for power supply
Symbol or pin
Description Min. Max. Unit
name
w. NT
DVDD18_PLLGP Analog power input 1.8V for PLL 1.7 1.9 V
AVDD18_AP Analog power input 1.8V for AuxADC, TSENSE 1.7 1.9 V
m
AVDD18_MD Analog power input 1.8V for BBTX, BBRX 1.7 1.9 V
bs E
AVDD28_DAC Analog power input 2.8V for APC 2.66 2.94 V
DVDD18_MIPITX Analog power for MIPI DSI 1.7 1.9 V
DVDD18_MIPIRX
AVDD33_USB
AVDD18_USB
nb FID Analog power for MIPI CSI0 & CSI1
Analog power 3.3V for USB
Analog power 1.8V for USB
1.7
3.135
1.7
1.9
3.465
1.9
V
V
V
DVDD18_VIO_1
DVDD18_VIO_2 Digital power input for 1.8V IO 1.62 1.98 V
g@ ON
DVDD18_VIO_3
DVDD28_BPI Digital power input for BPI 1.7 3.6 V
DVDD18_MC0 Digital power input for MSDC0 1.62 1.98 V
en C
DVDD18_CAM Digital power input for CAM control pins 1.62 1.98 V
VCCIO_EMI Digital power input for EMI 1.08 1.98 V
an TE
Symbol or pin
Description Min. Typ. Max. Unit
M
name
DVDD18_PLLGP Analog power input 1.8V for PLL 1.7 1.8 1.89 V
Analog power input 1.8V for AuxADC,
AVDD18_AP 1.71 1.8 1.89 V
TSENSE
AVDD18_MD Analog power input 1.8V for BBTX, BBRX 1.71 1.8 1.89 V
N
EO
Symbol or pin
Description Min. Typ. Max. Unit
US L
name
AVDD28_DAC Analog power input 2.8V for APC 2.66 2.8 2.94 V
co IA
DVDD18_MIPITX Analog power for MIPI DSI 1.71 1.8 1.89 V
DVDD18_MIPIRX Analog power for MIPI CSI0 & CSI1 1.71 1.8 1.89 V
AVDD33_USB Analog power 3.3V for USB 3.135 3.3 3.465 V
w. NT
AVDD18_USB Analog power 1.8V for USB 1.71 1.8 1.89 V
1.7 1.8 1.95
DVDD28_BPI Digital power input for BPI V
m
2.7 3.3 3.6
bs E
DVDD18_VIO1
DVDD18_VIO2 Digital power input for 1.8V IO 1.62 1.8 1.98 V
DVDD18_VIO3
DVDD18_MC0 nb FID Digital power input for MSDC0 1.62
1.7
1.8
1.8
1.98
1.95
V
1. Shelf life in sealed bag: 12 months at < 40°C and < 90% relative humidity (RH).
2. After bag opened, devices subjected to infrared reflow, vapor-phase reflow or equivalent
processing must be:
lon ED
N
EO
2.3 EMI Timing Diagram
US L
2.3.1 Introduction
The measurement point for all signals follows definition in JEDEC DRAM standard. Timing symbols in
co IA
this section are matched with the JEDEC DRAM standard. This section describes the timing
characteristics when LPDDR/LPDDR2/LPDDR2/PCDDR3 SDRAM are used.
w. NT
2.3.2 EMI Clock
m
bs E
nb FID Figure 4. EMI clock EDCLKx and EDCLKx_B
g@ ON
N
EO
Figure 6. EMI LPDDR1 write timing
US L
co IA
w. NT
m
bs E
Figure 7 . EMI LPDDR1 Read timing
N
EO
2.3.3.2 Read and Write Timing of LPDDR2
US L
co IA
w. NT
m
bs E
Figure 8. EMI LPDDR2 write timing
nb FID
g@ ON
en C
N
EO
Symbol Parameter Min. Max. Unit
US L
tDQSH DQS high-level width TBD TBD tCK
tDQSL DQS low-level width TBD TBD tCK
co IA
tDQSCK DQS access time from CK/CK_B TBD TBD ns
w. NT
2.3.3.3 Read and Write Timing of LPDDR3
TBD
m
2.3.3.4 Read and Write Timing of PCDDR3
bs E
TBD
nb FID
g@ ON
en C
g.z K
an TE
gji IA
lon ED
M
N
EO
2.4 System Configuration
US L
2.4.1 Mode Selection
co IA
Table 9 Mode selection
w. NT
[0] PMIC_SPI_CSN
01: Use pin map for LPDDR2
[1] AUD_DAT_MOSI
1x: Use pin map for PCDDR3
0: Force USB download mode in bootrom
m
KCOL0
1: NA (default)
bs E
0: Boot from eMMC/NAND (default)
BPI_BUS4
1: Boot from SD/SPI-NAND
nb FID
[0] SIM1_SCK
[1] SIM2_SCK
00: No dedicate JTAG
01: Use KP pin for S-JTAG
10: Use MC1 pins for legacy JTAG
11: Use CM pins for legacy JTAG
g@ ON
N
EO
2.5 Power-on Sequence
US L
The power-on/off sequence with XTAL is shown in the following figure:
co IA
VBAT
w. NT
DDLO
UVLO
m
PWRKEY
bs E
De-bounce
time = 50ms
BBWAKEUP
nb FID
VCORE
VSYS
VIO18/VEMC_3V3
VA28/VIO28
4ms
2ms
2ms
2ms
2ms
2ms
2ms
VM
2ms
VUSB_3V3
g@ ON
2ms
VMC/VMCH
2ms
VTCXO
20ms 2ms
RESETB
Note that the above figure only shows one power-on/off condition with XTAL. The external PMIC for
g.z K
application processor handles the power ON and OFF of the handset. The following three different
methods switch on the handset (when VBAT ≥ 3.2V):
an TE
Pulling PWRKEY low is a normal way to turn on the handset, which turns on regulators as long as the
PWRKEY is kept low. PMIC outputs reset signal RESETB to application processor SYSRSTB input.
After SYSRSTB is de-asserted, the microprocessor starts and pulls BBWAKEUP high. After that
M
PWRKEY can be released. Pulling BBWAKEUP high will also turn on the handset. This is the case
when the alarm in the RTC expires.
Besides, applying a valid external supply on CHRIN will also turn on the handset. However, if the
battery is in the UV state (VBAT < 3.2V), the handset cannot be turned on in any way.
N
EO
US L
The UVLO function in PMIC prevents system startup when the initial voltage of the main battery is
below the 3.2V threshold. When the battery voltage is bigger than 3.2V, the UVLO comparator
co IA
switches and threshold are reduced to 2.9V, which allows the handset to start smoothly unless the
battery decays to 2.9V and below.
w. NT
Once PMIC enters the UVLO state, it draws very low quiescent current. The VRTC LDO will still be
active until the DDLO disables it.
m
bs E
VBAT
nb FID
DDLO
UVLO
g@ ON
PWRKEY
De-bounce
time = 50ms
BBWAKEUP
4ms
VCORE
2ms 2ms
VSYS
2ms 2ms
VIO18/VEMC_3V3
en C
2ms
VA28/VIO28
2ms
VM
2ms
VUSB_3V3
g.z K
2ms
VMC/VMCH
VTCXO
20ms 2ms
an TE
RESETB
The figure above shows the power-on/off sequence without XTAL. VTCXO is always turned on when
VBAT is above the DDLO threshold.
lon ED
M
N
EO
2.6 Analog Baseband
US L
To communicate with analog blocks, a common control interface for all analog blocks is implemented.
In addition, there are some dedicated interfaces for data transfer. The common control interface
co IA
translates the APB bus write and read cycle for specific addresses related to analog front-end control.
During the writing or reading of any of these control registers, there is a latency associated with the
transfer of data to or from the analog front-end. Dedicated data interface of each analog block is
w. NT
implemented in the corresponding digital block. An analog block includes the following analog
functions for the complete GSM/GPRS/WCDMA base-band signal processing:
m
bs E
Base-band Rx: For I/Q channels base-band A/D conversion
Base-band Tx: For I/Q channels base-band D/A conversion and smoothing
nb FID
filtering.
RF control: Two DACs for automatic power control (APC) are included. Their
outputs are provided to the external RF power amplifier respectively, according to
the system dual-talk configuration. One more DAC for voltage bias control (VBIAS)
is included for the WCDMA system, and the output is provided to the external RF
g@ ON
power amplifier.
Auxiliary ADC: Provides an ADC for the battery and other auxiliary analog
functions monitoring.
Clock generation: Includes two clock-squarers for shaping the dual-talk system
en C
clock and 14 PLLs providing clock signals to base-band TRx, DSP, MCUUSB,
MSDC, LVDS and HDMI units.
g.z K
The analog blocks include the following analog functions for complete GSM/GPRS/WCDMA
base-band signal processing:
an TE
BBRX
BBTX
gji IA
APC-DAC
VBIAS-DAC
AUXADC
lon ED
2.6.1 BBRX
2.6.1.1 Block Descriptions
M
The receiver (Rx) performs baseband I/Q channels downlink analog-to-digital conversion:
N
EO
US L
co IA
w. NT
m
bs E
Thermometer 2's complement
(fS) (fS) Main path
DL_I_P1
nb FID ΔΣ
MUX
DL_I_N1
Encoder DOUT_I1[3:0]
VCM1 Modulator
VCM1
CKOUT_208M_IQ1
INT_SEL_VIN_IQ1
g@ ON
DL_Q_P1
ΔΣ
MUX
DL_Q_N1
Encoder DOUT_Q1[3:0]
VCM1 Modulator
VCM1
en C
See the table below for the function specifications of the base-band downlink receiver.
N
EO
Symbol Parameter Min. Typ. Max. Unit
US L
VOS Differential input referred offset 10 mV
Signal to in-band noise
co IA
SC mode, 2.4Vpp (2.7MHz) sinewave, 1kHz ~
2.1MHz band
72 75 dB
SIN GSM mode: 2.4Vpp(570kHz) sinewave, 70kHz ~
w. NT
270kHz band
84 87 dB
m
DVDD18 Digital power supply 1.7 1.8 1.9 V
bs E
AVDD18 Analog power supply 1.7 1.8 1.9 V
T Operating temperature −20
nb FID
Current consumption (per channel)
Power-up
80
3
°C
mA
Power-down 1 uA
g@ ON
2.6.2 BBTX
2.6.2.1 Block Descriptions
st
BBTX includes two channel DACs with the 1 order low pass filter. The DACs are PMOS
en C
current-steering topology with NMOS constant sinking current, and the active RC filter performs
current to voltage buffer.
g.z K
The bitwidth of DACs is 10-bit which is encoded into 7 bits of thermometer code and 7 binary code by
an TE
mixedsys hardware. The encoded bits are timing synchronized by D-type flip-flop which is toggled by
the analog local clock. The MD-PLL delivers 832MHz differential clock to BBTX. A clock divider
translates the 832MHz to 416MHz for DACs and AFIFO inside mixedsys.
gji IA
The IO power, DVDD18_MD is regulated to a voltage around 1.55V to supply analog component. The
required bias currents are generated by BBRX.
lon ED
M
N
EO
US L
co IA
w. NT
m
bs E
nb FID
g@ ON
N
EO
Symbol Parameter Min. Typ. Max. Unit
US L
Current consumption
Power-up 4.1 mA
co IA
Power-down 10 uA
w. NT
2.6.3 APC-DAC
2.6.3.1 Block Descriptions
m
See the figure below. APC-DAC is designed to produce a single-ended output signal at the APC pin.
bs E
nb FID
RG_APCBUF_TRIM[3:0]
APC_EN
VBG
(from bandgap) Reference buffer
& bias gen.
APC_BUS[9:0] PAD_APC
10- bit DFF Output
APC_RSTB R-string DAC core PA
APC_TG Buffer
g@ ON
RG_APC_TGSEL
APC-DAC
N
EO
Symbol Parameter Min. Typ. Max. Unit
US L
ION Current consumption (power-on state) 300 uA
IOFF Current consumption (power-down state) 1 uA
co IA
2.6.4 VBIAS-DAC
w. NT
2.6.4.1 Block Descriptions
VBG
m
RG_VBIASBUF_TRIM[3:0] (from bandgap) Reference buffer
VBIAS_EN
& bias gen.
bs E
VBIAS_BUS[9:0] PAD_VBIAS
10- bit DFF Output
nb FID
VBIAS_RSTB
VBIAS_TG
RG_VBIAS_TGSEL
R-string DAC core
VBIAS-DAC
Buffer
PA
N
EO
2.6.5 AUXADC
US L
2.6.5.1 Block Descriptions
The auxiliary ADC measures ADC and is the resistive touch panel controller. The auxiliary ADC
co IA
includes the following functional blocks:
w. NT
1. Analog multiplexer: Selects signal from one of the auxiliary input channels. There are 16 input
channels of AUXADC. Some are for internal voltage measuring and some for external voltage
measuring. Environmental messages to be monitored, e.g. temperature, should be transferred to
m
the voltage domain.
2. 12-bit A/D converter: Converts the multiplexed input signal to 12-bit digital data.
bs E
nb FID
The touch screen controller drives the external touch panel via Pads XP, XM, YP and YM, and
AUXADC as a voltage meter, obtains the X/Y-position of the touched point on the external touch
screen. The touch screen interface contains 3 main blocks, which are touch screen pads control logic,
ADC interface logic and interrupt generation logic. The touch screen interface supports 2 conversion
modes, separate X/Y position conversion mode and auto (sequential) X/Y position conversion mode.
g@ ON
N
EO
AUXADC channel ID Description
US L
Channel 3 NA
Channel 4 Optional external use (AUX_IN4)
co IA
Channel 5 NA
Channel 6 NA
Channel 7 NA
w. NT
Channel 8 NA
Channel 9 NA
m
Channel 10 NA
bs E
Channel 11 NA
Channel 12 XM (touch panel)
nb FID Channel 13
Channel 14
XP (touch panel)
YP (touch panel)
Channel 15 YM (touch panel)
g@ ON
N Resolution 12 Bit
FC Clock rate 4 MHz
an TE
N
EO
Symbol Parameter Min. Typ. Max. Unit
US L
AVDD Analog power supply 1.75 1.8 1.85 V
T Operating temperature -20 80 °C
co IA
Current consumption
Power-up 250 uA
Power-down 1 uA
w. NT
Ztp Supports touch panel impedance 200 2K Ω
m
2.6.6 Clock Squarer
bs E
2.6.6.1 Block Descriptions
nb FID
For most VCXO, the output clock waveform is sinusoidal with too small amplitude (about several
hundred mV) to make MT6589 digital circuits function well. Clock squarer is designed to convert such
a small signal to a rail-to-rail clock signal with excellent duty-cycle.
g@ ON
N
EO
US L
Table 18. MT6572 PLL list
co IA
w. NT
m
bs E
nb FID
g@ ON
en C
g.z K
an TE
N
EO
Symbol Parameter Min. Typ. Max. Unit
US L
Current consumption 1.2 mA
Power-down current consumption 1 uA
co IA
Table 20. MAINPLL specifications
w. NT
Symbol Parameter Min. Typ. Max. Unit
Fin Input clock frequency 26 MHz
m
Fout Output clock frequency 500 806 884 MHz
bs E
Settling time 20 us
Output clock duty cycle 47 50 53 %
DVDD
nb FID
Output clock jitter (period jitter)
Digital power supply 0.95
60
1.05 1.15
ps
V
AVDD Analog power supply 1.7 1.8 1.9 V
T Operating temperature -20 80 °C
g@ ON
N
EO
Symbol Parameter Min. Typ. Max. Unit
US L
100 w/I Calib
Output clock duty cycle 47 50 53 %
co IA
Output clock jitter (period jitter) 30 ps
DVDD Digital power supply 0.95 1.05 1.15 V
AVDD Analog power supply 1.7 1.8 1.9 V
w. NT
T Operating temperature -20 80 °C
Current consumption 2.5 mA
m
Power-down current consumption 1 uA
bs E
Table 23. WPLL specifications
Fin
Symbol
nb FID
Input clock frequency
Parameter Min. Typ.
26
Max. Unit
MHz
Fout Output clock frequency N/A 245.76 N/A MHz
g@ ON
Settling time 20 us
Output clock duty cycle 47 50 53 %
Output clock jitter (period jitter) 60 ps
DVDD Digital power supply 0.95 1.05 1.15 V
en C
N
EO
Table 25. MCUPLL1 specifications
US L
Symbol Parameter Min. Typ. Max. Unit
Fin Input clock frequency 26 MHz
co IA
Fout Output clock frequency 481 MHz
Settling time 20 us
w. NT
Output clock duty cycle 47 50 53 %
Output clock jitter (period jitter) 60 ps
DVDD Digital power supply 0.95 1.05 1.15 V
m
AVDD Analog power supply 1.7 1.8 1.9 V
bs E
T Operating temperature -20 80 °C
nb FID
Current consumption
Power-down current consumption
2
1
mA
uA
Settling time
150 w/I Calib
Output clock duty cycle 47 50 53 %
an TE
-80@10kHz.
-87@100kHz
PN -87@400kHz dBc/(Hz)^0.5
-87@1MHz
gji IA
-107@10MHz
-46@2M
-40@26M
lon ED
N
EO
Table 27. WFPLL specifications
US L
Symbol Parameter Min. Typ. Max. Unit
Fin Input clock frequency 32 MHz
co IA
Fout Output clock frequency N/A 960 N/A MHz
20 w/o Calib
Settling time us
w. NT
150 w/I Calib
Output clock duty cycle 47 50 53 %
-80@10kHz.
m
-87@100kHz
bs E
PN -87@400kHz dBc/(Hz)^0.5
-87@1MHz
nb FID -107@10MHz
-46@2M
-40@26M
-40@32M
Spur 960MHz spur dBc
-46@64M
g@ ON
-46@96M
<-52@others
DVDD Digital power supply 0.95 1.15 1.25 V
AVDD Analog power supply 1.7 1.8 1.9 V
en C
N
EO
2.6.8 Temperature Sensor
US L
2.6.8.1 Block Descriptions
In order to monitor the temperature of CPUs, several temperature sensors are provided. The
co IA
temperature sensor is made of substrate BJT in the CMOS process. The voltage output of temperature
sensor is measured by AUXADC.
w. NT
2.6.8.2 Function Specifications
m
See the table below for the function specifications of temperature sensor.
bs E
Symbol
nb FID Table 28. Temperature sensor specifications
Accuracy -5 5 °C
Active current 300 uA
Quiescent current 3 uA
en C
signal processing:
an TE
For the Wi-Fi and BT in ISM-band, there is only one ISM can be used at the same time. Use TDD
(Time-Division-Duplex) to dynamically switch between Wi-Fi and BT mode.
lon ED
2.6.9.1 Wi-Fi/BT RX
The Wi-Fi/BT receiver (Rx) performs connectivity baseband I/Q channels analog-to-digital conversion:
M
N
EO
At the same time, there is only one standard that is operating for Wi-Fi/BT (ISM-band).
US L
co IA
w. NT
m
Figure 16. Wi-Fi/BT receiver analog based-band
bs E
2.6.9.2 nb FID
WB RX Function Specifications
See the table below for the function specifications of the Wi-Fi/BT base-band receiver.
g@ ON
WF:Sig=20M@-10dBF
BW=+-20M@fs=80M
WF:53
DR BT:Sig=1M@-10dBF dB
BT:69
lon ED
BW=+1M@fs=32M
GPS:Sig=4M@-10dBF
BW=+-8M@fs=16M
AVDD18 Analog power supply 1.7 1.8 1.9 V
M
N
EO
US L
2.6.9.3 Wi -Fi/BT TX
co IA
w. NT
m
Figure 17. Wi -Fi/BT transmitter analog based-band
bs E
2.6.9.4
nb FID
WB TX Function Specifications
See the table below for the function specifications of the Wi -Fi/BT base-band transmitter.
LPF bandwidth
BW WiFi-mode 55
an TE
MHz
BT-mode 12
VOS Differential input referred offset 30 mV
IM3
gji IA
WiFi-mode
WF:60
IM3 38M@-11dBm+40M@-11dBm dB
BT:34
BT-mode
lon ED
0.5M@4dBm+0.6M@4dBm
A-die
10p//1.3k F//ohm
loading
AVDD18 Analog power supply 1.7 1.8 1.9 V
M
N
EO
US L
2.6.9.5 GPS RX
The GPS receiver (Rx) performs connectivity baseband I/Q channels analog-to-digital conversion:
co IA
Analog input buffer: Deliver driving capability.
w. NT
A/D converter: I/Q channels of ADCs perform I/Q digitization for further digital
signal processing.
m
bs E
nb FID
g@ ON
DR GPS:Sig=4M@-10dBF 52 dB
BW=+-8M@fs=16M
AVDD18 Analog power supply 1.7 1.8 1.9 V
T Operating temperature −20 80 °C
Current consumption (per channel)
N
EO
Symbol Parameter Min. Typ. Max. Unit
US L
Power on-16MHz mode 1.8 mA
Power down 0.001
co IA
w. NT
m
bs E
nb FID
g@ ON
en C
g.z K
an TE
gji IA
lon ED
M
N
EO
2.7 Package Information
US L
2.7.1 Package Outlines
co IA
w. NT
m
bs E
nb FID
g@ ON
en C
g.z K
an TE
Figure 19 Outlines and dimensions of TFBGA 10.6mm*10.6mm, 428-ball, 0.4mm pitch package
Maximum
operating junction 125 °C
temperature
M
Package thermal
resistances in °C/Watt
nature convection
N
EO
2.7.3 Lead-free Packaging
US L
The chip is provided in a lead-free package and meets RoHS requirements.
co IA
w. NT
m
bs E
nb FID
g@ ON
en C
g.z K
an TE
gji IA
lon ED
M
N
EO
2.8 Ordering Information
US L
2.8.1 Top Marking Definition
co IA
MTXXXXXX Part No.
w. NT
%: W : WCDMA
T : TD-SCDMA
E : Edge
MT6572 %A DDDD: Date Code
m
DDDD - #### ####: Subcontractor Code
LLLLL: Die Lot No.
bs E
LLLLL
S: Special Code