Tp65H050G4Bs: 650V Supergan Fet in To-263 (Source Tab)
Tp65H050G4Bs: 650V Supergan Fet in To-263 (Source Tab)
Description Features
The TP65H050G4BS 650V, 50 mΩ gallium nitride (GaN) FET JEDEC qualified GaN technology
is a normally-off device using Transphorm’s Gen IV platform. Dynamic RDS(on)eff production tested
It combines a state-of-the-art high voltage GaN HEMT with a Robust design, defined by
low voltage silicon MOSFET to offer superior reliability and — Wide gate safety margin
performance. — Transient over-voltage capability
Enhanced inrush current capability
The Gen IV SuperGaN® platform uses advanced epi and Very low QRR
patented design technologies to simplify manufacturability
Reduced crossover loss
while improving efficiency over silicon via lower gate charge,
output capacitance, crossover loss, and reverse recovery
charge. Benefits
Enables AC-DC bridgeless totem-pole PFC designs
Related Literature — Increased power density
— Reduced system size and weight
AN0009: Recommended External Circuitry for GaN FETs
— Overall lower system cost
AN0003: Printed Circuit Board Layout and Probing
Achieves increased efficiency in both hard- and soft-
switched circuits
Ordering Information Easy to drive with commonly-used gate drivers
Package GSD pin layout improves high speed design
Part Number Package
Configuration
TP65H050G4BS TO-263 Source Tab Applications
Datacom
Broad industrial
PV inverter
TP65H050G4BS Servo motor
TO-263
(top view)
S Key Specifications
VDSS (V) 650
G VDSS(TR)(V) 800
S D
RDS(on)eff (mΩ) max* 60
QRR (nC) typ 120
QG (nC) typ 16
* Dynamic on-resistance; see Figures 18 and 19
Sep. 14, 2022 © 2018 Transphorm Inc. Subject to change without notice.
tp65h050g4bs.1.2 1
TP65H050G4BS
Absolute Maximum Ratings (Tc=25°C unless otherwise stated.)
Symbol Parameter Limit Value Unit
VDSS Drain to source voltage (TJ = -55°C to 150°C) 650
VDSS(TR) Transient drain to source voltage a 800 V
VGSS Gate to source voltage ±20
PD Maximum power dissipation @TC=25°C 119 W
Continuous drain current @TC=25°C b 34 A
ID
Continuous drain current @TC=100°C b 22 A
IDM Pulsed drain current (pulse width: 10µs) 150 A
TC Case -55 to +150 °C
Operating temperature
TJ Junction -55 to +150 °C
TS Storage temperature -55 to +150 °C
TSOLD Soldering peak temperature c 260 °C
Notes:
a. In off-state, spike duty cycle D<0.01, spike duration <30µs, non repetitive
b. For increased stability at high current operation, see Circuit Implementation on page 3
c. Reflow MSL3
Thermal Resistance
Symbol Parameter Maximum Unit
RΘJC Junction-to-case 1.05 °C/W
RΘJA Junction-to-ambient 40 °C/W
Layout Recommendations
Gate Loop:
Gate Driver: SiLab Si823x/Si827x
Keep gate loop compact
Minimize coupling with power loop
Power loop: ( For reference see page 13 )
Minimize power loop path inductance
Minimize switching node coupling with high and low power plane
Add DC bus snubber to reduce to voltage ringing
Add Switching node snubber for high current operation
Notes:
a. RCDCL should be placed as close as possible to the drain pin
b. RCSN (200pF + 5Ω) is needed only if RG is smaller than recommendations
Notes:
a. Includes dynamic RDS(on) effect
b. Reverse conduction di/dt will not exceed this max value with recommended RG.
Figure 1. Typical Output Characteristics TJ=25°C Figure 2. Typical Output Characteristics TJ=150°C
Parameter: VGS Parameter: VGS
Figure 14. Switching Time Test Circuit Figure 15. Switching Time Waveform
(see circuit implementation on page 3
for methods to ensure clean switching)
Figure 16. Diode Characteristics Test Circuit Figure 17. Diode Recovery Waveform
V DS(on)
R DS(on)eff
ID
Figure 18. Dynamic RDS(on)eff Test Circuit Figure 19. Dynamic RDS(on)eff Waveform
Before evaluating Transphorm GaN devices, see application note Printed Circuit Board Layout and Probing for GaN Power
Switches. The table below provides some practical rules that should be followed during the evaluation.
Evaluation kits
Application notes
Design guides
Simulation models
Technical papers and presentations
Half-bridge layout Sample (Top Layer) Half-bridge layout Sample (Bottom Layer)
1.1 03/06/2022 Updated gate driver recommendations (page 3) and added layout example