Si824x (Class D)
Si824x (Class D)
Si824x (Class D)
WI TH
P R E C I S I O N D E AD - T I M E G E N E R A T O R
PWM input High-precision linear programmable dead-time generator 0.4 ns to 1 s High latchup immunity >100 V/ns Up to 1500 Vrms output-output isolation, supply voltage of 750 V
Input to output isolation for low noise (up to 2500 V) Up to 8 MHz operation Wide operating range 40 to +125 C Transient immunity >45 kV/s RoHS-compliant SOIC-16 narrow body
Applications
Description
The Si824x isolated driver family combines two isolated drivers in a single package. The Si8241/44 are high-side/low-side drivers specifically targeted at high-power (>30 W) audio applications. Versions with peak output currents of 0.5 A (Si8241) and 4.0 A (Si8244) are available. All drivers operate with a maximum supply voltage of 24 V. Based on Silicon Labs' proprietary isolation technology, the Si824x audio drivers incorporate input-to-output and output-to-output isolation, which enables leveltranslation of signals without additional external circuits as well as use of bipolar supply voltage up to 750 V. The Si824x audio drivers feature an integrated deadtime generator that provides highly precise control for achieving optimal THD. These products also have overlap protection that safeguards against shootthrough current damage. The CMOS-based design also provides robust immunity from latch-up and high-voltage transients. The extremely low propagation delays enable faster modulation frequencies for an enhanced audio experience. The TTL level compatible inputs with >400 mV hysteresis are available in PWM input configuration; other options include UVLO levels of 8 V or 10 V. These products are available in narrow body SOIC packages.
Pin Assignments
SOIC-16 (Narrow)
PWM NC VDDI GNDI DISABLE DT NC VDDI
1 2 3 4 5 6 7 8 16 15 14
Si8241/44
13 12 11 10 9
Patents Pending
VDDA
Isolation
DT
VOA GNDA
VDDI
UVLO
DISABLE
Isolation
VOB GNDB
GNDI
Si8241/44
Rev. 0.2 2/11 Copyright 2011 by Silicon Laboratories Si824x
This information applies to a product under development. Its characteristics and specifications are subject to change without notice.
Si824x
Rev. 0.2
1. Top-Level Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .4 2. Electrical Specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .5 2.1. Test Circuits . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .7 3. Functional Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 3.1. Typical Performance Characteristics (0.5 Amp) . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 3.2. Typical Performance Characteristics (4.0 Amp) . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 3.3. Family Overview and Logic Operation During Startup . . . . . . . . . . . . . . . . . . . . . . . 17 3.4. Power Supply Connections . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 3.5. Power Dissipation Considerations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .18 3.6. Layout Considerations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 3.7. Undervoltage Lockout Operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 3.8. Programmable Dead Time and Overlap Protection . . . . . . . . . . . . . . . . . . . . . . . . . 22 4. Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 4.1. Class D Digital Audio Driver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 5. Pin Descriptions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 6. Ordering Guide . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 7. Package Outline: 16-Pin Narrow Body SOIC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26 8. Land Pattern: 16-Pin Narrow Body SOIC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 9. Top Marking: 16-Pin Narrow Body SOIC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 Document Change List . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .29 Contact Information . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .30
Rev. 0.2
Si824x
1. Top-Level Block Diagram
VDDI PWM LPWM ISOLATION VDDA
DISABLE
LPWM
GNDI
Si8241/44
Figure 1. Si8241/44 Single-Input High-Side/Low-Side Isolated Drivers
Rev. 0.2
Si824x
2. Electrical Specifications
Table 1. Electrical Characteristics1
4.5 V < VDDI < 5.5 V, VDDA = VDDB = 12 V or 15 V. TA = 40 to +125 C. Typical specs at 25 C
Parameter DC Specifications Input-Side Power Supply Voltage Driver Supply Voltage Input Supply Quiescent Current Output Supply Quiescent Current Input Supply Active Current Output Supply Active Current Input Pin Leakage Current Input Pin Leakage Current Logic High Input Threshold Logic Low Input Threshold Input Hysteresis Logic High Output Voltage Logic Low Output Voltage Output Short-Circuit Pulsed Sink Current Output Short-Circuit Pulsed Source Current Output Sink Resistance
Symbol
Test Conditions
Min
Typ
Max
Units
VDDI Voltage between VDDA and VDDA, VDDB GNDA, and VDDB and GNDB (See 6. Ordering Guide ) IDDI(Q) IDDA(Q), IDDB(Q) IDDI IDDO IPWM IDISABLE VIH VIL VIHYST VOAH, VOBH VOAL, VOBL IOA(SCL), IOB(SCL) IOA(SCH), IOB(SCH) RON(SINK) IOA, IOB = 1 mA IOA, IOB = 1 mA Si8241, Figure 2 Si8244, Figure 2 Si8241, Figure 3 Si8244, Figure 3 Si8241 Si8244 Si8241 Si8244 Si8241/44 Current per channel PWM freq = 500 kHz PWM freq = 500 kHz
4.5
5.5
6.5
24
2 2.5 3.6 450 0.5 4.0 0.25 2.0 5.0 1.0 15 2.7
mA mA mA mA A dc A dc V V mV V V A A A A
RON(SOURCE)
Notes: 1. VDDA = VDDB = 12 V for 8 V UVLO and 10 V UVLO devices. 2. The largest RDT resistor that can be used is 220 k.
Rev. 0.2
Si824x
Table 1. Electrical Characteristics1 (Continued)
4.5 V < VDDI < 5.5 V, VDDA = VDDB = 12 V or 15 V. TA = 40 to +125 C. Typical specs at 25 C
Parameter VDDI Undervoltage Threshold VDDI Undervoltage Threshold VDDI Lockout Hysteresis VDDA, VDDB Undervoltage Threshold 8 V Threshold 10 V Threshold VDDA, VDDB Undervoltage Threshold 8 V Threshold 10 V Threshold VDDA, VDDB Lockout Hysteresis VDDA, VDDB Lockout Hysteresis AC Specifications
Units V V mV
VDDA, VDDB rising See Figure 34 on page 21. See Figure 35 on page 21. 7.50 9.60 8.60 11.1 9.40 12.2 V V
VDDAUV, VDDBUV
VDDA, VDDB falling See Figure 34 on page 21. See Figure 35 on page 21. 7.20 9.40 8.10 10.1 600 1000 8.70 10.9 V V mV mV
10
25
60 5.60 1000 20 12 60 60 7
ns
ns
PWD
DT tR,tF tSD tRESTART tSTART CMTI Time from VDD_ = VDD_UV+ to VOA, VOB = VIA, VIB VIA, VIB, PWM = VDDI or 0 V See Figures 36 and 37 CL = 1 nF (Si8241) CL = 1 nF (Si8244)
0.4 25
1.0
5 45
ns
ns ns ns ns ns s kV/s
Notes: 1. VDDA = VDDB = 12 V for 8 V UVLO and 10 V UVLO devices. 2. The largest RDT resistor that can be used is 220 k.
Rev. 0.2
Si824x
2.1. Test Circuits
Figures 2 and 3 depict sink current and source current test circuits.
VDDA = VDDB = 15 V
VDD Si824x OUT_ SCHOTTKY VSS 1 F 100 F 10
VDDI (5 V) INPUT
IN_
5V
+ _
Measure 50 ns
1 F CER
10 F EL RSNS 0.1
VDDI GND
200 ns
INPUT WAVEFORM
Figure 2. Sink Current Test Circuit
VDDA = VDDB = 15 V VDDI (5 V) INPUT
IN_ VDD Si824x OUT_ SCHOTTKY VSS 1 F 100 F 5V 10
+ _
Measure 50 ns
1 F CER
10 F EL RSNS 0.1
VDDI GND
200 ns
INPUT WAVEFORM
Figure 3. Source Current Test Circuit
Rev. 0.2
Si824x
Table 2. Absolute Maximum Ratings1
Parameter Storage Temperature2 Symbol TSTG TA VDDI VDDA, VDDB VIN IO Min 65 40 0.6 0.6 0.5 Typ Max +150 +125 6.0 30 VDD + 0.5 10 260 100 2500 1500 Units C C V V V mA C V/ns VRMS VRMS
Ambient Temperature under Bias Input-side Supply Voltage Driver-side Supply Voltage Voltage on any Pin with respect to Ground Output Drive Current per Channel Lead Solder Temperature (10 sec) Latchup Immunity3 Maximum Isolation (Input to Output) Maximum Isolation (Output to Output)
Notes: 1. Permanent device damage may occur if the absolute maximum ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. 2. VDE certifies storage temperature from 40 to 150 C. 3. Latchup immunity specification is for slew rate applied across GNDI and GNDA or GNDB.
Rev. 0.2
Si824x
Table 4. Insulation and Safety-Related Specifications
Value Parameter Nominal Air Gap (Clearance)1 Nominal External Tracking (Creepage)1 Minimum Internal Gap (Internal Clearance) Tracking Resistance (Proof Tracking Index) Erosion Depth Resistance (Input-Output)2 Capacitance (Input-Output)2 Input Capacitance3 PTI ED RIO CIO CI f = 1 MHz IEC60112 Symbol Test Condition NBSOIC-16 2.5 kVRMS 4.01 4.01 0.011 600 0.019 1012 1.4 4.0 Unit
L(1O1) L(1O2)
mm mm mm V mm pF pF
Notes: 1. The values in this table correspond to the nominal creepage and clearance values as detailed in 7. Package Outline: 16-Pin Narrow Body SOIC . VDE certifies the clearance and creepage limits as 4.7 mm minimum for the NB SOIC-16. UL does not impose a clearance and creepage minimum for component level certifications. CSA certifies the clearance and creepage limits as 3.9 mm minimum for the NB SOIC 16. 2. To determine resistance and capacitance, the Si824x is converted into a 2-terminal device. Pins 18 are shorted together to form the first terminal and pins 916 are shorted together to form the second terminal. The parameters are then measured between these two terminals. 3. Measured from input pin to ground.
Rev. 0.2
Si824x
Table 6. IEC 60747-5-2 Insulation Characteristics*
Parameter Maximum Working Insulation Voltage Symbol VIORM Method b1 (VIORM x 1.875 = VPR, 100% Production Test, tm = 1 sec, Partial Discharge < 5 pC) t = 60 sec Test Condition Characteristic NB SOIC-16 560 Unit V peak
VPR
1050
V peak
Transient Overvoltage Pollution Degree (DIN VDE 0110, Table 1) Insulation Resistance at TS, VIO = 500 V
VIOTM
4000 2
V peak
RS
>109
*Note: Maintenance of the safety data is ensured by protective circuits. The Si824x provides a climate classification of 40/125/21.
50
mA
1.2
Notes: 1. Maximum value allowed in the event of a failure. Refer to the thermal derating curve in Figure 4. 2. The Si82xx is tested with VDDI = 5.5 V, VDDA = VDDB = 24 V, TJ = 150 C, CL = 100 pF, input 2 MHz 50% duty cycle square wave.
10
Rev. 0.2
Si824x
Table 8. Thermal Characteristics
Parameter IC Junction-to-Air Thermal Resistance Symbol JA NB SOIC-16 105 Unit C/W
Figure 4. NB SOIC-16, Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per DIN EN 60747-5-2
Rev. 0.2
11
Si824x
3. Functional Description
The operation of an Si824x channel is analogous to that of an opto coupler and gate driver, except an RF carrier is modulated instead of light. This simple architecture provides a robust isolated data path and requires no special considerations or initialization at start-up. A simplified block diagram for a single Si824x channel is shown in Figure 5.
Transmitter
RF Oscillator
Receiver
Driver VDD
Modulator
Demodulator
0.5 to 4 A peak
Gnd
Output Signal
Figure 6. Modulation Scheme
12
Rev. 0.2
Si824x
3.1. Typical Performance Characteristics (0.5 Amp)
The typical performance characteristics depicted in Figures 7 through 18 are for information purposes only. Refer to Table 1 on page 5 for actual specification limits.
10
7 6 5 4 3 2 1 0 9 14 19 24 VDDA Supply Voltage (V) 50 kHz Duty Cycle = 50% CL = 100 pF 1 Channel Switching 1MHz 500kHz 100kHz
50 Temperature (C)
100
4 VDDA Supply Current (mA) 3.5 3 2.5 2 1.5 50 kHz 1 9 14 19 24 VDDA Supply Voltage (V) 500kHz 100kHz
Rise/Fall Time (ns)
35
30 25 20 15 10 5 0 0.0 0.5
Trise
1MHz
Tfall
Rev. 0.2
13
Si824x
50 45
4 3.75 Source Current (A) 3.5 3.25 3 2.75 2.5 2.25 2 VDD=12V, Vout=VDD-5V 10 15 20 25
40 35 30 25
20 15 10 0.0 0.5 VDD=12V, 25C 1.0 Load (nF) 1.5 2.0
L-H H-L
25
L-H 20
Sink Current (A)
H-L
10
Temperature (C)
Temperature (C)
8
Sink Current (A)
2 -40
Temperature (C)
14
Rev. 0.2
Si824x
3.2. Typical Performance Characteristics (4.0 Amp)
The typical performance characteristics depicted in Figures 19 through 30 are for information purposes only. Refer to Table 1 on page 5 for actual specification limits.
10
VDDA Supply Current (mA) 14 12 10 8 6 4 2 0 9 14 19 24 VDDA Supply Voltage (V) 100kHz 50 kHz 500kHz
8
Rise/Fall Time (ns)
1MHz
Trise
Tfall
14 12 10 8 6 4 2 0 9
1MHz
500kHz
5 Load (nF)
10
14
19
Rev. 0.2
15
Si824x
50 45 Propagation Delay (ns) 40 35 30 25 20 15 10 0 1 2 3 4 VDD=12V, 25C 5 Load (nF) 6 7 8 9 10 L-H H-L
Source Current (A)
4 3.75 3.5 3.25 3 2.75 2.5 2.25 2 10 15 20 25 Supply Voltage (V) VDD=12V, Vout=VDD-5V
25
H-L L-H
Sink Current (A)
20
10
Temperature (C)
Temperature (C)
2 -40
Temperature (C)
16
Rev. 0.2
Si824x
3.3. Family Overview and Logic Operation During Startup
The Si824x family of isolated drivers consists of high-side, low-side, and dual driver configurations. 3.3.1. Products Table 9 shows the configuration and functional overview for each product in this family.
3.3.2. Device Behavior Table 10 contains truth tables for the Si8241/4 families.
*Note: This truth table assumes VDDA and VDDB are powered. If VDDA and VDDB are below UVLO, see "3.7.2.Undervoltage Lockout" on page 20 for more information.
Rev. 0.2
17
Si824x
3.4. Power Supply Connections
Isolation requirements mandate individual supplies for VDDI, VDDA, and VDDB. The decoupling caps for these supplies must be placed as close to the VDD and GND pins of the Si824x as possible. The optimum values for these capacitors depend on load current and the distance between the chip and the regulator that powers it. Low effective series resistance (ESR) capacitors, such as Tantalum, are recommended.
Equation 1. The maximum power dissipation allowable for the Si824x is a function of the package thermal resistance, ambient temperature, and maximum allowable junction temperature, as shown in Equation 2:
T jmax T A P Dmax -------------------------- ja where: P Dmax = Maximum Si824x power dissipation (W) T jmax = Si824x maximum junction temperature (150 C) T A = Ambient temperature (C) ja = Si824x junction-to-air thermal resistance (105 C/W) F = Si824x switching frequency (Hz)
Equation 2. Substituting values for PDmax Tjmax, TA, and ja into Equation 2 results in a maximum allowable total power dissipation of 1.19 W. Maximum allowable load is found by substituting this limit and the appropriate datasheet values from Table 1 on page 5 into Equation 1 and simplifying. The result is Equation 3 (0.5 A driver) and Equation 4 (4.0 A driver), both of which assume VDDI = 5 V and VDDA = VDDB = 18 V.
1.4 10 11 7.5 10 C L(MAX) = ------------------------F
3
Equation 3.
1.4 10 10 3.7 10 C L(MAX) = ------------------------F
3
Equation 4.
18
Rev. 0.2
Si824x
Equation 1 and Equation 2 are graphed in Figure 31 where the points along the load line represent the package dissipation-limited value of CL for the corresponding switching frequency.
1 6 ,0 0 0
1 4 ,0 0 0
0 .5 A D r i ve r ( p F ) 4 A D r i ve r ( p F )
1 2 ,0 0 0
1 0 ,0 0 0
8 ,0 0 0
Ta = 25 C
6 ,0 0 0 4 ,0 0 0
2 ,0 0 0
0 100 150 200 250 300 350 400 450 500 550 600 650 700
F re q u e n c y (K h z )
20
VDDA Supply Current (mA)
15
CL = 1000pF
10
CL = 500pF
CL = 200pF VDD=15V, 25C
200
400
600
800
1000
Rev. 0.2
19
Si824x
3.6. Layout Considerations
It is most important to minimize ringing in the drive path and noise on the Si824x VDD lines. Care must be taken to minimize parasitic inductance in these paths by locating the Si824x as close to the device it is driving as possible. In addition, the VDD supply and ground trace paths must be kept short. For this reason, the use of power and ground planes is highly recommended. A split ground plane system having separate ground and VDD planes for power devices and small signal components provides the best overall noise performance.
VDD HYS
VDDI
UVLO+ UVLO-
VDD HYS
VDDA
PW M
DISABLE
tSTART tSD tSTART tSTART tSD tRESTART tPHL tPLH
VOA
20
Rev. 0.2
Si824x
3.7.3. Undervoltage Lockout (UVLO) The UVLO circuit unconditionally drives VO low when VDD is below the lockout threshold. Referring to Figures 34 and 35, upon power up, the Si824x is maintained in UVLO until VDD rises above VDDUV+. During power down, the Si824x enters UVLO when VDD falls below the UVLO threshold plus hysteresis (i.e., VDD < VDDUV+ VDDHYS).
V DDUV+ (Typ)
V DDUV+ (Typ)
6.0
6.5
7.0
7.5
8.0
8.5
9.0
9.5 10.0
9.5
PWM inputs are high-true, TTL level-compatible logic inputs. VOA is high and VOB is low when the PWM input is high, and VOA is low and VOB is high when the PWM input is low. 3.7.5. Disable Input When brought high, the DISABLE input unconditionally drives VOA and VOB low regardless of the states of input. Device operation terminates within tSD after DISABLE = VIH and resumes within tRESTART after DISABLE = VIL. The DISABLE input has no effect if VDDI is below its UVLO level (i.e. VOA, VOB remain low). The DISABLE input is typically connected to external protection circuitry to unconditionally halt driver operation in the event of a fault.
Rev. 0.2
21
Si824x
3.8. Programmable Dead Time and Overlap Protection
All high-side/low-side drivers (Si8241/4) include programmable overlap protection to prevent outputs VOA and VOB from being high at the same time. These devices also include programmable dead time, which adds a userprogrammable delay between transitions of VOA and VOB. When enabled, dead time is present on all transitions, even after overlap recovery. The amount of dead time delay (DT) is programmed by a single resistor (RDT) connected from the DT input to ground per Equation 5. Minimum dead time (approximately 400 ps) can be achieved by connecting the DT pin to VDDI. Note that dead time accuracy is limited by the resistors (RDT) tolerance and temperature coefficient. See Figures 36 and 37 for additional information about dead time operation.
DT 10 RDT where: DT = dead time (ns) and RDT = dead time programming resistor (k
Equation 5.
1000
900 800
Dead-time (ns)
700
600 500 400 300 200 100 0 0 20 40 60 80 100 Dead-time Resistance (k:)
80 Dead-time (ns) 70 60
50
RDT = 6k
RDT = 5k RDT = 4k
40 30 20
10 0 -40 -20 0 20 40
RDT = 3k
RDT = 2k RDT = 1k RDT = 0
60
80
100
120
Temperature (C)
22
Rev. 0.2
Si824x
4. Applications
The following examples illustrate typical circuit configurations using the Si824x.
VDD2
C2 1 F
D1
PWMOUT
PWM
VOA GNDA
Q1
DT
CONTROLLER
RDT
Si8241/4
VDDB VDDB
C3 10uF
I/O
DISABLE GNDB
VOB
Q2
VDD2
C2 1 F
D1
PWMOUT
PWM
VOA GNDA
Q1
DT
CONTROLLER
RDT
Si8241/4
VDDB VDDB
C3 10uF
I/O
DISABLE GNDB
VOB
Q2
-750 V max
Rev. 0.2
23
Si824x
5. Pin Descriptions
SOIC-16 (Narrow)
PWM NC VDDI GNDI DISABLE DT NC VDDI
1 2 3 4 5 6 7 8 16 15 14
Si8241/44
13 12 11 10 9
DISABLE Device Disable. When high, this input unconditionally drives outputs VOA, VOB LOW. It is strongly recommended that this input be connected to external logic level to avoid erroneous operation due to capacitive noise coupling. DT Dead time programming input. The value of the resistor connected from DT to ground sets the dead time between output transitions of VOA and VOB. Defaults to 1 ns dead time when connected to VDDI or left open (see "3.8.Programmable Dead Time and Overlap Protection" on page 22). No connection. Input-side power supply terminal; connect to a source of 4.5 to 5.5 V. Ground terminal for Driver B. Driver B output (low-side driver). Driver B power supply voltage terminal; connect to a source of 6.5 to 24 V. No connection. No connection. Ground terminal for Driver A. Driver A output (high-side driver). Driver A power supply voltage terminal; connect to a source of 6.5 to 24 V.
7 8 9 10 11 12 13 14 15 16
24
Rev. 0.2
Si824x
6. Ordering Guide
The currently available OPNs are listed in Table 12.
Input Type
Package
Drive Strength
Output
UVLO Voltage
0.5 A High-Side/Low-Side 4A
8V 10 V 8V 10 V 2.5 kVrms
Note: All packages are RoHS-compliant. Moisture sensitivity level is MSL3 for narrow-body SOIC-16 packages with peak reflow temperatures of 260 C according to the JEDEC industry standard classifications and peak solder temperatures. Tape and reel options are specified by adding an R suffix to the ordering part number.
Rev. 0.2
25
Si824x
7. Package Outline: 16-Pin Narrow Body SOIC
Figure 40 illustrates the package details for the Si824x in a 16-pin narrow-body SOIC (SO-16). Table 13 lists the values for the dimensions shown in the illustration.
Figure 40. 16-pin Small Outline Integrated Circuit (SOIC) Package Table 13. Package Diagram Dimensions
Dimension A A1 A2 b c D E E1 e Min 0.10 1.25 0.31 0.17 9.90 BSC 6.00 BSC 3.90 BSC 1.27 BSC Max 1.75 0.25 0.51 0.25 Dimension L L2 h aaa bbb ccc ddd 0.25 0 0.10 0.20 0.10 0.25 Min 0.40 0.25 BSC 0.50 8 Max 1.27
Notes: 1. All dimensions shown are in millimeters (mm) unless otherwise noted. 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. 3. This drawing conforms to the JEDEC Solid State Outline MS-012, Variation AC. 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.
26
Rev. 0.2
Si824x
8. Land Pattern: 16-Pin Narrow Body SOIC
Figure 41 illustrates the recommended land pattern details for the Si824x in a 16-pin narrow-body SOIC. Table 14 lists the values for the dimensions shown in the illustration.
Figure 41. 16-Pin Narrow Body SOIC PCB Land Pattern Table 14. 16-Pin Narrow Body SOIC Land Pattern Dimensions
Dimension C1 E X1 Y1 Feature Pad Column Spacing Pad Row Pitch Pad Width Pad Length (mm) 5.40 1.27 0.60 1.55
Notes: 1. This Land Pattern Design is based on IPC-7351 pattern SOIC127P600X165-16N for Density Level B (Median Land Protrusion). 2. All feature sizes shown are at Maximum Material Condition (MMC) and a card fabrication tolerance of 0.05 mm is assumed.
Rev. 0.2
27
Si824x
9. Top Marking: 16-Pin Narrow Body SOIC
e4
Si824YUV YYWWTTTTTT
Figure 42. 16-Pin Narrow Body SOIC Top Marking Table 15. 16-Pin Narrow Body SOIC Top Marking Explanations
Si824 = ISOdriver product series Y = Peak output current 1 = 0.5 A 4 = 4.0 A U = UVLO level B = 8 V; C = 10 V V = Isolation rating B = 2.5 kV Assigned by the Assembly House. Corresponds to the year and workweek of the mold date. Manufacturing Code from Assembly Purchase Order form.
Base Part Number Ordering Options Line 1 Marking: See Ordering Guide for more information.
Line 2 Marking:
28
Rev. 0.2
Si824x
DOCUMENT CHANGE LIST
Revision 0.1 to Revision 0.2
Deleted Table 3. Added Tables 3 through 8. Added Figure 4. Updated common-mode transient immunity specification throughout.
Rev. 0.2
29
Si824x
CONTACT INFORMATION
Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032 Please visit the Silicon Labs Technical Support web page: https://www.silabs.com/support/pages/contacttechnicalsupport.aspx and register to submit a technical support request.
The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.
Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.
30
Rev. 0.2