Ngspice Manual
Ngspice Manual
Ngspice Manual
Version 34 plus
(ngspice development version)
Locations
The project and download pages of ngspice may be found at
Ngspice home page http://ngspice.sourceforge.net/
Project page at SourceForge http://sourceforge.net/projects/ngspice/
Download page at SourceForge https://sourceforge.net/projects/ngspice/files/ng-spice-
rework/
Git source download https://sourceforge.net/p/ngspice/ngspice/ci/master/tree/
Status
This manual is a work in progress. Some to-dos are listed in Chapt. 24.3. More is surely
needed. You are invited to report bugs, missing items, wrongly described items, bad
English style, etc.
License
This document is covered by the Creative Commons Attribution Share-Alike (CC-BY-SA)
v4.0..
Part of chapters 12 and 25-27 are in the public domain.
Chapter 30 is covered by New BSD (chapt. 33.3.2).
Part I
3
Contents
1 Introduction 33
1.1 Simulation Algorithms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 34
1.1.1 Analog Simulation . . . . . . . . . . . . . . . . . . . . . . . . . . . 34
1.1.2 Device Models for Analog Simulation . . . . . . . . . . . . . . . . . 34
1.1.3 Digital Simulation . . . . . . . . . . . . . . . . . . . . . . . . . . . 35
1.1.4 Mixed-Signal Simulation . . . . . . . . . . . . . . . . . . . . . . . . 35
1.1.5 Mixed-Level Simulation . . . . . . . . . . . . . . . . . . . . . . . . 36
1.2 Supported Analyses . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37
1.2.1 DC Analysis . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37
1.2.2 AC Small-Signal Analysis . . . . . . . . . . . . . . . . . . . . . . . 38
1.2.3 Transient Analysis . . . . . . . . . . . . . . . . . . . . . . . . . . . 38
1.2.4 Pole-Zero Analysis . . . . . . . . . . . . . . . . . . . . . . . . . . . 39
1.2.5 Small-Signal Distortion Analysis . . . . . . . . . . . . . . . . . . . . 39
1.2.6 Sensitivity Analysis . . . . . . . . . . . . . . . . . . . . . . . . . . . 39
1.2.7 Noise Analysis . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40
1.2.8 Periodic Steady State Analysis . . . . . . . . . . . . . . . . . . . . . 40
1.3 Analysis at Different Temperatures . . . . . . . . . . . . . . . . . . . . . . 40
1.4 Convergence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42
1.4.1 Voltage convergence criterion . . . . . . . . . . . . . . . . . . . . . 42
1.4.2 Current convergence criterion . . . . . . . . . . . . . . . . . . . . . 43
1.4.3 Convergence failure . . . . . . . . . . . . . . . . . . . . . . . . . . . 43
2 Circuit Description 45
2.1 General Structure and Conventions . . . . . . . . . . . . . . . . . . . . . . 45
2.1.1 Input file structure . . . . . . . . . . . . . . . . . . . . . . . . . . . 45
2.1.2 Syntax check . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45
5
6 CONTENTS
7 Diodes 125
7.1 Junction Diodes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 125
7.2 Diode Model (D) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 125
7.3 Diode Equations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 128
8 BJTs 133
8.1 Bipolar Junction Transistors (BJTs) . . . . . . . . . . . . . . . . . . . . . . 133
8.2 BJT Models (NPN/PNP) . . . . . . . . . . . . . . . . . . . . . . . . . . . 133
8.2.1 Gummel-Poon Models . . . . . . . . . . . . . . . . . . . . . . . . . 134
8.2.2 VBIC Model . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 139
8.2.3 MEXTRAM Model . . . . . . . . . . . . . . . . . . . . . . . . . . . 141
8.2.4 HICUM level 2 Model . . . . . . . . . . . . . . . . . . . . . . . . . 141
8.2.5 HICUM level 0 Model . . . . . . . . . . . . . . . . . . . . . . . . . 143
9 JFETs 145
9.1 Junction Field-Effect Transistors (JFETs) . . . . . . . . . . . . . . . . . . 145
9.2 JFET Models (NJF/PJF) . . . . . . . . . . . . . . . . . . . . . . . . . . . 145
9.2.1 Basic model statement . . . . . . . . . . . . . . . . . . . . . . . . . 145
9.2.2 JFET level 1 model with Parker Skellern modification . . . . . . . . 145
9.2.3 JFET level 2 Parker Skellern model . . . . . . . . . . . . . . . . . . 148
10 MESFETs 151
10.1 MESFETs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 151
10.2 MESFET Models (NMF/PMF) . . . . . . . . . . . . . . . . . . . . . . . . 151
10.2.1 Basic model statements . . . . . . . . . . . . . . . . . . . . . . . . . 151
10.2.2 Model by Statz e.a. . . . . . . . . . . . . . . . . . . . . . . . . . . . 151
10.2.3 Model by Ytterdal e.a. . . . . . . . . . . . . . . . . . . . . . . . . . 152
10.2.4 hfet1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 152
10.2.5 hfet2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 153
10 CONTENTS
11 MOSFETs 155
11.1 MOSFET devices . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 155
11.2 MOSFET models (NMOS/PMOS) . . . . . . . . . . . . . . . . . . . . . . 156
11.2.1 MOS Level 1 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 158
11.2.2 MOS Level 2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 158
11.2.3 MOS Level 3 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 158
11.2.4 MOS Level 6 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 158
11.2.5 Notes on Level 1-6 models . . . . . . . . . . . . . . . . . . . . . . . 158
11.2.6 MOS Level 9 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 161
11.2.7 BSIM Models . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 161
11.2.8 BSIM1 model (level 4) . . . . . . . . . . . . . . . . . . . . . . . . . 162
11.2.9 BSIM2 model (level 5) . . . . . . . . . . . . . . . . . . . . . . . . . 164
11.2.10 BSIM3 model (levels 8, 49) . . . . . . . . . . . . . . . . . . . . . . . 164
11.2.11 BSIM4 model (levels 14, 54) . . . . . . . . . . . . . . . . . . . . . . 164
11.2.12 EKV2.6 Model . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 165
11.2.13 PSP Model . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 166
11.2.14 BSIMSOI models (levels 10, 58, 55, 56, 57) . . . . . . . . . . . . . . 166
11.2.15 SOI3 model (level 60) . . . . . . . . . . . . . . . . . . . . . . . . . . 166
11.2.16 HiSIM models of the University of Hiroshima . . . . . . . . . . . . 166
11.3 Power MOSFET model (VDMOS) . . . . . . . . . . . . . . . . . . . . . . 167
12.4.5 Or . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 236
12.4.6 Nor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 237
12.4.7 Xor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 238
12.4.8 Xnor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 239
12.4.9 Tristate . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 240
12.4.10 Pullup . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 241
12.4.11 Pulldown . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 242
12.4.12 D Flip Flop . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 243
12.4.13 JK Flip Flop . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 245
12.4.14 Toggle Flip Flop . . . . . . . . . . . . . . . . . . . . . . . . . . . . 247
12.4.15 Set-Reset Flip Flop . . . . . . . . . . . . . . . . . . . . . . . . . . . 249
12.4.16 D Latch . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 251
12.4.17 Set-Reset Latch . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 254
12.4.18 State Machine . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 256
12.4.19 Frequency Divider . . . . . . . . . . . . . . . . . . . . . . . . . . . 259
12.4.20 RAM . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 261
12.4.21 Digital Source . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 263
12.4.22 LUT . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 265
12.4.23 General LUT . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 266
12.5 Predefined Node Types for event driven simulation . . . . . . . . . . . . . 268
12.5.1 Digital Node Type . . . . . . . . . . . . . . . . . . . . . . . . . . . 268
12.5.2 Real Node Type . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 268
12.5.3 Int Node Type . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 268
12.5.4 (Digital) Input/Output . . . . . . . . . . . . . . . . . . . . . . . . . 268
17.5.69 Setscale: Set the scale vector for the current plot . . . . . . . . . . 376
17.5.70 Setseed: Set the seed value for the random number generator . . . . 376
17.5.71 Settype: Set the type of a vector . . . . . . . . . . . . . . . . . . . 377
17.5.72 Shell: Call the command interpreter . . . . . . . . . . . . . . . . . . 377
17.5.73 Shift: Alter a list variable . . . . . . . . . . . . . . . . . . . . . . . 377
17.5.74 Show*: List device state . . . . . . . . . . . . . . . . . . . . . . . . 378
17.5.75 Showmod*: List model parameter values . . . . . . . . . . . . . . . 378
17.5.76 Snload*: Load the snapshot file . . . . . . . . . . . . . . . . . . . . 378
17.5.77 Snsave*: Save a snapshot file . . . . . . . . . . . . . . . . . . . . . 379
17.5.78 Source: Read a ngspice input file . . . . . . . . . . . . . . . . . . . 380
17.5.79 Spec: Create a frequency domain plot . . . . . . . . . . . . . . . . . 381
17.5.80 Status*: Display breakpoint information . . . . . . . . . . . . . . . 381
17.5.81 Step*: Run a fixed number of time-points . . . . . . . . . . . . . . 381
17.5.82 Stop*: Set a breakpoint . . . . . . . . . . . . . . . . . . . . . . . . 382
17.5.83 Strcmp: Compare two strings . . . . . . . . . . . . . . . . . . . . . 382
17.5.84 Sysinfo*: Print system information . . . . . . . . . . . . . . . . . . 383
17.5.85 Tf*: Run a Transfer Function analysis . . . . . . . . . . . . . . . . 383
17.5.86 Trace*: Trace nodes . . . . . . . . . . . . . . . . . . . . . . . . . . 384
17.5.87 Tran*: Perform a transient analysis . . . . . . . . . . . . . . . . . . 384
17.5.88 Transpose: Swap the elements in a multi-dimensional data set . . . 385
17.5.89 Unalias: Retract an alias . . . . . . . . . . . . . . . . . . . . . . . . 385
17.5.90 Undefine: Retract a definition . . . . . . . . . . . . . . . . . . . . . 385
17.5.91 Unlet: Delete the specified vector(s) . . . . . . . . . . . . . . . . . . 385
17.5.92 Unset: Clear a variable . . . . . . . . . . . . . . . . . . . . . . . . . 386
17.5.93 Version: Print the version of ngspice . . . . . . . . . . . . . . . . . 386
17.5.94 Where*: Identify troublesome node or device . . . . . . . . . . . . . 387
17.5.95 Wrdata: Write data to a file (simple table) . . . . . . . . . . . . . . 388
17.5.96 Write: Write data to a file (Spice3f5 format) . . . . . . . . . . . . . 388
17.5.97 Wrs2p: Write scattering parameters to file (Touchstone® format) . 389
17.6 Control Structures . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 389
17.6.1 While - End . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 389
17.6.2 Repeat - End . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 390
17.6.3 Dowhile - End . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 390
17.6.4 Foreach - End . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 390
17.6.5 If - Then - Else . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 391
CONTENTS 19
20 TCLspice 447
20.1 tclspice framework . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 447
20.2 tclspice documentation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 447
20.3 spicetoblt . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 448
20.4 Running TCLspice . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 448
20.5 examples . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 449
20.5.1 Active capacitor measurement . . . . . . . . . . . . . . . . . . . . . 449
20.5.2 Optimization of a linearization circuit for a Thermistor . . . . . . . 451
20.5.3 Progressive display . . . . . . . . . . . . . . . . . . . . . . . . . . . 455
20.6 Compiling . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 456
20.6.1 Linux . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 456
20.6.2 MS Windows . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 456
20.7 MS Windows 32 Bit binaries . . . . . . . . . . . . . . . . . . . . . . . . . . 457
24 Notes 487
24.1 Glossary . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 487
24.2 Acronyms and Abbreviations . . . . . . . . . . . . . . . . . . . . . . . . . . 488
24.3 To Do . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 489
IV Miscellaneous 603
and some original material needed to describe the new features and the newly implemented
models. This cut and paste approach, while not being orthodox, allowed ngspice to have
a full manual in a fraction of the time that writing a completely new text would have
required. The use of LaTex and LYX instead of TeXinfo, which was the original encoding
for the manual, further helped to reduce the writing effort and improved the quality of
the result, at the expense of an on-line version of the manual but, due to the complexity
of the software I hardly think that users will ever want to read an on-line text version.
In writing this text I followed the spice3f5 manual, both in the chapter sequence and
presentation of material, mostly because that was already the user manual of SPICE.
Ngspice is an open source software, users can download the source code, compile, and
run it. This manual has an entire chapter describing program compilation and available
options to help users in building ngspice (see Chapt. 32). The source package already
comes with all ‘safe’ options enabled by default, and activating the others can produce
unpredictable results and thus is recommended to expert users only. This is the first
ngspice manual and I have removed all the historical material that described the differences
between ngspice and spice3, since it was of no use for the user and not so useful for the
developer who can look for it in the Changelogs of in the revision control system.
I want to acknowledge the work done by Emmanuel Rouat and Arno W. Peters for
converting the original spice3f documentation to TEXinfo. Their effort gave ngspice users
the only available documentation that described the changes for many years. A good
source of ideas for this manual came from the on-line spice3f manual written by Charles
D.H. Williams (Spice3f5 User Guide), constantly updated and useful for its many insights.
As always, errors, omissions and unreadable phrases are only my fault.
Paolo Nenzi
Roma, March 24th 2001
29
30 CONTENTS
Indeed. At the end of the day, this is engineering, and one learns to live
within the limitations of the tools.
ngspice contributors
Spice3 and CIDER were originally written at The University of California at Berkeley
(USA).
XSPICE has been provided by Georgia Institute of Technology, Atlanta (USA).
Since then, there have been many people working on the software, most of them releasing
patches to the original code through the Internet.
The following people have contributed in some way:
Vera Albrecht,
Cecil Aswell,
Giles C. Billingsley,
Phil Barker,
Steven Borley,
Stuart Brorson,
Mansun Chan,
Wayne A. Christopher,
Al Davis,
Glao S. Dezai,
Jon Engelbert,
Daniele Foci,
Noah Friedman,
David A. Gates,
Alan Gillespie,
John Heidemann,
Marcel Hendrix,
Jeffrey M. Hsu,
JianHui Huang,
S. Hwang,
Chris Inbody,
Gordon M. Jacobs,
Min-Chie Jeng,
Beorn Johnson,
Stefan Jones,
Kenneth H. Keller,
Francesco Lannutti,
31
32 CONTENTS
Robert Larice,
Mathew Lew,
Robert Lindsell,
Weidong Liu,
Kartikeya Mayaram,
Richard D. McRoberts,
Manfred Metzger,
Jim Monte,
Wolfgang Muees,
Paolo Nenzi,
Gary W. Ng,
Hong June Park,
Stefano Perticaroli,
Arno Peters,
Serban-Mihai Popescu,
Georg Post,
Thomas L. Quarles,
Emmanuel Rouat,
Jean-Marc Routure,
Jaijeet S. Roychowdhury,
Lionel Sainte Cluque,
Takayasu Sakurai,
Amakawa Shuhei,
Kanwar Jit Singh,
Bill Swartz,
Hitoshi Tanaka,
Steve Tell,
Andrew Tuckey,
Andreas Unger,
Holger Vogt,
Dietmar Warning,
Michael Widlok,
Charles D.H. Williams,
Antony Wilson,
Introduction
Ngspice is a general-purpose circuit simulation program for nonlinear and linear analyses.
Circuits may contain resistors, capacitors, inductors, mutual inductors, independent or
dependent voltage and current sources, loss-less and lossy transmission lines, switches,
uniform distributed RC lines, and the five most common semiconductor devices: diodes,
BJTs, JFETs, MESFETs, and MOSFETs.
Some introductory remarks on how to use ngspice may be found in Chapt. 21.
Ngspice is an update of Spice3f5, the last Berkeley’s release of Spice3 simulator family.
Ngspice is being developed to include new features to existing Spice3f5 and to fix its bugs.
Improving a complex software like a circuit simulator is a very hard task and, while some
improvements have been made, most of the work has been done on bug fixing and code
refactoring.
Ngspice has built-in models for the semiconductor devices, and the user need specify only
the pertinent model parameter values.
Ngspice supports mixed-level simulation and provides a direct link between technology pa-
rameters and circuit performance. A mixed-level circuit and device simulator can provide
greater simulation accuracy than a stand-alone circuit or device simulator by numerically
modeling the critical devices in a circuit. Compact models can be used for all other de-
vices. The mixed-level extensions to ngspice is CIDER, a mixed-level circuit and device
simulator integrated into ngspice code.
Ngspice supports mixed-signal simulation through the integration of XSPICE code. XSPICE
software, developed as an extension to Spice3C1 by GeorgiaTech, has been enhanced and
ported to ngspice to provide ‘board’ level and mixed-signal simulation.
New devices can be added to ngspice by several means: behavioral B-, E- or G-sources,
the XSPICE code-model interface for C-like device coding, and the ADMS interface based
on Verilog-A and XML.
Finally, numerous small bugs have been discovered and fixed, and the program has been
ported to a wider variety of computing platforms.
33
34 CHAPTER 1. INTRODUCTION
The semiconductor diode model can be used for either junction diodes or Schottky barrier
diodes. There are two models for JFET: the first (JFET) is based on the model of
Shichman and Hodges, the second (JFET2) is based on the Parker-Skellern model. All
the original six MOSFET models are implemented: MOS1 is described by a square-law
I-V characteristic, MOS2 [1] is an analytical model, while MOS3 [1] is a semi-empirical
model; MOS6 [2] is a simple analytic model accurate in the short channel region; MOS9,
is a slightly modified Level 3 MOSFET model - not to confuse with Philips level 9; BSIM
1 [3, 4]; BSIM2 [5] are the old BSIM (Berkeley Short-channel IGFET Model) models.
MOS2, MOS3, and BSIM include second-order effects such as channel-length modulation,
subthreshold conduction, scattering-limited velocity saturation, small-size effects, and
charge controlled capacitances. The recent MOS models for submicron devices are the
BSIM3 (Berkeley BSIM3 web page) and BSIM4 (Berkeley BSIM4 web page) models.
Silicon-on-insulator MOS transistors are described by the SOI models from the BSIMSOI
family (Berkeley BSIMSOI web page) and the STAG [18] one. There is partial support
for a couple of HFET models and one model for MESA devices.
and its Code Model Subsystem) allow use of all the standard SPICE models, provide a
pre-defined collection of the most common analog and digital functions, and provide an
extensible base on which to build additional models.
Ngspice supports creation of ‘User-Defined Node’ types. User-Defined Node types allow
you to specify nodes that propagate data other than voltages, currents, and digital states.
Like digital nodes, User-Defined Nodes use event-driven simulation, but the state value
may be an arbitrary data type. A simple example application of User-Defined Nodes is
the simulation of a digital signal processing filter algorithm. In this application, each
node could assume a real or integer value. More complex applications may define types
that involve complex data such as digital data vectors or even non-electronic data.
Ngspice digital simulation is actually implemented as a special case of this User-Defined
Node capability where the digital state is defined by a data structure that holds a Boolean
logic state and a strength value.
Ngspice can simulate numerical device models for diodes and transistors in two different
ways, either through the integrated DSIM simulator or interfacing to GSS TCAD system.
DSIM is an internal C-based device simulator that is part of the CIDER simulator, the
mixed-level simulator based on SPICE3f5. CIDER within ngspice provides circuit anal-
yses, compact models for semiconductor devices, and one- or two-dimensional numerical
device models.
CIDER integrates the DSIM simulator with Spice3. It provides accurate, one- and two-
dimensional numerical device models based on the solution of Poisson’s equation, and
the electron and hole current-continuity equations. DSIM incorporates many of the same
basic physical models found in the Stanford two-dimensional device simulator PISCES.
Input to CIDER consists of a SPICE-like description of the circuit and its compact mod-
els, and PISCES-like descriptions of the structures of numerically modeled devices. As a
result, CIDER should seem familiar to designers already accustomed to these two tools.
The CIDER input format has great flexibility and allows access to physical model pa-
rameters. New physical models have been added to allow simulation of state-of-the-art
devices. These include transverse field mobility degradation important in scaled-down
MOSFETs and a polysilicon model for poly-emitter bipolar transistors. Temperature de-
pendence has been included over the range from -50C to 150C. The numerical models
can be used to simulate all the basic types of semiconductor devices: resistors, MOS
capacitors, diodes, BJTs, JFETs and MOSFETs. BJTs and JFETs can be modeled with
or without a substrate contact. Support has been added for the management of device
internal states.
1.2. SUPPORTED ANALYSES 37
2. AC Small-Signal Analysis
3. Transient Analysis
4. Pole-Zero Analysis
6. Sensitivity Analysis
7. Noise Analysis
Applications that are exclusively analog can make use of all analysis modes with the
exception of Code Model subsystem that do not implements Pole-Zero, Distortion, Sensi-
tivity and Noise analyses. Event-driven applications that include digital and User-Defined
Node types may make use of DC (operating point and DC sweep) and Transient only.
In order to understand the relationship between the different analyses and the two un-
derlying simulation algorithms of ngspice, it is important to understand what is meant
by each analysis type. This is detailed below.
1.2.1 DC Analysis
The DC analysis portion of ngspice determines the dc operating point of the circuit with
inductors shorted and capacitors opened. DC analysis options are specified on the .DC,
.TF, and .OP control lines.
38 CHAPTER 1. INTRODUCTION
DC analysis does not consider any time dependence on any of the sources within the sys-
tem description. The simulator algorithm subdivides the circuit into those portions that
require the analog simulator algorithm and those that require the event-driven algorithm.
Each subsystem block is then iterated to solution, with the interfaces between analog
nodes and event-driven nodes iterated for consistency across the entire system.
Once stable values are obtained for all nodes in the system, the analysis halts and the
results may be displayed or printed out as you request them.
AC analysis is limited to analog nodes and represents the small signal, sinusoidal solution
of the analog system described at a particular frequency or set of frequencies. This
analysis is similar to the DC analysis in that it represents the steady-state behavior of
the described system with a single input node at a given set of stimulus frequencies.
The program first computes the dc operating point of the circuit and determines linearized,
small-signal models for all of the nonlinear devices in the circuit. The resultant linear
circuit is then analyzed over a user-specified range of frequencies. The desired output of
an ac small-signal analysis is usually a transfer function (voltage gain, transimpedance,
etc). If the circuit has only one ac input, it is convenient to set that input to unity and
zero phase, so that output variables have the same value as the transfer function of the
output variable with respect to the input.
All sources that are not time dependent (for example, power supplies) are set to their dc
value. The transient time interval is specified on a .TRAN control line.
1.2. SUPPORTED ANALYSES 39
• Diodes (DIO),
• BJT,
All linear devices are automatically supported by distortion analysis. If there are switches
present in the circuit, the analysis continues to be accurate provided the switches do not
change state under the small excitations used for distortion calculations.
If a device model does not support direct small signal distortion analysis, please use the
Fourier of FFT statements and evaluate the output per scripting.
parameters. Ngspice calculates the difference in an output variable (either a node voltage
or a branch current) by perturbing each parameter of each device independently. Since the
method is a numerical approximation, the results may demonstrate second order effects
in highly sensitive parameters, or may fail to show very low but non-zero sensitivity.
Since each variable is perturbed by a small fraction of its value, zero-valued parameters
are not analyzed, reducing what is usually a very large amount of data.
Noise analysis in ngspice measures the device-generated noise for a given circuit. When
provided with an input source and an output port, the analysis calculates the noise con-
tributions of each device, and each noise generator within each device, as measured as a
voltage at the output port. Noise analysis also calculates the equivalent input noise of
the circuit, based on the output noise. This is done for every frequency point in a spec-
ified range - the calculated value of the noise corresponds to the spectral density of the
circuit variable viewed as a stationary Gaussian stochastic process. After calculating the
spectral densities, noise analysis integrates these values over the specified frequency range
to arrive at the total noise voltage and current over this frequency range. The calculated
values correspond to the variance of the circuit variables viewed as stationary Gaussian
processes.
Experimental code.
PSS is a radio frequency periodical large-signal dedicated analysis. The implementation
is based on a time domain shooting method that make use of transient analysis. As
it is in early development stage, PSS performs analysis only on autonomous circuits,
meaning that it is able to predict fundamental frequency and (harmonic) amplitude(s)
for oscillators, VCOs, etc.. The algorithm is based on a search of the minimum error
vector defined as the difference of RHS vectors between two occurrences of an estimated
period. Convergence is reached when the mean of this error vector decreases below a given
threshold parameter. Results of PSS are the basis of periodical large-signal analyses like
PAC or PNoise.
effects by specifying the TNOM parameter on the .model itself. Individual instances may
further override the circuit temperature through the specification of TEMP and DTEMP
parameters on the instance. The two options are not independent even if you can specify
both on the instance line, the TEMP option overrides DTEMP. The algorithm to compute
instance temperature is described below:
Temperature dependent support is provided for all devices except voltage and current
sources (either independent and controlled) and BSIM models. BSIM MOSFETs have an
alternate temperature dependency scheme that adjusts all of the model parameters before
input to ngspice.
For details of the BSIM temperature adjustment, see [6] and [7]. Temperature appears
explicitly in the exponential terms of the BJT and diode model equations. In addition,
saturation currents have a built-in temperature dependence. The temperature dependence
of the saturation current in the BJT models is determined by:
XT I
T1 Eg q (T1 T0 )
IS (T1 ) = IS (T0 ) exp (1.1)
T0 k (T1 − T0 )
where k is Boltzmann’s constant, q is the electronic charge, Eg is the energy gap model
parameter, and XT I is the saturation current temperature exponent (also a model pa-
rameter, and usually equal to 3).
The temperature dependence of forward and reverse beta is according to the formula:
XT B
T1
B (T1 ) = B (T0 ) (1.2)
T0
XT I
T1 N Eg q (T1 T0 )
IS (T1 ) = IS (T0 ) exp (1.3)
T0 N k (T1 − T0 )
where N is the emission coefficient model parameter, and the other symbols have the
same meaning as above. Note that for Schottky barrier diodes, the value of the saturation
current temperature exponent, XT I, is usually 2. Temperature appears explicitly in the
value of junction potential, U (in Ngspice PHI), for all the device models.
42 CHAPTER 1. INTRODUCTION
M0 (T0 )
M0 (T ) = 1.5 (1.5)
T
T0
The effects of temperature on resistors, capacitor and inductors is modeled by the formula:
R (T ) = R (T0 ) 1 + T C1 (T − T0 ) + T C2 (T − T0 )2 (1.6)
where T is the circuit temperature, T0 is the nominal temperature, and T C1 and T C2 are
the first and second order temperature coefficients.
1.4 Convergence
Ngspice uses the Newton-Raphson algorithm to solve nonlinear equations arising from
circuit description. The NR algorithm is interactive and terminates when both of the
following conditions hold:
The algorithm has reached convergence when the difference between the last iteration k
and the current one (k + 1)
(k+1)
vn − vn(k) ≤ RELTOL vnmax + VNTOL, (1.7)
where
vnmax = max vn(k+1) , vn(k) . (1.8)
1.4. CONVERGENCE 43
The RELTOL (RELative TOLerance) parameter, which default value is 10−3 , specifies
how small the solution update must be, relative to the node voltage, to consider the
solution to have converged. The VNTOL (absolute convergence) parameter, which has 1µV
as default value, becomes important when node voltages have near zero values. The
relative parameter alone, in such case, would need too strict tolerances, perhaps lower
than computer round-off error, and thus convergence would never be achieved. VNTOL
forces the algorithm to consider as converged any node whose solution update is lower
than its value.
where
\
(k+1) (k)
ibrmax = max ibranch , ibranch . (1.10)
Circuit Description
The circuit to be analyzed is described to ngspice by a set of element instance lines, which
define the circuit topology and element instance values, and a set of control lines, which
define the model parameters and the run controls. All lines are assembled in an input file
to be read by ngspice. Two lines are essential:
• The first line in the input file must be the title, which is the only comment line that
does not need any special character in the first place.
The order of the remaining lines is alomost arbitrary (except, of course, that continuation
lines must immediately follow the line being continued, .subckt ... .ends, .if ... .endif,
or .control ... .endc have to enclose their specific lines). Leading white spaces in a
line are ignored, as well as empty lines.
The lines described in sections 2.1 to 2.12 are typically used in the core of the input file,
outside of a .control section (see 16.4.3). An exception is the .include includefile
line (2.7) that may be placed anywhere in the input file. The contents of includefile
will be inserted exactly in place of the .include line.
A very preliminary syntax check has been added to the input parser.
The input file will be scanned for valid utf-8 characters. If non-valid characters are found,
reading the input is stopped.
45
46 CHAPTER 2. CIRCUIT DESCRIPTION
If the first character in a netlist or .control line is one of =[]?()&%$§\"!:, then ngspice
replaces it by ’*’ and issues a warning. Command set strict_errorhandling will force
ngspice to exit.
Check for .control ... .endc, .subckt ... .ends, .if ... .endif.
Each element in the circuit is a device instance specified by an instance line that con-
tains:
• and the values of the parameters that determine the electrical characteristics of the
element.
The first letter of the element instance name specifies the element type. The format
for the ngspice element types is given in the following manual chapters. In the rest of
the manual, the strings XXXXXXX, YYYYYYY, and ZZZZZZZ denote arbitrary alphanumeric
strings.
For example, a resistor instance name must begin with the letter R and can contain one or
more characters. Hence, R, R1, RSE, ROUT, and R3AC2ZY are valid resistor names. Details
of each type of device are supplied in a following section 3. Table 2.1 lists the element
types available in ngspice, sorted by their first letter.
2.1. GENERAL STRUCTURE AND CONVENTIONS 47
Fields on a line are separated by one or more blanks, a comma, an equal (=) sign, or a left
or right parenthesis; extra spaces are ignored. A line may be continued by entering a ‘+’
(plus) in column 1 of the following line; ngspice continues reading beginning with column
2. A name field must begin with a letter (A through Z) and cannot contain any delimiters.
A number field may be an integer field (12, -44), a floating point field (3.14159), either
an integer or floating point number followed by an integer exponent (1e-14, 2.65e3), or
either an integer or a floating point number followed by one of the following scale factors:
48 CHAPTER 2. CIRCUIT DESCRIPTION
Letters immediately following a number that are not scale factors are ignored, and letters
immediately following a scale factor are ignored. Hence, 10, 10V, 10Volts, and 10Hz all
represent the same number, and M, MA, MSec, and MMhos all represent the same scale
factor. Note that 1000, 1000.0, 1000Hz, 1e3, 1.0e3, 1kHz, and 1k all represent the same
number. Note that ‘M’ or ‘m’ denote ‘milli’, i.e. 10−3 . Suffix meg has to be used for 106 .
Nodes names may be arbitrary character strings and are case insensitive, if ngspice is used
in batch mode (16.4.1). If in interactive (16.4.2) or control (16.4.3) mode, node names
may either be plain numbers or arbitrary character strings, not starting with a number.
The ground node must be named ‘0’ (zero). For compatibility reason gnd is accepted as
ground node, and will internally be treated as a global node and be converted to ‘0’. If
this is not feasible, you may switch the conversion off by setting set no_auto_gnd in one
of the configuration files spinit or .spiceinit. Each circuit has to have a ground node (gnd
or 0)! Note the difference in ngspice where the nodes are treated as character strings
and not evaluated as numbers, thus ‘0’ and 00 are distinct nodes in ngspice but not in
SPICE2.
Ngspice requires that the following topological constraints are satisfied:
• The circuit cannot contain a loop of voltage sources and/or inductors and cannot
contain a cut-set of current sources and/or capacitors.
• Each node in the circuit must have a dc path to ground.
• Every node must have at least two connections except for transmission line nodes
(to permit unterminated transmission lines) and MOSFET substrate nodes (which
have two internal connections anyway).
Examples:
The title line must be the first in the input file. Its contents are printed verbatim as the
heading for each section of output.
As an alternative, you may place a .TITLE <any title> line anywhere in your input
deck. The first line of your input deck will be overridden by the contents of this line
following the .TITLE statement.
.TITLE line example:
** ****************************
* additional lines following
*...
. TITLE Test of CAM cell
* additional lines following
*...
. end
The .end line must always be the last in the input file. Note that the period is an integral
part of the name.
2.3.3 Comments
General Form:
Examples:
The asterisk in the first column indicates that this line is a comment line. Comment lines
may be placed anywhere in the circuit description.
Examples:
ngspice supports comments that begin with double characters ‘$ ’ (dollar plus space) or
‘//’. For readability you should precede each comment character with a space. ngspice
will accept the single character ‘$’.
Please note that the ‘$’ character is not a valid end-of-line comment delimiter, if the
PSPICE compatibility mode (16.14.5) has been chosen. Then ’$’ becomes an ordinary
character.
If input lines get overly long, they may be split into two or more lines (e.g. for better
readability). Internally they will be merged into a single line. Each follow-up line starts
with charachter ’+ ’ plus additional space. Follw-up lines have to follow immediately after
each other. End-of-line comments will be ignored. The following lines do not allow using
continuation lines: .title, .lib, and .include.
Examples:
Most simple circuit elements typically require only a few parameter values. However,
some devices (semiconductor devices in particular) that are included in ngspice require
many parameter values. Often, many devices in a circuit are defined by the same set of
device model parameters. For these reasons, a set of device model parameters is defined
on a separate .model line and assigned a unique model name. The device element lines
in ngspice then refer to the model name.
For these more complex device types, each device element line contains the device name,
the nodes the device is connected to, and the device model name. In addition, other
optional parameters may be specified for some devices: geometric factors and an initial
condition (see the following section on Transistors (8 to 11) and Diodes (7) for more
details). mname in the above is the model name, and type is one of the following fifteen
types:
2.5. .SUBCKT SUBCIRCUITS 53
Parameter values are defined by appending the parameter name followed by an equal sign
and the parameter value. Model parameters that are not given a value are assigned the
default values given below for each model type. Models are listed in the section on each
device along with the description of device element lines. Model parameters and their
default values are given in Chapt. 31.
A subcircuit that consists of ngspice elements can be defined and referenced in a fashion
similar to device models. Subcircuits are the way ngspice implements hierarchical mod-
eling, but this is not entirely true because each subcircuit instance is flattened during
parsing, and thus ngspice is not a hierarchical simulator.
The subcircuit is defined in the input deck by a grouping of element cards delimited by
the .subckt and the .ends cards (or the keywords defined by the substart and subend
options (see 17.7)); the program then automatically inserts the defined group of elements
wherever the subcircuit is referenced. Instances of subcircuits within a larger circuit are
defined through the use of an instance card that begins with the letter ‘X’. A complete
example of all three of these cards follows:
54 CHAPTER 2. CIRCUIT DESCRIPTION
Example:
The above specifies a subcircuit with ports numbered ‘1’, ‘2’ and ‘3’:
• Resistor ‘R1’ is connected from port ‘1’ to port ‘2’, and has value 10 kOhms.
• Resistor ‘R2’ is connected from port ‘2’ to port ‘3’, and has value 5 kOhms.
The instance card, when placed in an ngspice deck, will cause subcircuit port ‘1’ to be
equated to circuit node ‘10’, while port ‘2’ will be equated to node ‘7’ and port ‘3’ will
equated to node ‘0’.
There is no limit on the size or complexity of subcircuits, and subcircuits may contain
other subcircuits. An example of subcircuit usage is given in Chapt. 21.6.
General form:
Examples:
. SUBCKT OPAMP 1 2 3 4
A circuit definition is begun with a .SUBCKT line. subnam is the subcircuit name, and
N1, N2, ... are the external nodes, which cannot be zero. The group of element lines
that immediately follow the .SUBCKT line define the subcircuit. The last line in a sub-
circuit definition is the .ENDS line (see below). Control lines may not appear within a
subcircuit definition; however, subcircuit definitions may contain anything else, including
other subcircuit definitions, device models, and subcircuit calls (see below). Note that
any device models or subcircuit definitions included as part of a subcircuit definition are
strictly local (i.e., such models and definitions are not known outside the subcircuit defi-
nition). Also, any element nodes not included on the .SUBCKT line are strictly local, with
the exception of 0 (ground) that is always global. If you use parameters, the .SUBCKT line
will be extended (see 2.9.3).
2.6. .GLOBAL 55
General form:
Examples:
. ENDS OPAMP
The .ENDS line must be the last one for any subcircuit definition. The subcircuit name,
if included, indicates which subcircuit definition is being terminated; if omitted, all sub-
circuits being defined are terminated. The name is needed only when nested subcircuit
definitions are being made.
General form:
Examples:
X1 2 4 17 3 1 MULTI
Subcircuits are used in ngspice by specifying pseudo-elements beginning with the letter
X, followed by the circuit nodes to be used in expanding the subcircuit. If you use
parameters, the subcircuit call will be modified (see 2.9.3).
2.6 .GLOBAL
General form:
. GLOBAL nodename
Examples:
Nodes defined in the .GLOBAL statement are available to all circuit and subcircuit blocks
independently from any circuit hierarchy. After parsing the circuit, these nodes are ac-
cessible from top level.
56 CHAPTER 2. CIRCUIT DESCRIPTION
2.7 .INCLUDE
General form:
. INCLUDE filename
Examples:
Frequently, portions of circuit descriptions will be reused in several input files, particularly
with common models and subcircuits. In any ngspice input file, the .INCLUDE line may
be used to copy some other file as if that second file appeared in place of the .INCLUDE
line in the original file.
There is no restriction on the file name imposed by ngspice beyond those imposed by the
local operating system.
2.8 .LIB
General form:
Examples:
The .LIB statement allows including library descriptions into the input file. Inside the
*.lib file a library libname will be selected. The statements of each library inside the
*.lib file are enclosed in .LIB libname <...> .ENDL statements.
If the compatibility mode (16.14) is set to ’ps’ by set ngbehavior=ps (17.7) in spinit
(16.5) or .spiceinit (16.6), then a simplified syntax .LIB filename is available: a warning
is issued and filename is simply included as described in Chapt. 2.7.
Ngspice allows for the definition of parametric attributes in the netlists. This is an
enhancement of the ngspice front-end that adds arithmetic functionality to the circuit
description language.
2.9. .PARAM PARAMETRIC NETLISTS 57
. param < ident > = < expr > < ident > = < expr > ...
Examples:
. param pippo =5
. param po =6 pp =7.8 pap ={ AGAUSS ( pippo , 1 , 1.67)}
. param pippp ={ pippo + pp }
. param p ={ pp }
. param pop = ’ pp +p ’
This line assigns numerical values to identifiers. More than one assignment per line
is possible using a separating space. Parameter identifier names must begin with an
alphabetic character. The other characters must be either alphabetic, a number, or ! #
$ % [ ] _ as special characters. The variables time, temper, and hertz (see 5.1.1) are
not valid identifier names. Other restrictions on naming conventions apply as well, see
2.9.6.
The .param lines inside subcircuits are copied per call, like any other line. All assignments
are executed sequentially through the expanded circuit. Before its first use, a parameter
name must have been assigned a value. Expressions defining a parameter should be put
within braces {p+p2}, or alternatively within single quotes ’AGAUSS(pippo, 1, 1.67)’.
An assignment cannot be self-referential, something like .param pip = ’pip+3’ will not
work.
The current ngspice version does not always need quotes or braces in expressions, es-
pecially when spaces are used sparingly. However, it is recommended to do so, as the
following examples demonstrate.
Examples:
These are allowed in .model lines and in device lines. A SPICE number is a floating
point number with an optional scaling suffix, immediately glued to the numeric tokens
58 CHAPTER 2. CIRCUIT DESCRIPTION
(see Chapt. 2.9.5). Brace expressions ({..}) cannot be used to parameterize node names
or parts of names. All identifiers used within an <expr> must have known values at the
time when the line is evaluated, else an error is flagged.
General form:
. subckt < identn > node node ... < ident >= < value > < ident >= < value > ...
Examples:
<identn> is the name of the subcircuit given by the user. node is an integer number
or an identifier, for one of the external nodes. The first <ident>=<value> introduces an
optional section of the line. Each <ident> is a formal parameter, and each <value> is
either a SPICE number or a brace expression. Inside the .subckt ... .ends context, each
formal parameter may be used like any identifier that was defined on a .param control
line. The <value> parts are supposed to be default values of the parameters. However,
in the current version of ngspice, they are not used and each invocation of the subcircuit
must supply the _exact_ number of actual parameters.
General form:
X < name > node node ... < identn > < ident >= < value > < ident >= < value > ...
Examples:
Here <name> is the symbolic name given to that instance of the subcircuit, <identn>
is the name of a subcircuit defined beforehand. node node ... is the list of actual
nodes where the subcircuit is connected. <value> is either a SPICE number or a brace
expression { <expr> } . The sequence of <value> items on the X line must exactly
match the number and the order of formal parameters of the subcircuit.
2.9. .PARAM PARAMETRIC NETLISTS 59
* Param - example
. param amplitude = 1 V
*
. subckt myfilter in out rval =100 k cval =100 nF
Ra in p1 {2* rval }
Rb p1 out {2* rval }
C1 p1 0 {2* cval }
Ca in p2 { cval }
Cb p2 out { cval }
R1 p2 0 { rval }
. ends myfilter
*
X1 input output myfilter rval =1 k cval =1 n
V1 input 0 AC { amplitude }
. end
All subcircuit and model names are considered global and must be unique. The .param
symbols that are defined outside of any .subckt ... .ends section are global. Inside such
a section, the pertaining params: symbols and any .param assignments are considered
local: they mask any global identical names, until the .ends line is encountered. You
cannot reassign to a global number inside a .subckt, a local copy is created instead.
Scope nesting works up to a level of 10. For example, if the main circuit calls A that has
a formal parameter xx, A calls B that has a param. xx, and B calls C that also has a
formal param. xx, there will be three versions of ‘xx’ in the symbol table but only the
most local one - belonging to C - is visible.
< atom > where < atom > is either a spice number or an identifier
< unary - operator > < atom >
< function - name > ( < expr > [ , < expr > ...] )
< atom > < binary - operator > < expr >
( < expr > )
As expected, atoms, built-in function calls and stuff within parentheses are evaluated
before the other operators. The operators are evaluated following a list of precedence
close to the one of the C language. For equal precedence binary ops, evaluation goes left
to right. Functions operate on real values only!
60 CHAPTER 2. CIRCUIT DESCRIPTION
The number zero is used to represent boolean False. Any other number represents boolean
True. The result of logical operators is 1 or 0. An example input file is shown below:
* Logical operators
v1or 1 0 {1 || 0}
v1and 2 0 {1 && 0}
v1not 3 0 {! 1}
v1mod 4 0 {5 % 3}
v1div 5 0 {5 \ 3}
v0not 6 0 {! 0}
. control
op
print allv
. endc
. end
2.9. .PARAM PARAMETRIC NETLISTS 61
suffix value
g 1e9
meg 1e6
k 1e3
m 1e-3
u 1e-6
n 1e-9
p 1e-12
f 1e-15
Note: there are intentional redundancies in expression syntax, e.g. x^y , x**y and
pwr(x,y) all have nearly the same result.
62 CHAPTER 2. CIRCUIT DESCRIPTION
In addition to the above function names and to the verbose operators ( not and or div
mod ), other words are reserved and cannot be used as parameter names: or, defined,
sqr, sqrt, sin, cos, exp, ln, log, log10, arctan, abs, pwr, time, temper, hertz.
The historical parameter notation using & as the first character of a line as equivalence
to .param. is deprecated and will be removed in a coming release.
Confusion may arise in ngspice because of its multiple numerical expression features. The
.param lines and the brace expressions (see Chapt. 2.10) are evaluated in the front-
end, that is, just after the subcircuit expansion. (Technically, the X lines are kept as
comments in the expanded circuit so that the actual parameters can be correctly sub-
stituted). Therefore, after the netlist expansion and before the internal data setup, all
number attributes in the circuit are known constants. However, there are circuit elements
in Spice that accept arithmetic expressions not evaluated at this point, but only later
during circuit analysis. These are the arbitrary current and voltage sources (B-sources,
5), as well as E- and G-sources and R-, L-, or C-devices. The syntactic difference is that
‘compile-time’ expressions are within braces, but ‘run-time’ expressions have no braces.
To make things more complicated, the back-end ngspice scripting language accepts arith-
metic/logic expressions that operate only on its own scalar or vector data sets (17.2).
Please see Chapt. 2.14.
It would be desirable to have the same expression syntax, operator and function set,
and precedence rules, for the three contexts mentioned above. In the current Numparam
implementation, that goal is not achieved.
2.10 .FUNC
This keyword defines a function. The syntax of the expression is the same as for a .param
(2.9.5).
General form:
Examples:
.func will initiate a replacement operation. After reading the input files, and before
parameters are evaluated, all occurrences of the icos(x) function will be replaced by
2.11. .CSPARAM 63
cos(x)-1. All occurrences of f(x,y) will be replaced by x*y. Function statements may
be nested to a depth of t.b.d..
2.11 .CSPARAM
Create a constant vector (see 17.8.2) from a parameter in plot (17.3) const.
General form:
Examples:
. param pippo =5
. param pp =6
. csparam pippp ={ pippo + pp }
. param p ={ pp }
. csparam pap = ’ pp +p ’
In the example shown, vectors pippp, and pap are added to the constants that already
reside in plot const, having length one and real values. These vectors are generated dur-
ing circuit parsing and thus cannot be changed later (same as with ordinary parameters).
They may be used in ngspice scripts and .control sections (see Chapt. 17).
The use of .csparam is still experimental and has to be tested. A simple usage is shown
below.
* test csparam
.param TEMPS = 27
.csparam newt = {3*TEMPS}
.csparam mytemp = ’2 + TEMPS’
.control
echo $&newt $&mytemp
.endc
.end
2.12 .TEMP
Sets the circuit temperature in degrees Celsius.
General form:
. temp value
Examples:
. temp 27
64 CHAPTER 2. CIRCUIT DESCRIPTION
This card overrides the circuit temperature given in an .option line (15.1.1).
General form:
. if ( boolean expression )
...
. elseif ( boolean expression )
...
. else
...
. endif
Example 1:
v1 1 0 1
R1 1 0 2
. if ( ok && ok2 )
R11 1 0 2
. else
R11 1 0 0.5 $ <-- selected
. endif
Example 2:
M1 1 2 3 4 N1 W =1 L =0.5
. if ( m0 ==1)
. model N1 NMOS level =49 Version =3.1
. elseif ( m1 ==1)
. model N1 NMOS level =49 Version =3.2.4 $ <-- selected
. else
. model N1 NMOS level =49 Version =3.3.0
. endif
2.14.1 Parameters
Parameters (Chapt. 2.9.1) and functions, either defined within the .param statement or
with the .func statement (Chapt. 2.10) are evaluated before any simulation is started,
that is during the setup of the input and the circuit. Therefore these statements may not
contain any simulation output (voltage or current vectors), because it is simply not yet
available. The syntax is described in Chapt. 2.9.5. During the circuit setup all functions
are evaluated, all parameters are replaced by their resulting numerical values. Thus it will
not be possible to get feedback from a later stage (during or after simulation) to change
any of the parameters.
output using expressions, change some of the element or model parameters with the
alter and altermod statements (see Chapt. 17.5.3) and then automatically start a new
simulation.
Expressions and scripting are powerful tools within ngspice, and we will enhance the
examples given in Chapt. 21 continuously to describe these features.
68 CHAPTER 2. CIRCUIT DESCRIPTION
Chapter 3
Data fields that are enclosed in less-than and greater-than signs (‘< >’) are optional.
All indicated punctuation (parentheses, equal signs, etc.) is optional but indicate the
presence of any delimiter. Further, future implementations may require the punctuation
as stated. A consistent style adhering to the punctuation shown here makes the input
easier to understand. With respect to branch voltages and currents, ngspice uniformly
uses the associated reference convention (current flows in the direction of voltage drop).
bipolar amplifier
R3 vcc intc 10 k
R1 vcc intb 68 k
R2 intb 0 10 k
Cout out intc 10 u
Cin intb in 10 u
RLoad out 0 100 k
Q1 intc intb 0 BC546B
VCC vcc 0 5
Vin in 0 dc 0 ac 1 sin (0 1 m 500)
. model BC546B npn ( IS =7.59 E -15 VAF =73.4 BF =480 IKF =0.0962 NE =1.266
+ ISE =3.278 E -15 IKR =0.03 ISC =2.00 E -13 NC =1.2 NR =1 BR =5 RC =0.25 CJC =
+ FC =0.5 MJC =0.33 VJC =0.65 CJE =1.25 E -11 MJE =0.55 VJE =0.65 TF =4.26 E -
+ ITF =0.6 VTF =3 XTF =20 RB =100 IRB =0.0001 RBM =10 RE =0.5 TR =1.50 E -07)
. end
69
70 CHAPTER 3. CIRCUIT ELEMENTS AND MODELS
After the first line, which is always a title line only, the netlist starts. Each line here is a
device instance (except for lines starting with a dot ’.’). We have simple circuit elements
that consist of a single line only, e.g. resistors like R3. In its simplest implementation,
the resistor model does not need any model parameters except for the resistance value
(same for capacitors like Cout). Netlist lines like R3 vcc intc 10k are called instance lines,
as each line is the representation of an instance of a generic model hard-coded into the
ngspice simulator (here: resistor). R3 denotes the device name. Its first character R
denotes a resistor. The next two tokens vcc intc are the two nodes of the resistor, 10k is
the resistance value. Equal node names on different devices denote a connection between
these nodes.
A more complex device is described by the instance line Q1 intc intb 0 BC546B. Q denotes
a bipolar transistor, intc intb 0 are the three nodes collector, base, and emitter. BC546B is
the name of a model parameter set, named after a real transistor and describing (together
with the implemented bipolar transistor model) its electrical behavior. The associated
model parameters are given in the line .model BC546B npn (IS=7.59E-15 ...). This is not an
instance line, because starting with a dot. It contains the model parameters as supplied by
the device manufacturer or by people having them extracted from the electrical behavior
and data sheet (to be found e.g. on his or her web pages). BC546B is the name of the
model parameter set and relates it to the device instance. npn is the type of the device.
The parameters (name=value) are given in brackets.
The instance Q1... requires model parameters. For a quick test one may do without
device maker’s model parameters.
If you enter the bipolar transistor instance as shown above, you make use of a default
model parameter set supplied by ngspice. defaultmod is an arbitrary name. This procedure
models a generic bipolar transistor, not resembling any commercial device. The default
parameter values may be assessed by the command showmod Q1.
You will get more information on devices, instances and models in the following chapters
3.3 to 12.
When it is needed to simulate several devices of the same kind in parallel, use the ‘m’
(parallel multiplier) instance parameter available for the devices listed in Table 3.1. This
multiplies the value of the element’s matrix stamp with m’s value. The netlist below shows
how to correctly use the parallel multiplier:
3.2. GENERAL OPTIONS 71
d1 2 0 mydiode m =10
d01 1 0 mydiode
d02 1 0 mydiode
d03 1 0 mydiode
d04 1 0 mydiode
d05 1 0 mydiode
d06 1 0 mydiode
d07 1 0 mydiode
d08 1 0 mydiode
d09 1 0 mydiode
d10 1 0 mydiode
...
The d1 instance connected between nodes 2 and 0 is equivalent to the 10 parallel devices
d01-d10 connected between nodes 1 and 0.
When the X line (e.g. x1 a b sub1 m=5) contains the token m=value (as shown) or
m=expression, subcircuit invocation is done in a special way. If an instance line of the
subcircuit sub1 contains any of the elements shown in table 3.1, then these elements are
instantiated with the additional parameter m (in this example having the value 5). If such
an element already has an m multiplier parameter, the element m is multiplied with the
m derived from the X line. This works recursively, meaning that if a subcircuit contains
another subcircuit (a nested X line), then the latter m parameter will be multiplied by the
former one, and so on.
72 CHAPTER 3. CIRCUIT ELEMENTS AND MODELS
Example 1:
. param madd = 6
X1 a b sub1 m =5
. subckt sub1 a1 b1
Cs1 a1 b1 C =5 p m = ’ madd -2 ’
. ends
. param madd = 4
X1 a b sub1 m =3
. subckt sub1 a1 b1
X2 a1 b1 sub2 m = ’ madd -2 ’
. ends
. subckt sub2 a2 b2
Cs2 a2 b2 3 p m =2
. ends
Instance parameters are listed in each of the following device descriptions. Model pa-
rameters sometimes are given below as well, for complex models like the BSIM transistor
models, they are available in the model makers documentation. Instance parameters may
also be placed in the .model line. Thus they are recognized by each device instance refer-
ring to that model. Their values may be overridden for a specific instance of a device by
placing them additionally onto its instance line.
Binning is a kind of range partitioning for geometry dependent models like MOSFET’s.
The purpose is to cover larger geometry ranges (Width and Length) with higher accuracy
than the model built-in geometry formulas. Each size range described by the additional
model parameters LMIN, LMAX, WMIN and WMAX has its own model parameter set.
These model cards are defined by a number extension, like ‘nch.1’. ngspice has an algo-
rithm to choose the right model card by the requested W and L.
Two different forms of initial conditions may be specified for some devices. The first form
is included to improve the dc convergence for circuits that contain more than one stable
state. If a device is specified OFF, the dc operating point is determined with the terminal
voltages for that device set to zero. After convergence is obtained, the program continues
to iterate to obtain the exact value for the terminal voltages. If a circuit has more than
one dc stable state, the OFF option can be used to force the solution to correspond to a
desired state. If a device is specified OFF when in reality the device is conducting, the
program still obtains the correct solution (assuming the solutions converge) but more
iterations are required since the program must independently converge to two separate
solutions.
The .NODESET control line (see Chapt. 15.2.1) serves a similar purpose as the OFF option.
The .NODESET option is easier to apply and is the preferred means to aid convergence. The
second form of initial conditions are specified for use with the transient analysis. These
are true ‘initial conditions’ as opposed to the convergence aids above. See the description
of the .IC control line (Chapt. 15.2.2) and the .TRAN control line (Chapt. 15.3.9) for a
detailed explanation of initial conditions.
74 CHAPTER 3. CIRCUIT ELEMENTS AND MODELS
3.3.1 Resistors
General form:
RXXXXXXX n + n - < resistance | r = > value < ac = val > <m = val >
+ < scale = val > < temp = val > < dtemp = val > < tc1 = val > < tc2 = val >
+ < noisy =0|1 >
Examples:
R1 1 2 100
RC1 12 17 1 K
R2 5 7 1 K ac =2 K
RL 1 4 2 K m =2
Ngspice has a fairly complex model for resistors. It can simulate both discrete and semi-
conductor resistors. Semiconductor resistors in ngspice means: resistors described by
geometrical parameters. So, do not expect detailed modeling of semiconductor effects.
n+ and n- are the two element nodes, value is the resistance (in ohms) and may be
positive or negative1 but not zero.
Ngspice can assign a resistor instance a different value for AC analysis, specified using the
ac keyword. This value must not be zero as described above. The AC resistance is used
in AC analysis only (neither Pole-Zero nor Noise). If you do not specify the ac parameter,
it is defaulted to value.
VALUE scale
Rnom = m
(3.1)
ac scale
Racnom = m
.
If you want to simulate temperature dependence of a resistor, you need to specify its tem-
perature coefficients, using a .model line or as instance parameters, like in the examples
below:
1
A negative resistor modeling an active element can cause convergence problems, please avoid it.
3.3. ELEMENTARY DEVICES 75
Examples:
The temperature coefficients tc1 and tc2 describe a quadratic temperature dependence
(see equation 1.6) of the resistance. If given in the instance line (the R... line) their
values will override the tc1 and tc2 of the .model line (3.3.3). Ngspice has an additional
temperature model equation 3.2 parameterized by tce given in model or instance line. If
all parameters are given (quadratic and exponential) the exponential temperature model
is chosen.
R (T ) = R (T0 ) 1.01T CE·(T −T0 ) (3.2)
Instance temperature is useful even if resistance does not vary with it, since the thermal
noise generated by a resistor depends on its absolute temperature. Resistors in ngspice
generates two different noises: thermal and flicker. While thermal noise is always gener-
ated in the resistor, to add a flicker noise2 source you have to add a .model card defining
the flicker noise parameters. It is possible to simulate resistors that do not generate any
kind of noise using the noisy (or noise) keyword and assigning zero to it, as in the
following example:
Example:
If you are interested in temperature effects or noise equations, read the next section on
semiconductor resistors.
2
Flicker noise can be used to model carbon resistors.
76 CHAPTER 3. CIRCUIT ELEMENTS AND MODELS
RXXXXXXX n + n - < value > < mname > <l = length > <w = width >
+ < temp = val > < dtemp = val > <m = val > < ac = val > < scale = val >
+ < noisy = 0|1 >
Examples:
RLOAD 2 10 10 K
RMOD 3 7 RMODEL L =10 u W =1 u
This is the more general form of the resistor presented before (3.3.1) and allows the
modeling of temperature effects and for the calculation of the actual resistance value from
strictly geometric information and the specifications of the process. If value is specified,
it overrides the geometric information and defines the resistance. If mname is specified,
then the resistance may be calculated from the process information in the model mname
and the given length and width. If value is not specified, then mname and length must
be specified. If width is not specified, then it is taken from the default width given in
the model.
The (optional) temp value is the temperature at which this device is to operate, and
overrides the temperature specification on the .option control line and the value specified
in dtemp.
l − SHORT
Rnom = rsh (3.3)
w − NARROW
DEFW is used to supply a default value for w if one is not specified for the device. If either
rsh or l is not specified, then the standard default resistance value of 1 mOhm is used.
TNOM is used to override the circuit-wide value given on the .options control line where
the parameters of this model have been measured at a different temperature. After the
nominal resistance is calculated, it is adjusted for temperature by the formula:
R(T ) = R(TNOM) 1 + T C1 (T − TNOM) + T C2 (T − TNOM)2 (3.4)
where R(TNOM) = Rnom |Racnom . In the above formula, ‘T ’ represents the instance
temperature, which can be explicitly set using the temp keyword or calculated using the
circuit temperature and dtemp, if present. If both temp and dtemp are specified, the latter
is ignored. Ngspice improves SPICE’s resistors noise model, adding flicker noise (1/f ) to
it and the noisy (or noise) keyword to simulate noiseless resistors. The thermal noise
in resistors is modeled according to the equation:
4kT
i¯2R = ∆f (3.5)
R
¯ = KFIRAF
i2Rf n ∆f (3.6)
W W F LLF f EF
A small list of sheet resistances (in Ω/) for conductors is shown below. The table repre-
sents typical values for MOS processes in the 0.5 - 1 um
range. The table is taken from: N. Weste, K. Eshraghian - Principles of CMOS VLSI
Design 2nd Edition, Addison Wesley.
General form:
RXXXXXXX n + n - R = ’ expression ’ < tc1 = value > < tc2 = value > < noisy =0 >
RXXXXXXX n + n - ’ expression ’ < tc1 = value > < tc2 = value > < noisy =0 >
Examples:
r2_cmc
v1 1 0 10
Rr2_cmc 1 0 rmodel w =1 u l =20 u isnoisy =1
. model rmodel r ( level =2 rsh =200 xl =0.2 u xw = -0.05 u
+ p3 =0.12 q3 =1.6 p2 =0.015 q2 =3.8 tc1 =1.5 e -4 tc2 =7 e -7)
. control
op
let res = v (1) / - v1 # branch
print res . endc
. end
3.3.6 Capacitors
General form:
CXXXXXXX n + n - < value > < mname > <m = val > < scale = val > < temp = val >
+ < dtemp = val > < tc1 = val > < tc2 = val > < ic = init_condition >
Examples:
CBYP 13 0 1 UF
COSC 17 23 10 U IC =3 V
Ngspice provides a detailed model for capacitors. Capacitors in the netlist can be specified
giving their capacitance or their geometrical and physical characteristics. Following the
original SPICE3 ‘convention’, capacitors specified by their geometrical or physical char-
acteristics are called ‘semiconductor capacitors’ and are described in the next section.
In this first form n+ and n- are the positive and negative element nodes, respectively and
value is the capacitance in Farads.
Capacitance can be specified in the instance line as in the examples above or in a .model
line, as in the example below:
C1 15 5 cstd
C2 2 7 cstd
. model cstd C cap =3 n
The (optional) initial condition is the initial (time zero) value of capacitor voltage (in
Volts). Note that the initial conditions (if any) apply only if the uic option is specified
on the .tran control line.
The temperature coefficients tc1 and tc2 describe a quadratic temperature dependence
(see equation17.14) of the capacitance. If given in the instance line (the C... line) their
values will override the tc1 and tc2 of the .model line (3.3.8).
General form:
CXXXXXXX n + n - < value > < mname > <l = length > <w = width > <m = val >
+ < scale = val > < temp = val > < dtemp = val > < ic = init_condition >
Examples:
CLOAD 2 10 10 P
CMOD 3 7 CMODEL L =10 u W =1 u
This is the more general form of the Capacitor presented in section (3.3.6), and allows
for the calculation of the actual capacitance value from strictly geometric information
and the specifications of the process. If value is specified, it defines the capacitance and
both process and geometrical information are discarded. If value is not specified, the
capacitance is calculated from information contained model mname and the given length
and width (l, w keywords, respectively).
It is possible to specify mname only, without geometrical dimensions and set the capaci-
tance in the .model line (3.3.6).
The capacitor model contains process information that may be used to compute the
capacitance from strictly geometric information.
3.3. ELEMENTARY DEVICES 81
If neither value nor CAP are specified, then geometrical and physical parameters are take
into account:
CJ can be explicitly given on the .model line or calculated by physical parameters. When
CJ is not given, is calculated as:
If THICK is not zero:
DI ϵ0
CJ = THICK
if DI is specified,
(3.11)
ϵSiO2
CJ = THICK
otherwise.
If the relative dielectric constant is not specified the one for SiO2 is used. The values
of the constants are ϵ0 = 8.854214871e − 12 m F
and ϵSiO2 = 3.4531479969e − 11 m
F
. The
nominal capacitance is then computed as:
After the nominal capacitance is calculated, it is adjusted for temperature by the formula:
C(T ) = C(TNOM) 1 + T C1 (T − TNOM) + T C2 (T − TNOM)2 (3.13)
82 CHAPTER 3. CIRCUIT ELEMENTS AND MODELS
In the above formula, ‘T ’ represents the instance temperature, which can be explicitly set
using the temp keyword or calculated using the circuit temperature and dtemp, if present.
General form:
CXXXXXXX n + n - C = ’ expression ’ < tc1 = value > < tc2 = value >
CXXXXXXX n + n - ’ expression ’ < tc1 = value > < tc2 = value >
CXXXXXXX n + n - Q = ’ expression ’ < tc1 = value > < tc2 = value >
Examples:
Behavioral Capacitor
. param Cl =5 n Ch =1 n Vt =1 m Il =100 n
. ic v ( cc ) = 0 v ( cc2 ) = 0
* capacitor depending on control voltage V ( cc )
C1 cc 0 c = ’V ( cc ) < { Vt } ? { Cl } : { Ch } ’
I1 0 1 { Il }
Exxx n1 - copy n2 n2 cc2 1
Cxxx n1 - copy n2 1
Bxxx cc2 n2 I = ’( V ( cc2 ) < { Vt } ? { Cl } : { Ch }) ’ * i ( Exxx )
I2 n2 22 { Il }
vn2 n2 0 DC 0
* measure charge by integrating current
aint1 % id (1 cc ) 2 time_count
aint2 % id (22 cc2 ) 3 time_count
. model time_count int ( in_offset =0.0 gain =1.0
+ out_lower_limit = -1 e12 out_upper_limit =1 e12
+ limit_range =1 e -9 out_ic =0.0)
. control
unset askquit
tran 100 n 100 u
plot v (2)
plot v ( cc ) v ( cc2 )
. endc
. end
3.3.10 Inductors
General form:
LYYYYYYY n + n - < value > < mname > < nt = val > <m = val >
+ < scale = val > < temp = val > < dtemp = val > < tc1 = val >
+ < tc2 = val > < ic = init_condition >
Examples:
LLINK 42 69 1 UH
LSHUNT 23 51 10 U IC =15.7 MA
The inductor device implemented into ngspice has many enhancements over the original
one.n+ and n- are the positive and negative element nodes, respectively. value is the
inductance in Henry. Inductance can be specified in the instance line as in the examples
above or in a .model line, as in the example below:
84 CHAPTER 3. CIRCUIT ELEMENTS AND MODELS
L1 15 5 indmod1
L2 2 7 indmod1
. model indmod1 L ind =3 n
The (optional) initial condition is the initial (time zero) value of inductor current (in
Amps) that flows from n+, through the inductor, to n-. Note that the initial conditions
(if any) apply only if the UIC option is specified on the .tran analysis line.
Ngspice calculates the nominal inductance as described below:
value scale
Lnom = (3.14)
m
value scale
Lnom = (3.15)
m
If model inductance is specified then
IND scale
Lnom = (3.16)
m
3.3. ELEMENTARY DEVICES 85
If neither value nor IND are specified, then geometrical and physical parameters are take
into account. In the following formulas
NT refers to both instance and model parameter (instance parameter overrides model
parameter):
If LENGTH is not zero:
(
MU µ0 NT2 CSECT
Lnom = LENGTH
if MU is specified,
µ0 NT2 CSECT (3.17)
Lnom = LENGTH
otherwise.
with µ0 = 1.25663706143592 µH
m
. After the nominal inductance is calculated, it is adjusted
for temperature by the formula
L(T ) = L(TNOM) 1 + T C1 (T − TNOM) + T C2 (T − TNOM)2 , (3.18)
where L(TNOM) = Lnom . In the above formula, ‘T ’ represents the instance tempera-
ture, which can be explicitly set using the temp keyword or calculated using the circuit
temperature and dtemp, if present.
General form:
Examples:
LYYYYYYY and LZZZZZZZ are the names of the two coupled inductors, and value is
the coefficient of coupling, K, which must be greater than 0 and less than or equal to 1.
Using the ‘dot’ convention for drawing the coupled inductors, place a ‘dot’ on the first
node of each inductor. If you have more than two inductors interacting, pairwise coupling
is supported.
Pairwise coupling of more than two inductors:
L1 1 0 10 u
L2 2 0 11 u
L3 3 0 10 u
K12 L1 L2 0.99
K23 L2 L3 0.99
K13 L1 L3 0.98
86 CHAPTER 3. CIRCUIT ELEMENTS AND MODELS
When there are more than two inductors coupled for interaction, some combination of
coupling constants are not possible physically because the magnetic fields then would
violate energy conservation. ngspice checks the coupling matrix for such conditions and
issues a warning.
General form:
LXXXXXXX n + n - L = ’ expression ’ < tc1 = value > < tc2 = value >
LXXXXXXX n + n - ’ expression ’ < tc1 = value > < tc2 = value >
Examples:
Variable inductor
. param Ll =0.5 m Lh =5 m It =50 u Vi =2 m
. ic v ( int21 ) = 0
* fixed inductor
L3 33 331 { Ll }
* measure current through inductor
vm33 331 0 dc 0
* voltage on inductor
V3 33 0 { Vi }
. control
unset askquit
tran 1 u 100 u uic
plot i ( Vm ) i ( vm33 )
plot i ( vm21 ) i ( vm33 )
plot i ( vm ) - i ( vm21 )
. endc
. end
*
* This circuit contains a capacitor and an inductor with
88 CHAPTER 3. CIRCUIT ELEMENTS AND MODELS
3.3.15 Switches
Two types of switches are available: a voltage controlled switch (type SXXXXXX, model
SW) and a current controlled switch (type WXXXXXXX, model CSW). A switching
hysteresis may be defined, as well as on- and off-resistances (0 < R < ∞).
General form:
Examples:
s1 1 2 3 4 switch1 ON
s2 5 6 3 0 sm2 off
Switch1 1 2 10 0 smodel1
w1 1 2 vclock switchmod1
W2 3 0 vramp sm1 ON
wreset 5 6 vclck lossyswitch OFF
Nodes 1 and 2 are the nodes between which the switch terminals are connected. The model
name is mandatory while the initial conditions are optional. For the voltage controlled
switch, nodes 3 and 4 are the positive and negative controlling nodes respectively. For
the current controlled switch, the controlling current is that through the specified voltage
source. The direction of positive controlling current flow is from the positive node, through
the source, to the negative node.
The instance parameters ON or OFF are required, when the controlling voltage (cur-
rent) starts inside the range of the hysteresis loop (different outputs during forward vs.
3.3. ELEMENTARY DEVICES 89
backward voltage or current ramp). Then ON or OFF determine the initial state of the
switch.
The switch model allows an almost ideal switch to be described in ngspice. The switch is
not quite ideal, in that the resistance can not change from 0 to infinity, but must always
have a finite positive value. By proper selection of the on and off resistances, they can
be effectively zero and infinity in comparison to other circuit elements. The parameters
available are shown below.
Name Parameter Units Default Switch model
VT threshold voltage V 0.0 SW
IT threshold current A 0.0 CSW
VH hysteresis voltage V 0.0 SW
IH hysteresis current A 0.0 CSW
RON on resistance Ω 1.0 SW,CSW
ROFF off resistance Ω 1.0e+12 (*) SW,CSW
(*) Or 1/GM IN , if you have set GM IN to any other value, see the .OPTIONS control
line (15.1.2) for a description of GM IN , its default value results in an off-resistance of
1.0e+12 ohms.
The use of an ideal element that is highly nonlinear such as a switch can cause large
discontinuities to occur in the circuit node voltages. A rapid change such as that associated
with a switch changing state can cause numerical round-off or tolerance problems leading
to erroneous results or time step difficulties. The user of switches can improve the situation
by taking the following steps:
• First, it is wise to set the ideal switch impedance just high or low enough to be
negligible with respect to other circuit elements. Using switch impedances that
are close to ‘ideal’ in all cases aggravates the problem of discontinuities mentioned
above. Of course, when modeling real devices such as MOSFETS, the on resistance
should be adjusted to a realistic level depending on the size of the device being
modeled.
• When switches are placed around capacitors, then the option CHGTOL should also
be reduced. Suggested values for these two options are 1.0 and 1e-16 respectively.
These changes inform ngspice to be more careful around the switch points so that
no errors are made due to the rapid change in the circuit.
90 CHAPTER 3. CIRCUIT ELEMENTS AND MODELS
Switch test
. tran 2 us 5 ms
* switch control voltage
v1 1 0 DC 0.0 PWL (0 0 2e -3 2 4e -3 0)
* switch control voltage starting inside hysteresis window
* please note influence of instance parameters ON , OFF
v2 2 0 DC 0.0 PWL (0 0.9 2e -3 2 4e -3 0.4)
* switch control current
i3 3 0 DC 0.0 PWL (0 0 2e -3 2 m 4e -3 0) $ <--- switch control current
* load voltage
v4 4 0 DC 2.0
* input load for current source i3
r3 3 33 10 k
vm3 33 0 dc 0 $ <--- measure the current
* ouput load resistors
r10 4 10 10 k
r20 4 20 10 k
r30 4 30 10 k
r40 4 40 10 k
*
s1 10 0 1 0 switch1 OFF
s2 20 0 2 0 switch1 OFF
s3 30 0 2 0 switch1 ON
. model switch1 sw vt =1 vh =0.2 ron =1 roff =10 k
*
w1 40 0 vm3 wswitch1 off
. model wswitch1 csw it =1 m ih =0.2 m ron =1 roff =10 k
*
. control
run
plot v (1) v (10)
plot v (10) vs v (1) $ <-- get hysteresis loop
plot v (2) v (20) $ <--- different initial values
plot v (20) vs v (2) $ <-- get hysteresis loop
plot v (2) v (30) $ <--- different initial values
plot v (30) vs v (2) $ <-- get hysteresis loop
plot v (40) vs vm3 # branch $ <--- current controlled switch hysteresi
. endc
. end
Chapter 4
VXXXXXXX N + N - <<DC > DC / TRAN VALUE > < AC < ACMAG < ACPHASE > > >
+ < DISTOF1 < F1MAG < F1PHASE > > > < DISTOF2 < F2MAG < F2PHASE > > >
IYYYYYYY N + N - <<DC > DC / TRAN VALUE > < AC < ACMAG < ACPHASE > > >
+ < DISTOF1 < F1MAG < F1PHASE > > > < DISTOF2 < F2MAG < F2PHASE > > >
Examples:
VCC 10 0 DC 6
VIN 13 2 0.001 AC 1 SIN (0 1 1 MEG )
ISRC 23 21 AC 0.333 45.0 SFFM (0 1 10 K 5 1 K )
VMEAS 12 9
VCARRIER 1 0 DISTOF1 0.1 -90.0
VMODULATOR 2 0 DISTOF2 0.01
IIN1 1 5 AC 1 DISTOF1 DISTOF2 0.001
n+ and n- are the positive and negative nodes, respectively. Note that voltage sources
need not be grounded. Positive current is assumed to flow from the positive node, through
the source, to the negative node. A current source of positive value forces current to flow
out of the n+ node, through the source, and into the n- node. Voltage sources, in addition
to being used for circuit excitation, are the ‘ammeters’ for ngspice, that is, zero valued
voltage sources may be inserted into the circuit for the purpose of measuring current.
They of course have no effect on circuit operation since they represent short-circuits.
DC/TRAN is the dc and transient analysis value of the source. If the source value is zero
both for dc and transient analyses, this value may be omitted. If the source value is
time-invariant (e.g., a power supply), then the value may optionally be preceded by the
letters DC.
The keyword AC together with its value ACMAG (and optional value ACPHASE) are required
when the voltage or current source is intended to become the small signal source in an
91
92 CHAPTER 4. VOLTAGE AND CURRENT SOURCES
ac simulation. ACMAG is the ac magnitude and ACPHASE is the ac phase. The voltage or
current source then will become a reference for all nodes. All small signal node amplitude
values obtained after the simulation have been divided by the reference ACMAG. A typcal
ACMAG value thus may be unity. Any measured phase has been shifted by ACPHASE. If
ACPHASE is omitted, a value of zero is assumed. If the source is not an ac small-signal
input, the keyword AC and the ac values are to be avoided.
DISTOF1 and DISTOF2 are the keywords that specify that the independent source has
distortion inputs at the frequencies F1 and F2 respectively (see the description of the
.DISTO control line). The keywords may be followed by an optional magnitude and
phase. The default values of the magnitude and phase are 1.0 and 0.0 respectively.
Any independent source can be assigned a time-dependent value for transient analysis. If
a source is assigned a time-dependent value, the time-zero value is used for dc analysis.
There are nine independent source functions:
• pulse,
• exponential,
• sinusoidal,
• piece-wise linear,
• single-frequency FM
• AM
• transient noise
If parameters other than source values are omitted or set to zero, the default values shown
are assumed. TSTEP is the printing increment and TSTOP is the final time – see the .TRAN
control line for an explanation.
4.1.1 Pulse
General form:
Examples:
4.1.2 Sinusoidal
General form:
Examples:
(
V0 if 0 ≤ t < T D
V (t) =
V 0 + V A e−(t−T D)T HET A sin (2π · F REQ · (t − T D) + P HASE) if T D ≤ t < T ST OP.
(4.1)
94 CHAPTER 4. VOLTAGE AND CURRENT SOURCES
4.1.3 Exponential
General form:
Examples:
VIN 3 0 EXP ( -4 -1 2 NS 30 NS 60 NS 40 NS )
V 1
if 0 ≤ t < T D1,
(t−T D1)
−
V (t) = V 1 + V 21 1 − e T AU 1 if T D1 ≤ t < T D2,
V 1 + V 21 1 − e− T AU 1 + V 12 1 − e− T AU 2
(t−T D1) (t−T D2)
if T D2 ≤ t < T ST OP.
(4.2)
PWL ( T1 V1 < T2 V2 T3 V3 T4 V4 ... >) <r = value > < td = value >
Examples:
Each pair of values (Ti , Vi ) specifies that the value of the source is Vi (in Volts or Amps)
at time = Ti . The value of the source at intermediate values of time is determined by
using linear interpolation on the input values. The parameter r determines a repeat time
point. If r is set to -1 or is not given, the whole sequence of values (Ti , Vi ) is issued once
only, then the output stays at its final value. If r = 0, the whole sequence from time 0 to
time Tn is repeated forever. If r = 10ns, the sequence between 10ns and 50ns is repeated
forever. The r value has to be one of the time points T1 to Tn of the PWL sequence. If
4.1. INDEPENDENT SOURCES FOR VOLTAGE OR CURRENT 95
td is given, the whole PWL sequence is delayed by the value of td. Please note that for
now r and td are available only with the voltage source, not with the current source.
4.1.5 Single-Frequency FM
General Form:
Examples:
V1 12 0 SFFM (0 1 M 20 K 5 1 K )
AM ( VA VO MF FC TD PHASES )
Examples:
V1 12 0 AM (0.5 1 20 K 5 MEG 1 m )
Examples:
Transient noise is an experimental feature allowing (low frequency) transient noise injec-
tion and analysis. See Chapt. 15.3.10 for a detailed description. NA is the Gaussian noise
rms voltage amplitude, NT is the time between sample values (breakpoints will be en-
forced on multiples of this value). NALPHA (exponent to the frequency dependency), NAMP
(rms voltage or current amplitude) are the parameters for 1/f noise, RTSAM the random
telegraph signal amplitude, RTSCAPT the mean of the exponential distribution of the trap
capture time, and RTSEMT its emission time mean. White Gaussian, 1/f, and RTS noise
may be combined into a single statement.
Name Parameter Default value Units
NA Rms noise amplitude (Gaussian) - V, A
NT Time step - sec
NALPHA 1/f exponent 0<α<2 -
NAMP Amplitude (1/f) - V, A
RTSAM Amplitude - V, A
RTSCAPT Trap capture time - sec
RTSEMT Trap emission time - sec
If you set NT and RTSAM to 0, the noise option TRNOISE ... is ignored. Thus you may
switch off the noise contribution of an individual voltage source VNOI by the command
alter @vnoi[trnoise] = [ 0 0 0 0 ] $ no noise
alter @vrts[trnoise] = [ 0 0 0 0 0 0 0] $ no noise
See Chapt. 17.5.3 for the alter command.
You may switch off all TRNOISE noise sources by setting
set notrnoise
to your .spiceinit file (for all your simulations) or into your control section in front of the
next run or tran command (for this specific and all following simulations). The command
4.1. INDEPENDENT SOURCES FOR VOLTAGE OR CURRENT 97
unset notrnoise
will reinstate all noise sources.
The noise generators are implemented into the independent voltage (vsrc) and current
(isrc) sources.
TRRANDOM ( TYPE TS < TD < PARAM1 < PARAM2 > > >)
Examples:
EXTERNAL
Examples:
Vex 1 0 dc 0 external
Iex i1 i2 dc 0 external <m = xx >
Voltages or currents may be set from the calling process, if ngspice is compiled as a shared
library and loaded by the process. See Chapt. 19.6.3 for an explanation.
98 CHAPTER 4. VOLTAGE AND CURRENT SOURCES
Examples:
G1 2 0 5 0 0.1
n+ and n- are the positive and negative nodes, respectively. Current flow is from the
positive node, through the source, to the negative
node. nc+ and nc- are the positive and negative controlling nodes, respectively. value
is the transconductance (in mhos). m is an optional multiplier to the output current. val
may be a numerical value or an expression according to 2.9.5 containing references to
other parameters.
4.2. LINEAR DEPENDENT SOURCES 99
General form:
EXXXXXXX N + N - NC + NC - VALUE
Examples:
E1 2 3 14 1 2.0
n+ is the positive node, and n- is the negative node. nc+ and nc- are the positive and
negative controlling nodes, respectively. value is the voltage gain.
General form:
Examples:
F1 13 5 VSENS 5 m =2
n+ and n- are the positive and negative nodes, respectively. Current flow is from the
positive node, through the source, to the negative node. vnam is the name of a voltage
source through which the controlling current flows. The direction of positive controlling
current flow is from the positive node, through the source, to the negative node of vnam.
value is the current gain. m is an optional multiplier to the output current.
General form:
Examples:
HX 5 17 VZ 0.5 K
n+ and n- are the positive and negative nodes, respectively. vnam is the name of a voltage
source through which the controlling current flows. The direction of positive controlling
current flow is from the positive node, through the source, to the negative node of vnam.
value is the transresistance (in ohms).
100 CHAPTER 4. VOLTAGE AND CURRENT SOURCES
The non-linear dependent sources B ( see Chapt. 5.1), E (see 5.2), G see (5.3) described
in this chapter allow the generation of voltages or currents that result from evaluating a
mathematical expression. Internally E and G sources are converted to the more general
B source. All three sources may be used to introduce behavioral modeling and analysis.
BXXXXXXX n + n - <i = expr > <v = expr > < tc1 = value > < tc2 = value >
+ < temp = value > < dtemp = value >
Examples:
n+ is the positive node, and n- is the negative node. The values of the V and I parameters
determine the voltages and currents across and through the device, respectively. If I is
given then the device is a current source, and if V is given the device is a voltage source.
One and only one of these parameters must be given.
A simple model is implemented for temperature behavior by the formula:
I(T ) = I(TNOM) 1 + T C1 (T − TNOM) + T C2 (T − TNOM)2 (5.1)
101
102CHAPTER 5. NON-LINEAR DEPENDENT SOURCES (BEHAVIORAL SOURCES)
or
V (T ) = V (TNOM) 1 + T C1 (T − TNOM) + T C2 (T − TNOM)2 (5.2)
In the above formula, ‘T ’ represents the instance temperature, which can be explicitly set
using the temp keyword or calculated using the circuit temperature and dtemp, if present.
If both temp and dtemp are specified, the latter is ignored.
The small-signal AC behavior of the nonlinear source is a linear dependent source (or
sources) with a proportionality constant equal to the derivative (or derivatives) of the
source at the DC operating point. The expressions given for V and I may be any function
of voltages and currents through voltage sources in the system.
The following functions of a single real variable are defined:
For convergence reasons the ‘exp’ function has a limit of 14 for its argument, beyond that
value it will increase linearily. The function ‘u’ is the unit step function, with a value
of one for arguments greater than zero, a value of 0.5 at zero, and a value of zero for
arguments less than zero. The function ‘u2’ returns a value of zero for arguments less
than zero, one for arguments greater than one and assumes the value of the argument
between these limits. The function ‘uramp’ is the integral of the unit step: for an input x,
the value is zero if x is less than zero, or, if x is greater than or equal to zero, the value is
x. These three functions are useful in synthesizing piece-wise non-linear functions, though
convergence may be adversely affected.
The function i(xyz) returns the current through the first node of device instance xyz.
The following standard operators are defined: +, -, *, /, ^, unary -
Logical operators are !=, <>, >=, <=, ==, >, <, ||, &&, ! .
A ternary function is defined as a ? b : c , which means IF a, THEN b, ELSE c. Be
sure to place a space in front of ‘?’ to allow the parser distinguishing it from other tokens.
The B source functions pow, **, ^, and pwr need some special care to avoid undefined
regions in x1, as they differ from the common mathematical usage (and from the functions
depicted in chapt. 2.9.5).
The functions y = pow(x1,x2), x1**x2, and x1^x2 , all of them describing y = x1x2 ,
resolve to the following:
y = pow(fabs(x1), x2)
5.1. BXXXX: NONLINEAR DEPENDENT SOURCE (ASRC) 103
If the argument of log, ln, or sqrt becomes less than zero, the absolute value of the
argument is used. If a divisor becomes zero or the argument of log or ln becomes zero,
an error will result. Other problems may occur when the argument for a function in a
partial derivative enters a region where that function is undefined.
Parameters may be used like {Vlow} shown in the example above. Parameters will be
evaluated upon set up of the circuit, vectors like V(1) will be evaluated during the simu-
lation.
To get time into the expression you can integrate the current from a constant current
source with a capacitor and use the resulting voltage (don’t forget to set the initial voltage
across the capacitor).
Non-linear resistors, capacitors, and inductors may be synthesized with the nonlinear de-
pendent source. Nonlinear resistors, capacitors and inductors are implemented with their
linear counterparts by a change of variables implemented with the nonlinear dependent
source. The following subcircuit will implement a nonlinear capacitor:
104CHAPTER 5. NON-LINEAR DEPENDENT SOURCES (BEHAVIORAL SOURCES)
5.1.3 par(’expression’)
The B source syntax may also be used in output lines like .plot as algebraic expressions
for output (see Chapt.15.6.6 ).
v(A) is the independent variable x. Each pair of values following describes the x,y func-
tional relation: In this example at node A voltage of 0V the current of 0A is generated -
next pair gives 10mA flowing from ground to node 1 at 33V on node A and so forth.
106CHAPTER 5. NON-LINEAR DEPENDENT SOURCES (BEHAVIORAL SOURCES)
Example: pwl_voltage
. param x0 = -4 y0 =0
. param x1 = -2 y1 =2
. param x2 =2 y2 = -2
. param x3 =4 y3 =1
. param xx0 = x0 -1
. param xx3 = x3 +1
Vin 1 0 DC =0 V
R 1 0 2
Rint2 2 0 1
Rint3 3 0 1
Rint4 4 0 1
Rint5 5 0 1
. control
dc Vin -6 6 0.2
plot v (2) v (3) v (4) -0.5 v (5)+0.5
. endc
. end
108CHAPTER 5. NON-LINEAR DEPENDENT SOURCES (BEHAVIORAL SOURCES)
5.2.1 VOL
General form:
Examples:
5.2.2 VALUE
Optional syntax:
Examples:
5.2.3 TABLE
Data may be entered from the listings of a data table similar to the pwl B-Source (5.1.4).
Data are grouped into x, y pairs. Expression may be an equation or an expression
containing node voltages or branch currents (in the form of i(vm)) and any other terms
as given for the B source and described in Chapt. 5.1. It may contain parameters (2.9.1).
’ or { } may be used to delimit the function. Expression delivers the x-value, which
is used to generate a corresponding y-value according to the tabulated value pairs, using
linear interpolation. If the x-value is below x0 , y0 is returned, above x2 y2 is returned
(limiting function). The value pairs have to be real numbers, parameters are not allowed.
5.2. EXXXX: NON-LINEAR VOLTAGE SOURCE 109
5.2.4 POLY
5.2.5 LAPLACE
Currently ngspice does not offer a direct E-Source element with the LAPLACE option.
There is however a XSPICE code model equivalent called s_xfer (see Chapt. 12.2.17),
which you may invoke manually. The XSPICE option has to be enabled (32.1). AC
(15.3.1) and transient analysis (15.3.9) is supported.
where you have the voltage of node 1 as input, an intermediate output node int_4 and an
E-source as buffer to keep the name ‘ELOPASS’ available if further processing is required.
If the controlling expression is more complex than just a voltage node, you may add a
B-Source (5.1) for evaluating the expression before entering the A-device.
110CHAPTER 5. NON-LINEAR DEPENDENT SOURCES (BEHAVIORAL SOURCES)
5.3.1 CUR
General form:
Examples:
5.3.2 VALUE
Optional syntax:
Examples:
5.3.3 TABLE
A data entry by a tabulated listing is available with syntax similar to the E-Source (see
Chapt. 5.2.3).
5.3.4 POLY
5.3.5 LAPLACE
5.3.6 Example
The B, E, G, sources and the behavioral R, C, L elements are powerful tools to set up
user defined models. Unfortunately debugging these models is not very comfortable.
5.5. POLY SOURCES 113
B source debugging
V1 1 0 1
V2 2 0 -2
. control
tran 1 1
. endc
. end
In this trivial example, the reason and location for the bug is obvious. However, if you have
several equations using behavioral sources, and several occurrences of the log function,
then debugging is nearly impossible.
However, if the variable ngdebug (see 17.7) is set (e.g. in file .spiceinit), a more distinctive
error message is issued that (after some closer investigation) will reveal the location and
value of the buggy parameter.
If variable strict_errorhandling (see 17.7) is set, ngspice exits after this message. If
not, gmin and source stepping may be started, typically without success.
Polynomial sources are only available when the XSPICE option (see Chapt. 32) is enabled.
114CHAPTER 5. NON-LINEAR DEPENDENT SOURCES (BEHAVIORAL SOURCES)
Example:
POLY(ND) Specifies the number of dimensions of the polynomial. The number of pairs
of controlling nodes must be equal to the number of dimensions.
(N+) and (N-) nodes are output nodes. Positive current flows from the (+) node through
the source to the (-) node.
The <NC1+> and <NC1-> are in pairs and define a set of controlling voltages. A particular
node can appear more than once, and the output and controlling nodes need not be
different.
The example yields a voltage output controlled by two input voltages v(3,0) and v(4,0).
Four polynomial coefficients are given. The equivalent function to generate the output is:
where X1 is the voltage difference of the first input node pair, X2 of the second pair and
so on. Keeping track of all polynomial coefficient is rather tedious for large polynomials.
Example:
FNONLIN 100 101 POLY (2) VDD Vxx 0 0.0 13.6 0.2 0.005
5.5. POLY SOURCES 115
POLY(ND) Specifies the number of dimensions of the polynomial. The number of con-
trolling sources must be equal to the number of dimensions.
(N+) and (N-) nodes are output nodes. Positive current flows from the (+) node through
the source to the (-) node.
V1 (V2 V3 ...) are the controlling voltage sources. Control variable is the current through
these sources.
P0 (P1...) are the coefficients, as have been described in 5.5.1.
116CHAPTER 5. NON-LINEAR DEPENDENT SOURCES (BEHAVIORAL SOURCES)
Chapter 6
Transmission Lines
Ngspice implements both the original SPICE3f5 transmission lines models and the one
introduced with KSPICE. The latter provide an improved transient analysis of lossy
transmission lines. Unlike SPICE models that use the state-based approach to simulate
lossy transmission lines, KSPICE simulates lossy transmission lines and coupled multi-
conductor line systems using the recursive convolution method. The impulse response
of an arbitrary transfer function can be determined by deriving a recursive convolution
from the Pade approximations of the function. We use this approach for simulating each
transmission line’s characteristics and each multiconductor line’s modal functions. This
method of lossy transmission line simulation has been proved to give a speedup of one to
two orders of magnitude over SPICE3f5.
Examples:
T1 1 0 2 0 Z0 =50 TD =10 NS
n1 and n2 are the nodes at port 1; n3 and n4 are the nodes at port 2. z0 is the char-
acteristic impedance. The length of the line may be expressed in either of two forms.
The transmission delay, td, may be specified directly (as td=10ns, for example). Alterna-
tively, a frequency f may be given, together with nl, the normalized electrical length of
the transmission line with respect to the wavelength in the line at the frequency ‘f’. If a
frequency is specified but nl is omitted, 0.25 is assumed (that is, the frequency is assumed
to be the quarter-wave frequency). Note that although both forms for expressing the line
length are indicated as optional, one of the two must be specified.
Note that this element models only one propagating mode. If all four nodes are distinct
in the actual circuit, then two modes may be excited. To simulate such a situation,
117
118 CHAPTER 6. TRANSMISSION LINES
two transmission-line elements are required. (see the example in Chapt. 21.7 for further
clarification.) The (optional) initial condition specification consists of the voltage and
current at each of the transmission line ports. Note that the initial conditions (if any)
apply only if the UIC option is specified on the .TRAN control line.
Note that a lossy transmission line (see below) with zero loss may be more accurate than
the lossless transmission line due to implementation details.
General form:
OXXXXXXX n1 n2 n3 n4 mname
Examples:
O23 1 0 2 0 LOSSYMOD
OCONNECT 10 5 20 5 INTERCONNECT
This is a two-port convolution model for single conductor lossy transmission lines. n1
and n2 are the nodes at port 1; n3 and n4 are the nodes at port 2. Note that a lossy
transmission line with zero loss may be more accurate than the lossless transmission line
due to implementation details.
The uniform RLC/RC/LC/RG transmission line model (referred to as the LTRA model
henceforth) models a uniform constant-parameter distributed transmission line. The RC
and LC cases may also be modeled using the URC and TRA models; however, the newer
LTRA model is usually faster and more accurate than the others. The operation of the
LTRA model is based on the convolution of the transmission line’s impulse responses with
its inputs (see [8]). The LTRA model takes a number of parameters, some of which must
be given and some of which are optional.
6.2. LOSSY TRANSMISSION LINES 119
• RC (uniform RC line),
Any other combination will yield erroneous results and should not be tried. The length
LEN of the line must be specified. NOSTEPLIMIT is a flag that will remove the default
restriction of limiting time-steps to less than the line delay in the RLC case. NO CONTROL
is a flag that prevents the default limiting of the time-step based on convolution error
criteria in the RLC and RC cases. This speeds up simulation but may in some cases
reduce the accuracy of results. LININTERP is a flag that, when specified, will use linear
interpolation instead of the default quadratic interpolation for calculating delayed signals.
MIXEDINTERP is a flag that, when specified, uses a metric for judging whether quadratic
interpolation is not applicable and if so uses linear interpolation; otherwise it uses the de-
fault quadratic interpolation. TRUNCDONTCUT is a flag that removes the default cutting of
the time-step to limit errors in the actual calculation of impulse-response related quanti-
ties. COMPACTREL and COMPACTABS are quantities that control the compaction of the past
history of values stored for convolution. Larger values of these lower accuracy but usually
120 CHAPTER 6. TRANSMISSION LINES
increase simulation speed. These are to be used with the TRYTOCOMPACT option, described
in the .OPTIONS section. TRUNCNR is a flag that turns on the use of Newton-Raphson it-
erations to determine an appropriate time-step in the time-step control routines. The
default is a trial and error procedure by cutting the previous time-step in half. REL and
ABS are quantities that control the setting of breakpoints.
The option most worth experimenting with for increasing the speed of simulation is REL.
The default value of 1 is usually safe from the point of view of accuracy but occasionally
increases computation time. A value greater than 2 eliminates all breakpoints and may
be worth trying depending on the nature of the rest of the circuit, keeping in mind that
it might not be safe from the viewpoint of accuracy.
Breakpoints may usually be entirely eliminated if it is expected the circuit will not display
sharp discontinuities. Values between 0 and 1 are usually not required but may be used
for setting many breakpoints.
COMPACTREL may also be experimented with when the option TRYTOCOMPACT is specified
in a .OPTIONS card. The legal range is between 0 and 1. Larger values usually decrease
the accuracy of the simulation but in some cases improve speed. If TRYTOCOMPACT is not
specified on a .OPTIONS card, history compaction is not attempted and accuracy is high.
NO CONTROL, TRUNCDONTCUT and NOSTEPLIMIT also tend to increase speed at the expense
of accuracy.
Examples:
U1 1 2 0 URCMOD L =50 U
URC2 1 12 2 UMODL l =1 MIL N =6
n1 and n2 are the two element nodes the RC line connects, while n3 is the node the
capacitances are connected to. mname is the model name, len is the length of the RC line
in meters. lumps, if specified, is the number of lumped segments to use in modeling the
RC line (see the model description for the action taken if this parameter is omitted).
2
log Fmax L L 2πL K
R C 2 (K−1)
N= (6.1)
log K
The URC line is made up strictly of resistor and capacitor segments unless the ISPERL
parameter is given a nonzero value, in which case the capacitors are replaced with reverse
biased diodes with a zero-bias junction capacitance equivalent to the capacitance replaced,
and with a saturation current of ISPERL amps per meter of transmission line and an
optional series resistance equivalent to RSPERL ohms per meter.
Unlike SPICE3, which uses the state-based approach to simulate lossy transmission lines,
KSPICE simulates lossy transmission lines and coupled multiconductor line systems using
the recursive convolution method. The impulse response of an arbitrary transfer function
can be determined by deriving a recursive convolution from the Pade approximations
of the function. ngspice is using this approach for simulating each transmission line’s
characteristics and each multiconductor line’s modal functions. This method of lossy
transmission line simulation has shown to give a sigificant speedup. Please note that the
following two models will support only transient simulation, no ac.
Example:
Y1 1 0 2 0 ymod LEN =2
. MODEL ymod txl R =12.45 L =8.972 e -9 G =0 C =0.468 e -12 length =16
n1 and n2 are the nodes of the two ports. The optional instance parameter len is the
length of the line and may be expressed in multiples of [unit]. Typically unit is given in
meters. len will override the model parameter length for the specific instance only.
The TXL model takes a number of parameters:
Name Parameter Units/Type Default Example
R resistance/length Ω/unit 0.0 0.2
L inductance/length H/unit 0.0 9.13e-9
G conductance/length mhos/unit 0.0 0.0
C capacitance/length F/unit 0.0 3.65e-12
LENGTH length of line unit no default 1.0
Model parameter length must be specified as a multiple of unit. Typically unit is given
in [m]. For transient simulation only.
PXXXXXXX NI1 NI2 ... NIX GND1 NO1 NO2 ... NOX GND2 mname < LEN = LENGTH >
Example:
ni1 ... nix are the nodes at port 1 with gnd1; no1 ... nox are the nodes at port 2
with gnd2. The optional instance parameter len is the length of the line and may be
expressed in multiples of [unit]. Typically unit is given in meters. len will override the
model parameter length for the specific instance only.
The CPL model takes a number of parameters:
Name Parameter Units/Type Default Example
R resistance/length Ω/unit 0.0 0.2
L inductance/length H/unit 0.0 9.13e-9
G conductance/length mhos/unit 0.0 0.0
C capacitance/length F/unit 0.0 3.65e-12
LENGTH length of line unit no default 1.0
All RLGC parameters are given in Maxwell matrix form. For the R and G matrices the
diagonal elements must be specified, for L and C matrices the lower or upper triangular
elements must specified. The parameter LENGTH is a scalar and is mandatory. For
transient simulation only.
124 CHAPTER 6. TRANSMISSION LINES
Chapter 7
Diodes
DXXXXXXX n + n - mname < area = val > <m = val > < pj = val > <off >
+ < ic = vd > < temp = val > < dtemp = val >
Examples:
DBRIDGE 2 10 DIODE1
DCLMP 3 7 DMOD AREA =3.0 IC =0.2
The pn junction (diode) implemented in ngspice expands the one found in SPICE3f5.
Perimeter effects and high injection level have been introduced into the original model
and temperature dependence of some parameters has been added. n+ and n- are the
positive and negative nodes, respectively. mname is the model name. Instance parameters
may follow, dedicated to only the diode described on the respective line. area is the area
scale factor, which may scale the saturation current given by the model parameters (and
others, see table below). pj is the perimeter scale factor, scaling the sidewall saturation
current and its associated capacitance. m is a multiplier of area and perimeter, and off
indicates an (optional) starting condition on the device for dc analysis. If the area factor is
omitted, a value of 1.0 is assumed. The (optional) initial condition specification using ic
is intended for use with the uic option on the .tran control line, when a transient analysis
is desired starting from other than the quiescent operating point. You should supply the
initial voltage across the diode there. The (optional) temp value is the temperature at
which this device is to operate, and overrides the temperature specification on the .option
control line. The temperature of each instance can be specified as an offset to the circuit
temperature with the dtemp option.
125
126 CHAPTER 7. DIODES
. model DMOD D
dc characteristics of the diode are determined by the parameters is and n. An ohmic
resistance, rs, is included. Charge storage effects are modeled by a transit time, tt, and
a nonlinear depletion layer capacitance that is determined by the parameters cjo, vj,
and m. The temperature dependence of the saturation current is defined by the parame-
ters eg, the energy, and xti, the saturation current temperature exponent. The nominal
temperature where these parameters were measured is tnom, which defaults to the circuit-
wide value specified on the .options control line. Reverse breakdown is modeled by an
exponential increase in the reverse diode current and is determined by the parameters bv
and ibv (both of which are positive numbers).
Junction DC parameters
Temperature effects
Noise modeling
Examples:
• Forward bias: the anode is more positive than the cathode, the diode is ‘on’ and
can conduct large currents. To avoid convergence problems and unrealistic high
current, it is prudent to specify a series resistance to limit current with the rs
model parameter.
• Reverse bias: the cathode is more positive than the anode and the diode is ‘off’. A
reverse bias diode conducts a small leakage current.
Parameters Scaling
Model parameters are scaled using the unit-less parameters area and pj and the multiplier
m as depicted below:
AREAef f = AREA m
P Jef f = PJ m
ISef f = IS AREAef f + JSW P Jef f
IBVef f = IBV AREAef f
IKef f = IK AREAef f
IKRef f = IKR AREAef f
7.3. DIODE EQUATIONS 129
The diode model has certain dc currents for bottom and sidewall components. Exemplary
here is the equation for the bottom part:
qVD
ISef f (e N kT − 1) + VD · GM IN,
if VD ≥ −3 N qkT
ID = −ISef f [1 + ( 3N kT 3
) ] + VD · GM IN, if − BVef f < VD < −3 N qkT (7.1)
qVD e
−IS (e −q(BVNefkTf +VD ) ) + V · GM IN, if V ≤ −BV
ef f D D ef f
Two secondary effects are modeled if the appropriate parameters (see table Junction DC
parameters) are given: Recombination current and bottom and sidewall tunnel current.
The breakdown region must be described with more depth since the breakdown is not
modeled physically. As written before, the breakdown modeling is based on two model
parameters: the ‘nominal breakdown voltage’ bv and the current at the onset of break-
down ibv. For the diode model to be consistent, the current value cannot be arbitrarily
chosen, since the reverse bias and breakdown regions must match. When the diode enters
breakdown region from reverse bias, the current is calculated using the formula1 :
−qBV
Ibdwn = −ISef f (e N kT − 1) (7.2)
The computed current is necessary to adjust the breakdown voltage making the two
regions match. The algorithm is a little bit convoluted and only a brief description is
given here:
Most real diodes shows a current increase that, at high current levels, does not follow
the exponential relationship given above. This behavior is due to high level of carriers
injected into the junction. High injection effects (as they are called) are modeled with ik
and ikr.
√ID , if VD ≥ −3 N qkT
1+ IKD
I
ef f
IDef f = (7.3)
√ ID , otherwise.
1+ ID
IKRef f
1
if you look at the source code in file diotemp.c you will discover that the exponential relation is
replaced with a first order Taylor series expansion.
130 CHAPTER 7. DIODES
• Depletion capacitance
• Diffusion capacitance
The diffusion capacitance, due to the injected minority carriers, is modeled with the
transit time tt:
∂IDef f
Cdif f usion = TT
∂VD
The depletion capacitance is more complex to model, since the function used to ap-
proximate it diverges when the diode voltage become greater than the junction built-in
potential. To avoid function divergence, the capacitance function is approximated with
a linear extrapolation for applied voltage greater than a fraction of the junction built-in
potential.
( VD −MJ
CJef f (1 − VJ
) , if VD < FC · VJ
Cdeplbw = VD
1−FC(1+MJI)+MJ VJ (7.4)
CJef f (1−FC)(1+MJ)
, otherwise.
( VD −MJSW
CJPef f (1 − PHP
) , if VD < FCS · PHP
Cdeplsw = VD
1−FCS(1+MJSW)+MJSW· PHP (7.5)
CJPef f (1−FCS)(1+MJSW) , otherwise.
Temperature dependence
The temperature affects many of the parameters in the equations above, and the follow-
ing equations show how. One of the most significant parameters that varies with the
temperature for a semiconductor is the band-gap energy:
−4 TNOM2
EGnom = 1.16 − 7.02e (7.6)
TNOM + 1108.0
T2
EG(T ) = 1.16 − 7.02e−4 (7.7)
TNOM + 1108.0
7.3. DIODE EQUATIONS 131
logf actor
IS(T ) = IS e N (7.8)
logf actor
JSW (T ) = JSW e N (7.9)
EG EG T
logf actor = − + XTI ln( ) (7.10)
Vt (TNOM) Vt (T ) TNOM
T T EGnom EG(T )
V J(T ) = VJ( ) − Vt (T ) 3 · ln( )+ − (7.11)
TNOM TNOM Vt (TNOM) Vt (T )
T T EGnom EG(T )
P HP (T ) = PHP( ) − Vt (T ) 3 · ln( )+ − (7.12)
TNOM TNOM Vt (TNOM) Vt (T )
−4 V J(T )
CJ(T ) = CJ 1 + MJ(4.0e (T − TNOM) − + 1) (7.13)
VJ
−4 P HP (T )
CJSW (T ) = CJSW 1 + MJSW(4.0e (T − TNOM) − + 1) (7.14)
PHP
Noise model
The diode has three noise contribution, one due to the presence of the parasitic resistance
rs and the other two (shot and flicker) due to the pn junction.
The thermal noise due to the parasitic resistance is:
4kT ∆f
i2RS = (7.18)
RS
The shot and flicker noise contributions are
KF · ID
AF
i2d = 2qID ∆f + ∆f (7.19)
f
Chapter 8
BJTs
QXXXXXXX nc nb ne <ns > <tj > mname < area = val > < areac = val >
+ < areab = val > <m = val > <off > < ic = vbe , vce > < temp = val >
+ < dtemp = val >
Examples:
nc, nb, and ne are the collector, base, and emitter nodes, respectively. ns is the (op-
tional) substrate node. When unspecified, ground is used. tj is the (optional) junction
temperature node, available in the VBIC model (see 8.2.2). mname is the model name,
area, areab, areac are the area factors (emitter, base and collector respectively), and
off indicates an (optional) initial condition on the device for the dc analysis. If the area
factor is omitted, a value of 1.0 is assumed.
The (optional) initial condition specification using ic=vbe,vce is intended for use with the
uic option on a .tran control line, when a transient analysis is desired to start from other
than the quiescent operating point. See the .ic control line description for a better way to
set transient initial conditions. The (optional) temp value is the temperature where this
device is to operate, and overrides the temperature specification on the .option control
line. Using the dtemp option one can specify the instance’s temperature relative to the
circuit temperature.
133
134 CHAPTER 8. BJTS
• level=1: This is the original SPICE BJT model, and it is the default model if the
level keyword is not specified on the .model line. By activating certain parameter
a modified version of the original SPICE BJT that models both vertical and lateral
devices, includes temperature corrections of collector, emitter and base resistors and
allow modeling of quasi-saturation effects.
• level=4: Advanced VBIC model (see 8.2.2 and http://www.designers-guide.org/VBIC/
for details)
• level=8: HICUM/L2 model (see 8.2.4 and the official website for details)
the temperature tnom, which can be specified on the .options control line or overridden
by a specification on the .model line.
The BJT parameters used in the modified Gummel-Poon model are listed below. The
parameter names used in earlier versions of SPICE2 are still accepted.
By defining parameter RCO, VO, GAMMA and QCO an extension of the Gummel-
Poon model will be switched on to model bipolar junction transistors that exhibit quasi-
8.2. BJT MODELS (NPN/PNP) 139
The Collector current output characteristic shows a special moderate transition in the
BJT saturation region, see figure 8.1. Furthermore DC current gain and the unity gain
frequency fT falls sharply.
Nagel it is also possible to model the special output characteristic of discrete switching
and RF transistors. It is a improved alternative to the SGP model for silicon, SiGe and
III-V HBT devices.
VBIC Capabilities compared to Standard Gummel-Poon Model:
• Self-heating modeling
This model has implemented a simple 1-pole thermal network to cover self-heating effects.
That means that the power dissipation is gathered in all branches of the device model
and is conducted as an equivalent current Ith into one model node dt. This node has a
resistor Rth and capacitor Cth parallel connection to ground. Because the resistor plays
the role of the thermal resistance from junction to case the arising voltage at node dt is
equivalent the BJT junctions temperature. The model realisizes that this temperature rise
follows in deviations for internal resistors, currents and capacitors calculations according
the temperature update equations. This process is included into the ngspice iteration
schema for all analysis.
The simple thermal network of the VBIC model is shown in Fig. 8.2.
How to instantiate the bipolar VBIC model (only minimal version) with self-heating:
vc c 0 0
vb b 0 1
ve e 0 0
vs s 0 0
Q1 c b e s dt mod1 area =1
. model mod1 npn Level =4
Of course it is possible to connect an more accurate thermal network to the node dt. The
following example is showing a simplified thermal network covering the thermal resistances
and capacitors of junction-case and case-ambient transitions including a heat-sink.
Q1 c b e s dt mod2
X1 dt tamb junction - ambient
VTamb tamb 0 30
. subckt junction - ambient jct amb
rjc jct 1 0.4
ccs 1 0 5 m
rcs 1 2 0.1
csa 2 0 30 m
rsa 2 amb 1.3
. ends
Figure 8.3: The equivalent circuit of HICUM/L2 without the self-heating, NQS and noise
correlation networks.
• substrate transistor
• avalanche effect
• self-heating
Note that the noise correlation network is not implemented in Ngspice. More information
regarding the model and its parameters can be found on the website.
The equivalent circuit of the model is shown in fig. 8.3. The model is employed in many
PDKs for state-of-the-art SiGe and InP HBTs and is actively developed at TU Dresden.
The HICUM model exposes the following nodes to the user:
C(ollector) B(ase) E(mitter) S(ubstrate) T(emperature)
By connecting the T and S nodes of the model to other circuit elements, the thermal
and substrate network can be modified by the user. Note that both self-heating and the
avalanche effect may cause convergency issues if the operating region is too extreme.
The HICUM/L2 model can be initiated like this example:
8.2. BJT MODELS (NPN/PNP) 143
vc c 0 0
vb b 0 1
ve e 0 0
vs s 0 0
Q1 c b e s dt mod1 area =1
. model mod1 npn Level =8
Self-heating is activated by model parameters FLSH, RTH and connecting T node of the
device instance. FLSH = 1 will only consider main thermal contributions of IC and IB,
FLSH = 2 include all power dissipations of the transistor.
JFETs
JXXXXXXX nd ng ns mname < area > <off > < ic = vds , vgs > < temp =t >
Examples:
J1 7 2 3 JM1 OFF
nd, ng, and ns are the drain, gate, and source nodes, respectively. mname is the model
name, area is the area factor, and off indicates an (optional) initial condition on the
device for dc analysis. If the area factor is omitted, a value of 1.0 is assumed. The
(optional) initial condition specification, using ic=VDS,VGS is intended for use with the
uic option on the .TRAN control line, when a transient analysis is desired starting from
other than the quiescent operating point. See the .ic control line for a better way to set
initial conditions. The (optional) temp value is the temperature where this device is to
operate, and overrides the temperature specification on the .option control line.
145
146 CHAPTER 9. JFETS
variation of drain current with gate voltage, LAMBDA, which determines the output con-
ductance, and IS, the saturation current of the two gate junctions. Two ohmic resistances,
RD and RS, are included.
1−B
bf ac = (9.3)
PB − V TO
vds · GM IN, if vgst ≤ 0
IDrain = βp vds (vds (bf ac vds − B) vgst (2B + 3bf ac (vgst − vds))) + vds · GM IN, if vgst ≥ vds
βp vgst2 (B + vgst bf ac) + vds · GM IN, if vgst < vds
(9.4)
Note that in Spice3f and later, the fitting parameter B has been added by Parker and
Skellern. For details, see [9]. If parameter B is set to 1 equation above simplifies to
vds · GM IN, if vgst ≤ 0
IDrain = βp vds (2vgst − vds) + vds · GM IN, if vgst ≥ vds (9.5)
βp vgst2 + vds · GM IN, if vgst < vds
Charge storage is modeled by nonlinear depletion layer capacitances for both gate junc-
tions, which vary as the −1/2 power of junction voltage and are defined by the parameters
CGS, CGD, and PB.
9.2. JFET MODELS (NJF/PJF) 147
2 (1 + α + α2 )
Snoise = 4kT · BET A · V gst GDSN OI (9.6)
3 1+α
with
(
1− vds
vgs−V T O
, if vgs − V T O ≥ vds
α= (9.7)
0, else
JFET level 1 model has an alternative temperature model for main parameter VTO and
BETA:
148 CHAPTER 9. JFETS
• VTOTC is given:
• BETATCE is given:
The level 2 model is an improvement to level 1. Details are available from Macquarie
University. Some important items are
• Both drain-gate and source-gate potentials modulate the pinch-off potential, which
is consistent with S-parameter and pulsed-bias measurements.
The model equations are described in this pdf document and in [19].
9.2. JFET MODELS (NJF/PJF) 149
MESFETs
10.1 MESFETs
General form:
ZXXXXXXX ND NG NS MNAME < AREA > <OFF > < IC = VDS , VGS >
Examples:
Z1 7 2 3 ZM1 OFF
The MESFET model level 1 is derived from the GaAs FET model of Statz et al. as
described in [11]. The dc characteristics are defined by the parameters VTO, B, and
BETA, which determine the variation of drain current with gate voltage, ALPHA, which
determines saturation voltage, and LAMBDA, which determines the output conductance.
The formula are given by:
B(Vgs −VT )2 1 − 1 − A Vds 3 (1 + LV ) for 0 < V < 3
gs −VT )
ds ds
Id = 1+b(V 3 A
(10.1)
B(V gs −V T )2
(1 + LVds ) for V > A3
1+b(Vgs −VT )
151
152 CHAPTER 10. MESFETS
Two ohmic resistances, rd and rs, are included. Charge storage is modeled by total
gate charge as a function of gate-drain and gate-source voltages and is defined by the
parameters cgs, cgd, and pb.
Name Parameter Units Default Example Area
VTO Pinch-off voltage V -2.0 -2.0
BETA Transconductance parameter A/V 2 1.0e-4 1.0e-3 *
B Doping tail extending parameter 1/V 0.3 0.3 *
ALPHA Saturation voltage parameter 1/V 2 2 *
LAMBDA Channel-length modulation parameter 1/V 0 1.0e-4
RD Drain ohmic resistance Ω 0 100 *
RS Source ohmic resistance Ω 0 100 *
CGS Zero-bias G-S junction capacitance F 0 5pF *
CGD Zero-bias G-D junction capacitance F 0 1pF *
PB Gate junction potential V 1 0.6
KF Flicker noise coefficient - 0
AF Flicker noise exponent - 1
FC Coefficient for forward-bias depletion - 0.5
capacitance formula
Device instance:
Model:
level 2 (and levels 3,4) Copyright 1993: T. Ytterdal, K. Lee, M. Shur and T. A. Fjeldly
to be written
M. Shur, T.A. Fjeldly, T. Ytterdal, K. Lee, "Unified GaAs MESFET Model for Circuit
Simulation", Int. Journal of High Speed Electronics, vol. 3, no. 2, pp. 201-233, 1992
10.2.4 hfet1
level 5
Heterostructure Field Effect Transistor model as described in section 4.6 of the book
K. Lee, M. Shur, T. A. Fjeldly and T. Ytterdal, Semiconductor Device Modeling for VLSI,
1993, Prentice Hall, New Jersey.
Model parameters, equivalent circuit diagrams and device equations are also described in
the AIM-Spice reference manual, section Device Models A.
10.2. MESFET MODELS (NMF/PMF) 153
10.2.5 hfet2
level6
The HFET level 2 model is a simplified version of the level 1 model. The model is
optimized for speed and is suitable for simulation of digital circuits. To increase the
speed, some of the features included in the level 1 model is not implemented for the level
2 model.
154 CHAPTER 10. MESFETS
Chapter 11
MOSFETs
Ngspice supports all the original MOSFET models present in SPICE3f5 and almost all
the newer ones that have been published and made open-source. Both bulk and SOI
(Silicon on Insulator) models are available. When compiled with the cider option, ngspice
implements the four terminals numerical model that can be used to simulate a MOS-
FET (please refer to numerical modeling documentation for additional information and
examples).
MXXXXXXX nd ng ns nb mname <m = val > <l = val > <w = val >
+ < ad = val > < as = val > < pd = val > < ps = val > < nrd = val >
+ < nrs = val > <off > < ic = vds , vgs , vbs > < temp =t >
Examples:
M1 24 2 0 20 TYPE1
M31 2 17 6 10 MOSN L =5 U W =2 U
M1 2 9 3 0 MOSP L =10 U W =5 U AD =100 P AS =100 P PD =40 U PS =40 U
Note the suffixes in the example: the suffix ‘u’ specifies microns (1e-6 m) and ‘p’ sq-
microns (1e-12 m2 ).
The instance card for MOS devices starts with the letter ’M’. nd, ng, ns, and nb are the
drain, gate, source, and bulk (substrate) nodes, respectively. mname is the model name and
m is the multiplicity parameter, which simulates ‘m’ paralleled devices. All MOS models
support the ‘m’ multiplier parameter. Instance parameters l and w, channel length and
width respectively, are expressed in meters. The drain and source diffusion areas are ad
and as, in square meters (m2 ).
If any of l, w, ad, or as are not specified, default values are used. The use of defaults
simplifies input file preparation, as well as the editing required if device geometries are to
be changed. pd and ps are the perimeters of the drain and source junctions, in meters. nrd
155
156 CHAPTER 11. MOSFETS
and nrs designate the equivalent number of squares of the drain and source diffusions;
these values multiply the sheet resistance rsh specified on the .model control line for
an accurate representation of the parasitic series drain and source resistance of each
transistor. pd and ps default to 0.0 while nrd and nrs to 1.0. off indicates an (optional)
initial condition on the device for dc analysis. The (optional) initial condition specification
using ic=vds,vgs,vbs is intended for use with the uic option on the .tran control line,
when a transient analysis is desired starting from other than the quiescent operating
point. See the .ic control line for a better and more convenient way to specify transient
initial conditions. The (optional) temp value is the temperature at which this device is to
operate, and overrides the temperature specification on the .option control line.
The temperature specification is ONLY valid for level 1, 2, 3, and 6 MOSFETs, not for
level 4 or 5 (BSIM) devices.
BSIM3 (v3.2 and v3.3.0), BSIM4 (v4.7 and v4.8) and BSIMSOI models are also supporting
the instance parameter delvto and mulu0 for local mismatch and NBTI (negative bias
temperature instability) modeling:
Name Parameter Units Default Example
delvto (delvt0) Threshold voltage shift V 0.0 0.07
mulu0 Low-field mobility multiplier (U0) - 1.0 0.9
MOSFET models are the central part of ngspice, probably because they are the most
widely used devices in the electronics world. Ngspice provides all the MOSFETs imple-
mented in the original Spice3f and adds several models developed by UC Berkeley’s Device
Group and other independent groups.
Each model is invoked with a .model card. A minimal version is:
.model MOSN NMOS level=8 version=3.3.0
The model name MOSN corresponds to the model name in the instance card (see 11.1).
Parameter NMOS selects an n-channel device, PMOS would point to a p-channel tran-
sistor. The level and version parameters select the specific model. Further model
parameters are optional and replace ngspice default values. Due to the large number
of parameters (more than 100 for modern models), model cards may be stored in extra
files and loaded into the netlist by the .include (2.7) command. Model cards are specific
for a an IC manufacturing process and are typically provided by the IC foundry. Some
generic parameter sets, not linked to a specific process, are made available by the model
developers, e.g. UC Berkeley’s Device Group for BSIM4 and BSIMSOI.
Ngspice provides several MOSFET device models, which differ in the formulation of the
I-V characteristic, and are of varying complexity. Models available are listed in table 11.1.
Current models for IC design are BSIM3 (11.2.10, down to channel length of 0.25 µm),
BSIM4 (11.2.11, below 0.25 µm), BSIMSOI (11.2.14, silicon-on-insulator devices), HiSIM2
and HiSIM_HV (11.2.16, surface potential models for standard and high voltage/high
power MOS devices).
Level Name Model Version Developer References Notes
1 MOS1 Shichman-Hodges - Berkeley This is the classical quadratic model.
2 MOS2 Grove-Frohman - Berkeley Described in [2]
3 MOS3 Berkeley A semi-empirical model (see [1])
4 BSIM1 Berkeley Described in [3]
5 BSIM2 Berkeley Described in [5]
6 MOS6 Berkeley Described in [2]
9 MOS9 Alan Gillespie
8, 49 BSIM3v0 3.0 Berkeley extensions by Alan Gillespie
8, 49 BSIM3v1 3.1 Berkeley extensions by Serban Popescu
8, 49 BSIM3v32 3.2 - 3.2.4 Berkeley Multi version code
8, 49 BSIM3 3.3.0 Berkeley Described in [13]
10, 58 B4SOI 4.3.1 Berkeley
14, 54 BSIM4v5 4.0 - 4.5 Berkeley Multi version code
14, 54 BSIM4v6 4.6.5 Berkeley
11.2. MOSFET MODELS (NMOS/PMOS)
as the mj and mjsw power of junction voltage respectively, and are determined by the
parameters cbd, cbs, cj, cjsw, mj, mjsw and pb.
Charge storage effects are modeled by the piecewise linear voltages-dependent capacitance
model proposed by Meyer. The thin-oxide charge-storage effects are treated slightly differ-
ent for the level 1 model. These voltage-dependent capacitances are included only if tox
is specified in the input description and they are represented using Meyer’s formulation.
There is some overlap among the parameters describing the junctions, e.g. the reverse
current can be input either as is (in A) or as js (in A/m2 ). Whereas the first is an absolute
value the second is multiplied by ad and as to give the reverse current of the drain and
source junctions respectively.
This methodology has been chosen since there is no sense in relating always junction
characteristics with ad and as entered on the device line; the areas can be defaulted. The
same idea applies also to the zero-bias junction capacitances cbd and cbs (in F) on one
hand, and cj (in F/m2 ) on the other.
The parasitic drain and source series resistance can be expressed as either rd and rs (in
ohms) or rsh (in ohms/sq.), the latter being multiplied by the number of squares nrd
and nrs input on the device line.
Ngspice implements many of the BSIM models developed by Berkeley’s BSIM group.
BSIM stands for Berkeley Short-Channel IGFET Model and groups a class of models that
is continuously updated. BSIM3 (11.2.10) and BSIM4 (11.2.11) are industry standards
for CMOS processes down to 0.15 µm (BSIM3) and below (BSIM4), are very stable and
are supported by model parameter sets from foundries all over the world. BSIM1 and
BSIM2 are obsolete today.
In general, all parameters of BSIM models are obtained from process characterization,
in particular level 4 and level 5 (BSIM1 and BSIM2) parameters can be generated auto-
matically. J. Pierret [4] describes a means of generating a ‘process’ file, and the program
ngproc2mod provided with ngspice converts this file into a sequence of BSIM1 .model
lines suitable for inclusion in an ngspice input file.
Parameters marked below with an * in the l/w column also have corresponding parameters
with a length and width dependency. For example, vfb is the basic parameter with units
of Volts, and lvfb and wvfb also exist and have units of Volt-meter.
The formula
PL PW
P = P0 + + (11.1)
Leffective Weffective
is used to evaluate the parameter for the actual device specified with
Note that unlike the other models in ngspice, the BSIM models are designed for use
with a process characterization system that provides all the parameters, thus there are no
defaults for the parameters, and leaving one out is considered an error. For an example set
of parameters and the format of a process file, see the SPICE2 implementation notes [3].
For more information on BSIM2, see reference [5]. BSIM3 (11.2.10) and BSIM4 (11.2.11)
represent state of the art for submicron and deep submicron IC design.
DL Shortening of channel µm
DW Narrowing of channel µm
U0 Zero-bias transverse-field mobility 1/V *
degradation coefficient
U1 Zero-bias velocity saturation coefficient µ/V *
X2MZ Sens. of mobility to substrate bias at v=0 cm2/V 2 ·sec *
X2E Sens. of drain-induced barrier lowering 1/V *
effect to substrate bias
X3E Sens. of drain-induced barrier lowering 1/V *
effect to drain bias at Vds = Vdd
X2U0 Sens. of transverse field mobility 1/V 2 *
degradation effect to substrate bias
X2U1 Sens. of velocity saturation effect to µm/V 2 *
substrate bias
MUS Mobility at zero substrate bias and at cm2/V 2 sec
Vds = Vdd
11.2. MOSFET MODELS (NMOS/PMOS) 163
channel width
CGSO Gate-source overlap capacitance per meter F/m
channel width
CGBO Gate-bulk overlap capacitance per meter F/m
channel length
XPART Gate-oxide capacitance-charge model flag -
N0 Zero-bias subthreshold slope coefficient - *
NB Sens. of subthreshold slope to substrate bias - *
ND Sens. of subthreshold slope to drain bias - *
RSH Drain and source diffusion sheet resistance Ω/
area
CJSW source drain junction sidewall capacitance F/m
effects into sub-100nm regime. It is a physics-based, accurate, scalable, robust and predic-
tive MOSFET SPICE model for circuit simulation and CMOS technology development.
It is developed by the BSIM Research Group in the Department of Electrical Engineer-
ing and Computer Sciences (EECS) at the University of California, Berkeley (see BSIM4
home page). BSIM4 has a long revision history, which is summarized below.
Release Date Notes Version flag
BSIM4.0.0 03/24/2000
BSIM4.1.0 10/11/2000
BSIM4.2.0 04/06/2001
BSIM4.2.1 10/05/2001 * 4.2.1
BSIM4.3.0 05/09/2003 * 4.3.0
BSIM4.4.0 03/04/2004 * 4.4.0
BSIM4.5.0 07/29/2005 * ** 4.5.0
BSIM4.6.0 12/13/2006
...
BSIM4.6.5 09/09/2009 * ** 4.6.5
BSIM4.7.0 04/08/2011 * ** 4.7
BSIM4.8.1 15/02/2017 * ** 4.8
*) supported in ngspice, using e.g. the version=<version flag> flag in the parameter
file.
**) Parallel processing using OpenMP support is available for this model.
Details of any revision are to be found in the Berkeley user’s manuals, a pdf download of
the most recent edition is to be found here.
We recommend that you use only the most recent BSIM4 model (version 4.8.1), because
it contains corrections to all known bugs. To achieve that, change the version parameter
in your modelcard files to
VERSION = 4.8.
If no version number is given in the .model card, this (newest) version is selected as the
default. The older models will typically not be supported, they are made available for
reference only.
Level 44 model (EKV2.6) is not available in the standard distribution since it has to be
compiled in by using the adms configure flag (see the ADMS section of the ngspice web
site). To obtain the current model code please refer to the EKV2.6 page at github (not
yet tested if compatible to ngspice/adms).
Ngspice currently is offering an older Verilog-A version from 11/2006, contributed by
Ivan Riis Nielsen. The model is coded according to the EPFL Technical Report (revision
II) [25] available at http://ngspice.sourceforge.net/external-documents/models/
ekv_v262.pdf.
166 CHAPTER 11. MOSFETS
The VDMOS model is a relativly simple power MOS model with 3 terminals drain, gate
and source. Its current equations are partly based on a modified MOS1 model. The
gate-source capacitance is set to a constant value by parameter Cgs. The drain-source
capacitance is evaluated from parameters Cgdmax, Cgdmin, and A. The drain-source ca-
pacitance is that of a parallel pn diode and calculated by Cjo, fc, and m. Leakage and
breakdown are modeled by the parallel pn diodes as well, using is and other param-
eters. A subthreshold current model is available, using a single parameter ksubthres.
Quasi-saturation is modelled with parameters rq and vq. Mtriode may be used here as
well.
This model does not have a level parameter. It is invoked by the VDMOS token preceding
the parameters on the .model line. P-channel or n-channel are selected by the model
parameter PCHAN and NCHAN. If no flag is given, n-channel is the default. Standard
MOS instance parameters W and L are not acknowledged because they are no design
parameters and are not provided by the device manufacturers.
The following ’parameters’ in the .model line are no model parameters, but serve in-
formation purposes for the user: mfg=..., Vds=..., Ron=..., and Qg=... They are
ignored by ngspice.
168 CHAPTER 11. MOSFETS
General form:
MXXXXXXX nd ng ns mname <m = val > < temp =t > < dtemp =t >
. model mname VDMOS < Pchan > < parameters >
Example:
M1 24 2 0 IXTH48P20P
. MODEL IXTH48P20P VDMOS Pchan Vds =200 VTO = -4 KP =10 Lambda =5 m
+ Mtriode =0.3 Ksubthres =120 m Rs =10 m Rd =20 m Rds =200 e6
+ Cgdmax =6000 p Cgdmin =100 p A =0.25 Cgs =5000 p Cjo =9000 p
+ Is =2 e -6 Rb =20 m BV =200 IBV =250 e -6 NBV =4 TT =260 e -9
Power electronic devices behavior the effect of self-heating effect. That means that the
dissipated power has an impact to the electrical behavior of the terminal currents. To
minimize this effect and to protect the element from thermal destruction heat sinks are
supplied to this kind of power devices.
The ngspice VDMOS model has introduced an electro-thermal approach by stamping
additional elements into the circuit matrix and by iteration the additional current control
inside the spice solver.
The transistor now has 5 nodes. Besides D, G, and S we have TJ and TCASE. The
additional nodes must be activated by the device switch THERMAL. Heat is generated
in the MOS channel and peripheral elements like resistors, its temperature is available
and may be measured at node TJ, and is fed back internally into the device equations.
Within the transistor package the heat is flowing from the channel to the metal surface
of the case, at node TCASE. Here you may connect a heat sink, to offer a flow path
for the heat away from the device. The internal heat resistance is RTHJC (junction to
case), a typical data sheet value. The model also includes the heat capacitance CTHJ
of the semiconductor die and package (typically not available in the data sheet, so to be
estimated only).
The following example show the usage of ngspice electro-thermal model including a simple
heat sink:
General form:
MXXXXXXX nd ng ns tj tc mname thermal <m = val > < temp =t > < dtemp =t >
Example:
M1 24 2 0 tj tc IXTH48P20P thermal
rcs tc 1 0.1
csa 1 0 30 m
rsa 1 amb 1.3
VTamb tamb 0 25
. MODEL IXTH48P20P VDMOS Pchan Vds =200 VTO = -4 KP =10 Lambda =5 m
+ Mtriode =0.3 Ksubthres =120 m Rs =10 m Rd =20 m Rds =200 e6
+ Cgdmax =6000 p Cgdmin =100 p A =0.25 Cgs =5000 p Cjo =9000 p
+ Is =2 e -6 Rb =20 m BV =200 IBV =250 e -6 NBV =4 TT =260 e -9
+ Rthjc =0.4 Cthj =5 e -3
172 CHAPTER 11. MOSFETS
Chapter 12
Ngspice implements XSPICE extensions for behavioral and mixed-mode (analog and dig-
ital) modeling. In the XSPICE framework this is referred to as code level modeling.
Behavioral modeling may benefit dramatically because XSPICE offers a means to add
analog functionality programmed in C. Many examples (amplifiers, oscillators, filters ...)
are presented in the following. Even more flexibility is available because you may define
your own models and use them in addition and in combination with all the already exist-
ing ngspice functionality. Digital and mixed mode simulation is sped up significantly by
simulating the digital part in an event driven manner, in that state equations use only a
few allowed states and are evaluated only during switching, and not continuously in time
and signal as in a pure analog simulator.
This chapter describes the predefined models available in ngspice, stemming from the
original XSPICE simulator or being added to enhance the usability. The instructions for
writing new code models are given in Chapt. 28.
To make use of the XSPICE extensions, you need to compile them in. Linux, CYGWIN,
MINGW and other users may add the flag --enable-xspice to their ./configure com-
mand and then recompile. The pre-built ngspice for Windows distribution has XSPICE
already enabled. For detailed compiling instructions see Chapt. 32.1.
12.1.1 Syntax
Ngspice includes a library of predefined ‘Code Models’ that can be placed within any
circuit description in a manner similar to that used to place standard device models.
Code model instance cards always begin with the letter ‘A’, and always make use of a
.MODEL card to describe the code model desired. Section 28 of this document goes into
greater detail as to how a code model similar to the predefined models may be developed,
but once any model is created and linked into the simulator it may be placed using
one instance card and one .MODEL card (note here we conform to the SPICE custom of
referring to a single logical line of information as a ‘card’). As an example, the following
173
174CHAPTER 12. MIXED-MODE AND BEHAVIORAL MODELING WITH XSPICE
uses a predefined ‘gain’ code model taking as an input some value on node 1, multiplies
it by a gain of 5.0, and outputs the new value to node 2. Note that, by convention, input
ports are specified first on code models. Output ports follow the inputs.
Example:
a1 1 2 amp
. model amp gain ( gain =5.0)
In this example the numerical values picked up from single-ended (i.e. ground referenced)
input node 1 and output to single-ended output node 2 will be voltages, since in the
Interface Specification File for this code model (i.e., gain), the default port type is spec-
ified as a voltage (more on this later). However, if you didn’t know this, the following
modifications to the instance card could be used to insure it:
Example:
The specification %v preceding the input and output node numbers of the instance card
indicate to the simulator that the inputs to the model should be single-ended voltage
values. Other possibilities exist, as described later.
Some of the other features of the instance and .MODEL cards are worth noting. Of particu-
lar interest is the portion of the .MODEL card that specifies gain=5.0. This portion of the
card assigns a value to a parameter of the ‘gain’ model. There are other parameters that
can be assigned values for this model, and in general code models will have several. In
addition to numeric values, code model parameters can take non-numeric values (such as
TRUE and FALSE), and even vector values. All of these topics will be discussed at length
in the following pages. In general, however, the instance and .MODEL cards that define a
code model will follow the abstract form described below. This form illustrates that the
number of inputs and outputs and the number of parameters that can be specified is rel-
atively open-ended and can be interpreted in a variety of ways (note that angle-brackets
‘<’ and ‘>’ enclose optional inputs):
12.1. CODE MODEL ELEMENT & .MODEL CARDS 175
Example:
Square brackets ([ ]) are used to enclose vector input nodes. In addition, these brackets
are used to delineate vectors of parameters.
The literal string ‘null’, when included in a node list, is interpreted as no connection at
that input to the model. ‘Null’ is not allowed as the name of a model’s input or output if
the model only has one input or one output. Also, ‘null’ should only be used to indicate a
missing connection for a code model; use on other XSPICE component is not interpreted
as a missing connection, but will be interpreted as an actual node name.
The tilde, ‘~’, when prepended to a digital node name, specifies that the logical value of
that node be inverted prior to being passed to the code model. This allows for simple
inversion of input and output polarities of a digital model in order to handle logically
equivalent cases and others that frequently arise in digital system design. The following
example defines a NAND gate, one input of which is inverted:
a1 [~1 2] 3 nand1
. model nand1 d_nand ( rise_delay =0.1 fall_delay =0.2)
The optional symbols %v, %i, %vd, etc. specify the type of port the simulator is to expect
for the subsequent port or port vector. The meaning of each symbol is given in Table
12.1.
The symbols described in Table 12.1 may be omitted if the default port type for the model
is desired. Note that non-default port types for multi-input or multi-output (vector) ports
must be specified by placing one of the symbols in front of EACH vector port. On the
other hand, if all ports of a vector port are to be declared as having the same non-default
type, then a symbol may be specified immediately prior to the opening bracket of the
vector. The following examples should make this clear:
The parameter names listed on the .MODEL card must be identical to those named in the
code model itself. The parameters for each predefined code model are described in detail
in Sections 12.2 (analog), 12.3 (Hybrid, A/D) and 12.4 (digital). The steps required in
order to specify parameters for user-defined models are described in Chapter 28.
12.1.2 Examples
The following is a list of instance card and associated .MODEL card examples showing use
of predefined models within an XSPICE deck:
a1 1 2 amp
.model amp gain(in_offset=0.1 gain=5.0 out_offset=-0.01)
a2 %i[1 2] 3 sum1
.model sum1 summer(in_offset=[0.1 -0.2] in_gain=[2.0 1.0]
+ out_gain=5.0 out_offset=-0.01)
a5 1 2 limit5
.model limit5 limit(in_offset=0.1 gain=2.5
+ out_lower_limit=-5.0 out_upper_limit=5.0 limit_range=0.10
+ fraction=FALSE)
a7 2 %id(4 7) xfer_cntl1
178CHAPTER 12. MIXED-MODE AND BEHAVIORAL MODELING WITH XSPICE
a8 3 %gd(6 7) switch3
.model switch3 aswitch(cntl_off=0.0 cntl_on=5.0 r_off=1e6
+ r_on=10.0 log=TRUE)
<path/filename> (where the search is relative to the current directory (OS dependent))
12.2.1 Gain
NAME_TABLE:
C_Function_Name: cm_gain
Spice_Model_Name: gain
Description: "A simple gain block"
PORT_TABLE:
Port Name: in out
Description: "input" "output"
Direction: in out
Default_Type: v v
Allowed_Types: [v,vd,i,id,vnam] [v,vd,i,id]
Vector: no no
Vector.Bounds: - -
Null.Allowed: no no
12.2. ANALOG MODELS 179
PARAMETER_TABLE:
Parameter_Name: in_offset gain out_offset
Description: "input offset" "gain" "output offset"
Data_Type: real real real
Default_Value: 0.0 1.0 0.0
Limits: - - -
Vector: no no no
Vector_Bounds: - - -
Null_Allowed: yes yes yes
Description: This function is a simple gain block with optional offsets on the input and
the output. The input offset is added to the input, the sum is then multiplied by
the gain, and the result is produced by adding the output offset. This model will
operate in DC, AC, and Transient analysis modes.
Example:
a1 1 2 amp
. model amp gain ( in_offset =0.1 gain =5.0
+ out_offset = -0.01)
12.2.2 Summer
NAME_TABLE:
C_Function_Name: cm_summer
Spice_Model_Name: summer
Description: "A summer block"
PORT_TABLE:
Port Name: in out
Description: "input vector" "output"
Direction: in out
Default_Type: v v
Allowed_Types: [v,vd,i,id,vnam] [v,vd,i,id]
Vector: yes no
Vector_Bounds: - -
Null_Allowed: no no
PARAMETER_TABLE:
Parameter_Name: in_offset in_gain
Description: "input offset vector" "input gain vector"
Data_Type: real real
Default_Value: 0.0 1.0
Limits: - -
180CHAPTER 12. MIXED-MODE AND BEHAVIORAL MODELING WITH XSPICE
PARAMETER_TABLE:
Parameter_Name: out_gain out_offset
Description: "output gain" "output offset"
Data_Type: real real
Default_Value: 1.0 0.0
Limits: - -
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
Description: This function is a summer block with 2-to-N input ports. Individual gains
and offsets can be applied to each input and to the output. Each input is added to
its respective offset and then multiplied by its gain. The results are then summed,
multiplied by the output gain and added to the output offset. This model will
operate in DC, AC, and Transient analysis modes.
Example usage:
a2 [1 2] 3 sum1
. model sum1 summer ( in_offset =[0.1 -0.2] in_gain =[2.0 1.0]
+ out_gain =5.0 out_offset = -0.01)
12.2.3 Multiplier
NAME_TABLE:
C_Function_Name: cm_mult
Spice_Model_Name: mult
Description: "multiplier block"
PORT_TABLE:
Port_Name: in out
Description: "input vector" "output"
Direction: in out
Default_Type: v v
Allowed_Types: [v,vd,i,id,vnam] [v,vd,i,id]
Vector: yes no
Vector_Bounds: [2 -] -
Null_Allowed: no no
PARAMETER_TABLE:
Parameter_Name: in_offset in_gain
Description: "input offset vector" "input gain vector"
Data_Type: real real
12.2. ANALOG MODELS 181
Description: This function is a multiplier block with 2-to-N input ports. Individual
gains and offsets can be applied to each input and to the output. Each input
is added to its respective offset and then multiplied by its gain. The results are
multiplied along with the output gain and are added to the output offset. This
model will operate in DC, AC, and Transient analysis modes. However, in ac
analysis it is important to remember that results are invalid unless only one input
of the multiplier is connected to a node that i connected to an AC signal (this is
exemplified by the use of a multiplier to perform a potentiometer function: one
input is DC, the other carries the AC signal).
a3 [1 2 3] 4 sigmult
. model sigmult mult ( in_offset =[0.1 0.1 -0.1]
+ in_gain =[10.0 10.0 10.0] out_gain =5.0 out_offset =0.05)
12.2.4 Divider
NAME_TABLE:
C_Function_Name: cm_divide
Spice_Model_Name: divide
Description: "divider block"
PORT_TABLE:
Port_Name: num den out
Description: "numerator" "denominator" "output"
Direction: in in out
Default_Type: v v v
Allowed_Types: [v,vd,i,id,vnam] [v,vd,i,id,vnam] [v,vd,i,id]
Vector: no no no
Vector_Bounds: - - -
Null_Allowed: no no no
182CHAPTER 12. MIXED-MODE AND BEHAVIORAL MODELING WITH XSPICE
PARAMETER_TABLE:
Parameter_Name: num_offset num_gain
Description: "numerator offset" "numerator gain"
Data_Type: real real
Default_Value: 0.0 1.0
Limits: - -
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: den_offset den_gain
Description: "denominator offset" "denominator gain"
Data_Type: real real
Default_Value: 0.0 1.0
Limits: - -
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: den_lower_limit
Description: "denominator lower limit"
Data_Type: real
Default_Value: 1.0e-10
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
PARAMETER_TABLE:
Parameter_Name: den_domain
Description: "denominator smoothing domain"
Data_Type: real
Default_Value: 1.0e-10
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
PARAMETER_TABLE:
Parameter_Name: fraction
Description: "smoothing fraction/absolute value switch"
Data_Type: boolean
Default_Value: false
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
PARAMETER_TABLE:
Parameter_Name: out_gain out_offset
Description: "output gain" "output offset"
12.2. ANALOG MODELS 183
Description: This function is a two-quadrant divider. It takes two inputs; num (nu-
merator) and den (denominator). Divide offsets its inputs, multiplies them by their
respective gains, divides the results, multiplies the quotient by the output gain, and
offsets the result. The denominator is limited to a value above zero via a user spec-
ified lower limit. This limit is approached through a quadratic smoothing function,
the domain of which may be specified as a fraction of the lower limit value (default),
or as an absolute value. This model will operate in DC, AC and Transient analysis
modes. However, in ac analysis it is important to remember that results are invalid
unless only one input of the divider is connected to a node that is connected to an
ac signal (this is exemplified by the use of the divider to perform a potentiometer
function: one input is dc, the other carries the ac signal).
12.2.5 Limiter
NAME_TABLE:
C_Function_Name: cm_limit
Spice_Model_Name: limit
Description: "limit block"
PORT_TABLE:
Port Name: in out
Description: "input" "output"
Direction: in out
Default_Type: v v
Allowed_Types: [v,vd,i,id] [v,vd,i,id]
Vector: no no
Vector_Bounds: - -
Null_Allowed: no no
PARAMETER_TABLE:
Parameter_Name: in_offset gain
Description: "input offset" "gain"
Data_Type: real real
Default_Value: 0.0 1.0
Limits: - -
Vector: no no
Vector_Bounds: - -
184CHAPTER 12. MIXED-MODE AND BEHAVIORAL MODELING WITH XSPICE
Description: The Limiter is a single input, single output function similar to the Gain
Block. However, the output of the Limiter function is restricted to the range speci-
fied by the output lower and upper limits. This model will operate in DC, AC and
Transient analysis modes. Note that the limit range is the value below the upper
limit and above the lower limit at which smoothing of the output begins. For this
model, then, the limit range represents the delta with respect to the output level at
which smoothing occurs. Thus, for an input gain of 2.0 and output limits of 1.0 and
-1.0 volts, the output will begin to smooth out at ±0.9 volts, which occurs when
the input value is at ±0.4.
Spice_Model_Name: climit
Description: "controlled limiter block"
PORT_TABLE:
Port_Name: in cntl_upper
Description: "input" "upper lim. control input"
Direction: in in
Default_Type: v v
Allowed_Types: [v,vd,i,id,vnam] [v,vd,i,id,vnam]
Vector: no no
Vector_Bounds: - -
Null_Allowed: no no
PORT_TABLE:
Port_Name: cntl_lower out
Description: "lower limit control input" "output"
Direction: in out
Default_Type: v v
Allowed_Types: [v,vd,i,id,vnam] [v,vd,i,id]
Vector: no no
Vector_Bounds: - -
Null_Allowed: no no
PARAMETER_TABLE:
Parameter_Name: in_offset gain
Description: "input offset" "gain"
Data_Type: real real
Default_Value: 0.0 1.0
Limits: - -
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: upper_delta lower_delta
Description: "output upper delta" "output lower delta"
Data_Type: real real
Default_Value: 0.0 0.0
Limits: - -
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: limit_range fraction
Description: "upper & lower sm. range" "smoothing %/abs switch"
Data_Type: real boolean
Default_Value: 1.0e-6 FALSE
Limits: - -
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
Description: The Controlled Limiter is a single input, single output function similar
186CHAPTER 12. MIXED-MODE AND BEHAVIORAL MODELING WITH XSPICE
to the Gain Block. However, the output of the Limiter function is restricted to
the range specified by the output lower and upper limits. This model will oper-
ate in DC, AC, and Transient analysis modes. Note that the limit range is the
value below the cntl_upper limit and above the cntl_lower limit at which smooth-
ing of the output begins (minimum positive value of voltage must exist between the
cntl_upper input and the cntl_lower input at all times). For this model, then, the
limit range represents the delta with respect to the output level at which smooth-
ing occurs. Thus, for an input gain of 2.0 and output limits of 1.0 and -1.0 volts,
the output will begin to smooth out at ±0.9 volts, which occurs when the input
value is at ±0.4. Note also that the Controlled Limiter code tests the input val-
ues of cntl_upper and cntl_lower to make sure that they are spaced far enough
apart to guarantee the existence of a linear range between them. The range is cal-
culated as the difference between (cntl_upper − upper_delta − limit_range) and
(cntl_lower + lower_delta + limit_range) and must be greater than or equal to
zero. Note that when the limit range is specified as a fractional value, the limit
range used in the above is taken as the calculated fraction of the difference between
cntl_upper and cntl_lower. Still, the potential exists for too great a limit range
value to be specified for proper operation, in which case the model will return an
error message.
12.2.8 Filesource
NAME_TABLE:
C_Function_Name: cm_filesource
Spice_Model_Name: filesource
Description: "File Source"
PORT_TABLE:
Port_Name: out
Description: "output"
Direction: out
Default_Type: v
Allowed_Types: [v,vd,i,id]
Vector: yes
Vector_Bounds: [1 -]
Null_Allowed: no
PARAMETER_TABLE:
Parameter_Name: timeoffset timescale
12.2. ANALOG MODELS 189
Description: The File Source is similar to the Piece-Wise Linear Source, except that the
waveform data is read from a file instead of being taken from parameter vectors. The
file format is line oriented ASCII. ‘#’ and ‘;’ are comment characters; all characters
from a comment character until the end of the line are ignored. Each line consists
of two or more real values. The first value is the time; subsequent values correspond
to the outputs. Values are separated by spaces. Time values are absolute and must
be monotonically increasing, unless timerelative is set to TRUE, in which case the
values specify the interval between two samples and must be positive. Waveforms
may be scaled and shifted in the time dimension by setting timescale and timeoffset.
Amplitudes can also be scaled and shifted using amplscale and amploffset. Am-
plitudes are normally interpolated between two samples, unless amplstep is set to
TRUE.
190CHAPTER 12. MIXED-MODE AND BEHAVIORAL MODELING WITH XSPICE
Note: The file named by the parameter filename in file="filename" is sought after
according to a search list described in12.1.3.
Parameter_Name: model
Description: "model type"
Data_Type: string
Default_Value: "and"
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
Description: Multi-input gate voltage controlled voltage source that supports and or
or gating. The x’s and y’s represent the piecewise linear variation of output (y)
as a function of input (x). The type of gate is selectable by the parameter model.
In case the model is and, the smallest input determines the output value (i.e. the
and function). In case the model is or, the largest input determines the output
value (i.e. the or function). The inverse of these functions (i.e. nand and nor) is
constructed by complementing the y array.
Description: The Analog Switch is a resistor that varies either logarithmically or lin-
early between specified values of a controlling input voltage or current. Note that
the input is not internally limited when parameter limit is not given. Therefore, if
the controlling signal exceeds the specified OFF state or ON state value, the resis-
tance may become excessively large or excessively small (in the case of logarithmic
dependence), or may become negative (in the case of linear dependence). For the
experienced user, these excursions may prove valuable for modeling certain devices,
but in most cases you are advised to add limiting of the controlling input if the
possibility of excessive control value variation exists. Alternatively you may set
the parameter limit to TRUE. Then the resulting resistance is limited to r_on or
r_off if the controlling voltage exceeds the given boundaries cntl_on or cntl_off.
At these boundaries sharp edges in the R(control) characteristics will occur which
may lead to convergence problems.
PORT_TABLE:
Port Name: cntl_in out
Description: "input" "resistive output"
Direction: in out
Default_Type: v gd
Allowed_Types: [v,vd,i,id] [gd]
Vector: no no
Vector_Bounds: - -
Null_Allowed: no no
PARAMETER_TABLE:
Parameter_Name: cntl_off cntl_on
Description: "control ‘off’ value" "control ‘on’ value"
Data_Type: real real
Default_Value: 0.0 1.0
Limits: - -
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: r_off log
Description: "off resistance" "log/linear switch"
Data_Type: real boolean
Default_Value: 1.0e12 TRUE
Limits: - -
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: r_on
Description: "on resistance"
Data_Type: real
Default_Value: 1.0
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
Description: The Alternative Analog Switch is a resistor that varies either logarith-
mically or linearly between specified values of a controlling input voltage or cur-
rent. The output resistance is limited to r_on or r_off. At the control boundaries
cntl_on or cntl_off the R(control) characteristics is slightly rounded. The char-
acteristics is PSPICE compatibel.
Description: The Zener Diode models the DC characteristics of most zeners. This model
differs from the Diode/Rectifier by providing a user-defined dynamic resistance in
12.2. ANALOG MODELS 195
the reverse breakdown region. The forward characteristic is defined by only a single
point, since most data sheets for zener diodes do not give detailed characteristics in
the forward region.
The first three parameters define the DC characteristics of the zener in the break-
down region and are usually explicitly given on the data sheet.
The saturation current refers to the relatively constant reverse current that is pro-
duced when the voltage across the zener is negative, but breakdown has not been
reached. The reverse leakage current determines the slight increase in reverse cur-
rent as the voltage across the zener becomes more negative. It is modeled as a
resistance parallel to the zener with value v breakdown / i rev.
Note that the limit switch parameter engages an internal limiting function for the
zener. This can, in some cases, prevent the simulator from converging to an unre-
alistic solution if the voltage across or current into the device is excessive. If use
of this feature fails to yield acceptable results, the convlimit option should be tried
(add the following statement to the SPICE input deck: .options convlimit)
Data_Type: real
Default_Value: 1.0e-9
Limits: [1.0e-15 -]
Vector: no
Vector_Bounds: -
Null_Allowed: yes
PARAMETER_TABLE:
Parameter_Name: r_out_domain
Description: "internal/external voltage delta smoothing range"
Data_Type: real
Default_Value: 1.0e-9
Limits: [1.0e-15 -]
Vector: no
Vector_Bounds: -
Null_Allowed: yes
.
.model amp3 ilimit(in_offset=0.0 gain=16.0 r_out_source=1.0
+ r_out_sink=1.0 i_limit_source=1e-3
+ i_limit_sink=10e-3 v_pwr_range=0.2
+ i_source_range=1e-6 i_sink_range=1e-6
+ r_out_domain=1e-6)
Description: The Hysteresis block is a simple buffer stage that provides hysteresis of the
output with respect to the input. The in low and in high parameter values specify
the center voltage or current inputs about which the hysteresis effect operates. The
output values are limited to out lower limit and out upper limit. The value of hyst
is added to the in low and in high points in order to specify the points at which
the slope of the hysteresis function would normally change abruptly as the input
transitions from a low to a high value. Likewise, the value of hyst is subtracted from
the in high and in low values in order to specify the points at which the slope of the
hysteresis function would normally change abruptly as the input transitions from
a high to a low value. In fact, the slope of the hysteresis function is never allowed
to change abruptly but is smoothly varied whenever the input domain smoothing
parameter is set greater than zero.
12.2.15 Differentiator
NAME_TABLE:
C_Function_Name: cm_d_dt
Spice_Model_Name: d_dt
Description: "time-derivative block"
PORT_TABLE:
Port Name: in out
Description: "input" "output"
Direction: in out
Default_Type: v v
Allowed_Types: [v,vd,i,id] [v,vd,i,id]
Vector: no no
Vector_Bounds: - -
Null_Allowed: no no
PARAMETER_TABLE:
200CHAPTER 12. MIXED-MODE AND BEHAVIORAL MODELING WITH XSPICE
12.2.16 Integrator
NAME_TABLE:
C_Function_Name: cm_int
Spice_Model_Name: int
Description: "time-integration block"
PORT_TABLE:
Port Name: in out
Description: "input" "output"
Direction: in out
Default_Type: v v
Allowed_Types: [v,vd,i,id] [v,vd,i,id]
Vector: no no
Vector_Bounds: - -
Null_Allowed: no no
PARAMETER_TABLE:
Parameter_Name: in_offset gain
Description: "input offset" "gain"
Data_Type: real real
Default_Value: 0.0 1.0
Limits: - -
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: out_lower_limit out_upper_limit
Description: "output lower limit" "output upper limit"
Data_Type: real real
Default_Value: - -
Limits: - -
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: limit_range
Description: "upper & lower limit smoothing range"
Data_Type: real
Default_Value: 1.0e-6
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
PARAMETER_TABLE:
Parameter_Name: out_ic
Description: "output initial condition"
Data_Type: real
Default_Value: 0.0
Limits: -
Vector: no
202CHAPTER 12. MIXED-MODE AND BEHAVIORAL MODELING WITH XSPICE
Vector_Bounds: -
Null_Allowed: yes
Description: The Integrator block is a simple integration stage that approximates the
integral with respect to time of an input signal. The block also includes gain and
input offset parameters to allow for tailoring of the required signal, and output
upper and lower limits to prevent convergence errors resulting from excessively
large output values. Note that these limits specify integrator behavior similar to
that found in an operational amplifier-based integration stage, in that once a limit
is reached, additional storage does not occur. Thus, the input of a negative value to
an integrator that is currently driving at the out upper limit level will immediately
cause a drop in the output, regardless of how long the integrator was previously
summing positive inputs. The incremental value of output below the output upper
limit and above the output lower limit at which smoothing begins is specified via
the limit range parameter. In AC analysis, the value returned is equal to the gain
divided by the radian frequency of analysis.
Note that truncation error checking is included in the int block. This should provide
for a more accurate simulation of the time integration function, since the model will
inherently request smaller time increments between simulation points if truncation
errors would otherwise be excessive.
Description: The s-domain transfer function is a single input, single output transfer
function in the Laplace transform variable ‘s’ that allows for flexible modulation of
the frequency domain characteristics of a signal. Ac and transient simulations are
supported. The code model may be configured to produce an arbitrary s-domain
transfer function with the following restrictions:
The order of the coefficient parameters is from that associated with the highest-powered
term decreasing to that of the lowest. Thus, for the coefficient parameters specified below,
the equation in ‘s’ is shown:
The s-domain transfer function includes gain and in_offset (input offset) parameters to
allow for tailoring of the required signal. There are no limits on the internal signal values
or on the output value of the s-domain transfer function, so you are cautioned to specify
gain and coefficient values that will not cause the model to produce excessively large
values. In AC analysis, the value returned is equal to the real and imaginary components
of the total s-domain transfer function at each frequency of interest.
The denormalized_freq term allows you to specify coefficients for a normalized filter
(i.e. one in which the frequency of interest is 1 rad/s). Once these coefficients are included,
specifying the denormalized frequency value ‘shifts’ the corner frequency to the actual one
of interest. As an example, the following transfer function describes a Chebyshev low-pass
filter with a corner (pass-band) frequency of 1 rad/s:
In order to define an s_xfer model for the above, but with the corner frequency equal to
1500 rad/s (9425 Hz), the following instance and model lines would be needed:
In the above, you add the normalized coefficients and scale the filter through the use of
the denormalized freq parameter. Similar results could have been achieved by performing
the denormalization prior to specification of the coefficients, and setting denormalized
freq to the value 1.0 (or not specifying the frequency, as the default is 1.0 rad/s) Note in
the above that frequencies are always specified as radians/second.
Truncation error checking is included in the s-domain transfer block. This should pro-
vide for more accurate simulations, since the model will inherently request smaller time
increments between simulation points if truncation errors would otherwise be excessive.
The int_ic parameter is an array that must be of size one less as the array of values
specified for the den_coeff parameter. Even if a 0 start value is required, you have to
add the specific int_ic vector to the set of coefficients (see the examples above and below).
12.2. ANALOG MODELS 205
Vector_Bounds: -
Null_Allowed: yes
Description: This function is a simple slew rate block that limits the absolute slope
of the output with respect to time to some maximum or value. The actual slew
rate effects of over-driving an amplifier circuit can thus be accurately modeled by
cascading the amplifier with this model. The units used to describe the maximum
rising and falling slope values are expressed in volts or amperes per second. Thus a
desired slew rate of 0.5 V/µs will be expressed as 0.5e+6, etc.
The slew rate block will continue to raise or lower its output until the difference
between the input and the output values is zero. Thereafter, it will resume following
the input signal, unless the slope again exceeds its rise or fall slope limits. The range
input specifies a smoothing region above or below the input value. Whenever the
model is slewing and the output comes to within the input + or - the range value,
the partial derivative of the output with respect to the input will begin to smoothly
transition from 0.0 to 1.0. When the model is no longer slewing (output = input),
dout/din will equal 1.0.
normally used in conjunction with the core model, but can also be used with
resistors, hysteresis blocks, etc. to build up systems that mock the behavior of
linear and nonlinear components.
The lcouple takes as an input (on the ‘l’ port), a current. This current value is
multiplied by the num_turns value, N, to produce an output value (a voltage value
that appears on the mmf_out port). The mmf_out acts similar to a magnetomotive
force in a magnetic circuit; when the lcouple is connected to the core model, or
to some other resistive device, a current will flow. This current value (which is
modulated by whatever the lcouple is connected to) is then used by the lcouple to
calculate a voltage ‘seen’ at the l port. The voltage is a function of the derivative
with respect to time of the current value seen at mmf_out.
The most common use for lcouples will be as a building block in the construction
of transformer models. To create a transformer with a single input and a single
output, you would require two lcouple models plus one core model. The process
of building up such a transformer is described under the description of the core
model, below.
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: out_upper_limit
Description: "output upper limit"
Data_Type: real
Default_Value: 1.0
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
The core model in PWL mode takes as input a voltage that it treats as a magnetomotive
force (mmf) value. This value is divided by the total effective length of the core to
produce a value for the Magnetic Field Intensity, H. This value of H is then used to find
the corresponding Flux Density, B, using the piecewise linear relationship described by
you in the H array / B array coordinate pairs. B is then multiplied by the cross-sectional
area of the core to find the Flux value, which is output as a current. The pertinent
mathematical equations are listed below:
mmf
H= , where L = Length
L
B = f (H)
The B value is derived from a piecewise linear transfer function described to the model
via the (H_array[],B_array[]) parameter coordinate pairs. This transfer function does
not include hysteretic effects; for that, you would need to substitute a HYST model for
the core.
210CHAPTER 12. MIXED-MODE AND BEHAVIORAL MODELING WITH XSPICE
The final current allowed to flow through the core is equal to ϕ. This value in turn is
used by the "lcouple" code model to obtain a value for the voltage reflected back across
its terminals to the driving electrical circuit.
The following example code shows the use of two lcouple models and one core model to
produce a simple primary/secondary transformer.
The core model in HYSTERESIS mode takes as input a voltage that it treats as a magne-
tomotive force (mmf) value. This value is used as input to the equivalent of a hysteresis
code model block. The parameters defining the input low and high values, the output low
and high values, and the amount of hysteresis are as in that model. The output from this
mode, as in PWL mode, is a current value that is seen across the mc port. An example
of the core model used in this fashion is shown below:
One final note to be made about the two core model nodes is that certain parameters
are available in one mode, but not in the other. In particular, the in_low, in_high,
out_lower_limit, out_upper_limit, and hysteresis parameters are not available in PWL
mode. Likewise, the H_array, B_array, area, and length values are unavailable in HYS-
TERESIS mode. The input domain and fraction parameters are common to both modes
(though their behavior is somewhat different; for explanation of the input domain and
fraction values for the HYSTERESIS mode, you should refer to the hysteresis code model
discussion).
12.2. ANALOG MODELS 211
Description: This function is a controlled sine wave oscillator with parametrizable values
of low and high peak output. It takes an input voltage or current value. This value
is used as the independent variable in the piecewise linear curve described by the
coordinate points of the cntl array and freq array pairs. From the curve, a frequency
value is determined, and the oscillator will output a sine wave at that frequency.
From the above, it is easy to see that array sizes of 2 for both the cntl array and the
freq array will yield a linear variation of the frequency with respect to the control
input. Any sizes greater than 2 will yield a piecewise linear transfer characteristic.
For more detail, refer to the description of the piecewise linear controlled source,
which uses a similar method to derive an output value given a control input.
+ out_high = 5.0)
piecewise linear curve described by the coordinate points of the cntl_array and
freq_array pairs.
From the curve, a frequency value is determined, and the oscillator will output a
triangle wave at that frequency. From the above, it is easy to see that array sizes
of 2 for both the cntl_array and the freq_array will yield a linear variation of the
frequency with respect to the control input. Any sizes greater than 2 will yield
a piecewise linear transfer characteristic. For more detail, refer to the description
of the piecewise linear controlled source, which uses a similar method to derive an
output value given a control input.
Direction: in in
Default_Type: v v
Allowed_Types: [v,vd,i,id] [v,vd,i,id]
Vector: no no
Vector_Bounds: - -
Null_Allowed: no yes
PORT_TABLE:
Port Name: clear out
Description: "clear signal" "output"
Direction: in out
Default_Type: v v
Allowed_Types: [v,vd,i,id] [v,vd,i,id]
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes no
PARAMETER_TABLE:
Parameter_Name: clk_trig retrig
Description: "clock trigger value" "retrigger switch"
Data_Type: real boolean
Default_Value: 0.5 FALSE
Limits: - -
Vector: no no
Vector_Bounds: - -
Null_Allowed: no yes
PARAMETER_TABLE:
Parameter_Name: pos_edge_trig
Description: "positive/negative edge trigger switch"
Data_Type: boolean
Default_Value: TRUE
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: no
PARAMETER_TABLE:
Parameter_Name: cntl_array pw_array
Description: "control array" "pulse width array"
Data_Type: real real
Default_Value: 0.0 1.0e-6
Limits: - [0.00 -]
Vector: yes yes
Vector_Bounds: - cntl_array
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: out_low out_high
Description: "output low value" "output high value"
Data_Type: real real
Default_Value: 0.0 1.0
Limits: - -
216CHAPTER 12. MIXED-MODE AND BEHAVIORAL MODELING WITH XSPICE
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: fall_time rise_time
Description: "output fall time" "output rise time"
Data_Type: real real
Default_Value: 1.0e-9 1.0e-9
Limits: - -
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: rise_delay
Description: "output delay from trigger"
Data_Type: real
Default_Value: 1.0e-9
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
PARAMETER_TABLE:
Parameter_Name: fall_delay
Description: "output delay from pw"
Data_Type: real
Default_Value: 1.0e-9
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
Description: This function is a controlled oneshot with parametrizable values of low and
high peak output, input trigger value level, delay, and output rise and fall times.
It takes an input voltage or current value. This value is used as the independent
variable in the piecewise linear curve described by the coordinate points of the
cntl_array and pw_array pairs. From the curve, a pulse width value is determined.
The one-shot will output a pulse of that width, triggered by the clock signal (rising
or falling edge), delayed by the delay value, and with specified rise and fall times. A
positive slope on the clear input will immediately terminate the pulse, which resets
with its fall time.
From the above, it is easy to see that array sizes of 2 for both the cntl_array and the
pw_array will yield a linear variation of the pulse width with respect to the control
input. Any sizes greater than 2 will yield a piecewise linear transfer characteristic.
For more detail, refer to the description of the piecewise linear controlled source,
which uses a similar method to derive an output value given a control input.
PORT_TABLE:
Port Name: in out
Description: "input" "output"
Direction: in out
Default_Type: v v
Allowed_Types: [v,vd,i,id] [v,vd,i,id]
Vector: no no
Vector_Bounds: - -
Null_Allowed: no no
PARAMETER_TABLE:
Parameter_Name: gain
Description: "gain"
Data_Type: real
Default_Value: 1.0
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
Description: The inductance meter is a sensing device that is attached to a circuit node
and produces as an output a scaled value equal to the total inductance seen on
its input multiplied by the gain parameter. This model is primarily intended as a
building block for other models that must sense an inductance value and alter their
behavior based upon it.
12.2.27 Memristor
NAME_TABLE:
C_Function_Name: cm_memristor
Spice_Model_Name: memristor
Description: "Memristor Interface"
PORT_TABLE:
Port_Name: memris
Description: "memristor terminals"
Direction: inout
Default_Type: gd
Allowed_Types: [gd]
Vector: no
Vector_Bounds: -
Null_Allowed: no
PARAMETER_TABLE:
Parameter_Name: rmin rmax
Description: "minimum resistance" "maximum resistance"
Data_Type: real real
12.2. ANALOG MODELS 219
Vector: no no no
Vector_Bounds: - - -
Null_Allowed: no no no
PARAMETER_TABLE:
Parameter_Name: order verbose
Description: "order" "verbose"
Data_Type: int int
Default_Value: 3 0
Limits: - -
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: offset gain
Description: "offset" "gain"
Data_Type: real real
Default_Value: 0.0 1.0
Limits: - -
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: file
Description: "file name"
Data_Type: string
Default_Value: "2D-table-model.txt"
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
Description: The 2D table model reads a matrix from file "file name" (default 2D-
table-model.txt) which has x columns and y rows. Each x,y pair, addressed by
inx and iny, yields an output value out. Linear interpolation is used for out, eno
(essentially non oscillating) interpolation for its derivatives. Parameters offset (de-
fault 0) and gain (default 1) modify the output table values according to of f set +
gain out. Parameter order (default 3) influences the calculation of the derivatives.
Parameter verbose (default 0) yields test outputs, if set to 1 or 2. The table format
is shown below. Be careful to include the data point inx = 0, iny = 0 into your
table, because ngspice uses these during .OP computations. The x horizontal and y
vertical address values have to increase monotonically.
Table Example:
* table source
* number of columns (x)
8
* number of rows (y)
9
12.2. ANALOG MODELS 221
Description: The usage example consists of two input voltages referenced to ground and
a current source output with two floating nodes.
Description: The 3D table model reads a matrix from file "file name" (default 3D-
table-model.txt) which has x columns, y rows per table and z tables. Each x,y,z
triple, addressed by inx, iny, and inz, yields an output value out. Linear interpola-
tion is used for out, eno (essentially non oscillating) interpolation for its derivatives.
Parameters offset (default 0) and gain (default 1) modify the output table values
according to of f set + gain out. Parameter order (default 3) influences the calcu-
lation of the derivatives. Parameter verbose (default 0) yields test outputs, if set
to 1 or 2. The table format is shown below. Be careful to include the data point
inx = 0, iny = 0, inz = 0 into your table, because ngspice needs these to for the .OP
calculation. The x horizontal, y vertical, and z table address values have to increase
monotonically.
Table Example:
* 3D table for nmos bsim 4, W=10um, L=0.13um
*x
39
*y
39
*z
11
*x (drain voltage)
-0.1 -0.05 0 0.05 0.1 0.15 0.2 0.25 ...
12.2. ANALOG MODELS 223
*y (gate voltage)
-0.1 -0.05 0 0.05 0.1 0.15 0.2 0.25 ...
*z (substrate voltage)
-1.8 -1.6 -1.4 -1.2 -1 -0.8 -0.6 -0.4 -0.2 0 0.2
*table -1.8
-4.50688E-10 -4.50613E-10 -4.50601E-10 -4.50599E-10 ...
-4.49622E-10 -4.49267E-10 -4.4921E-10 -4.49202E-10 ...
-4.50672E-10 -4.49099E-10 -4.48838E-10 -4.48795E-10 ...
-4.55575E-10 -4.4953E-10 -4.48435E-10 -4.48217E-10 ...
...
*table -1.6
-3.10015E-10 -3.09767E-10 -3.0973E-10 -3.09724E-10 ...
-3.09748E-10 -3.08524E-10 -3.08339E-10 -3.08312E-10 ...
...
*table -1.4
-2.04848E-10 -2.04008E-10 -2.03882E-10 ...
-2.07275E-10 -2.03117E-10 -2.02491E-10 ...
...
Description: The usage example simulates a NMOS transistor with independent drain,
gate and bulk nodes, referenced to source. Parameter gain may be used to emulate
transistor width, with respect to the table transistor.
Default_Value: 1 11
Limits: [1e-6 - ] [1e-12 -]
Vector: no no
Vector_Bounds: - -
Null_Allowed: no no
PARAMETER_TABLE:
Parameter_Name: vfwd vrev
Description: "forward voltage" "reverse breakdown voltage"
Data_Type: real real
Default_Value: 0. 1e30
Limits: [0. -] [0. -]
Vector: no no
Vector Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: ilimit revilimit
Description: "limit of on-current" "limit of breakdown current"
Data_Type: real real
Default_Value: 1e30 1e30
Limits: [1e-15 -] [1e-15 -]
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: epsilon revepsilon
Description: "width quadrat. reg. 1" "width quadratic region 2"
Data_Type: real real
Default_Value: 0. 0.
Limits: [0. -] [0. -]
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: rrev
Description: "resistance in breakdown"
Data_Type: real
Default_Value: 0.
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
STATIC_VAR_TABLE:
Static_Var_Name: locdata
Data_Type: pointer
Description: "table with constants"
This is a model for a simple diode. Three regions are modelled as linear I(V) curves:
1
If roff is not given, ron is the default
12.3. HYBRID MODELS 225
Reverse (breakdown) current with Rrev starting at Vrev into the negative direction, Off
current with Roff between Vrev and Vfwd and an On region with Ron, staring at Vfwd.
The interface between the regions is described by a quadratic function, the width of the
interface region is determined by Revepsilon and Epsilon. Current limits in the reverse
breakdown (Revilimit) and in the forward (on) state (Ilimit) may be set. The interface is
a tanh function. Thus the first derivative of the I(V) curve is continuous. All parameter
values are entered as positive numbers. A diode capacitance is not modelled.
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
PARAMETER_TABLE:
Parameter_Name: out_high
Description: "1-valued analog output"
Data_Type: real
Default_Value: 1.0
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
PARAMETER_TABLE:
Parameter_Name: out_undef input_load
Description: "U-valued analog output" "input load (F)"
Data_Type: real real
Default_Value: 0.5 1.0e-12
Limits: - -
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: t_rise t_fall
Description: "rise time 0->1" "fall time 1->0"
Data_Type: real real
Default_Value: 1.0e-9 1.0e-9
Limits: - -
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
Description: The dac_bridge is the first of two node bridge devices designed to allow for
the ready transfer of digital information to analog values and back again. The second
device is the adc_bridge (which takes an analog value and maps it to a digital
one).The dac_bridge takes as input a digital value from a digital node. This value
by definition may take on only one of the values ‘0’, ‘1’ or ‘U’. The dac_bridge then
outputs the value out_low, out_high or out_undef, or ramps linearly toward one
of these ‘final’ values from its current analog output level. The speed at which this
ramping occurs depends on the values of t_rise and t_fall. These parameters are
interpreted by the model such that the rise or fall slope generated is always constant.
Note that the dac_bridge includes test code in its cfunc.mod file for determining
the presence of the out_undef parameter. If this parameter is not specified by you,
and if out_high and out_low values are specified, then out_undef is assigned the
value of the arithmetic mean of out_high and out_low. This simplifies coding of
output buffers, where typically a logic family will include an out_low and out_high
voltage, but not an out_undef value. This model also posts an input load value (in
farads) based on the parameter input load.
12.3. HYBRID MODELS 227
Description: The adc_bridge is one of two node bridge devices designed to allow for the
ready transfer of analog information to digital values and back again. The second
device is the dac_bridge (which takes a digital value and maps it to an analog one).
The adc_bridge takes as input an analog value from an analog node. This value
by definition may be in the form of a voltage, or a current. If the input value is
less than or equal to in_low, then a digital output value of ‘0’ is generated. If the
input is greater than or equal to in_high, a digital output value of ‘1’ is generated.
If neither of these is true, then a digital ‘UNKNOWN’ value is output. Note that
unlike the case of the dac_bridge, no ramping time or delay is associated with the
adc_bridge. Rather, the continuous ramping of the input value provides for any
associated delays in the digitized signal.
Description: The digital oscillator is a hybrid model that accepts as input a voltage or
current. This input is compared to the voltage-to-frequency transfer characteristic
specified by the cntl_array/freq_array coordinate pairs, and a frequency is ob-
tained that represents a linear interpolation or extrapolation based on those pairs.
A digital time-varying signal is then produced with this fundamental frequency.
The output waveform, which is the equivalent of a digital clock signal, has rise and
fall delays that can be specified independently. In addition, the duty cycle and the
phase of the waveform are also variable and can be set by you.
Vector: no no no
Vector_Bounds: - - -
Null_Allowed: yes yes yes
Some information common to all digital models and/or digital nodes is included here.
The following are general rules that should make working with digital nodes and models
more straightforward:
1. All digital nodes are initialized to ZERO at the start of a simulation (i.e., when
INIT=TRUE). This means that a model need not post an explicit value to an
output node upon initialization if its output would normally be a ZERO (although
posting such would certainly cause no harm).
2. Digital nodes may have one out of twelve possible node values. See 12.5.1 for details.
3. Digital models typically have defined their rise and fall delays for their output
signals. A capacitive input load value may be defined as well to determine a load-
dependent delay, but is currently not used in any code model (see 28.7.1.4).
4. Several commands are available for outputting data, e.g. eprint, edisplay, and
eprvcd. Digital inputs may be read from files. Please see Chapt. 12.5.4 for more
details.
5. Hybrid models (see Chapt. 12.3) provide an interface between the digital event
driven world and the analog world of ngspice to enable true mixed mode simulation.
12.4.1 Buffer
NAME_TABLE:
C_Function_Name: cm_d_buffer
Spice_Model_Name: d_buffer
Description: "digital one-bit-wide buffer"
PORT_TABLE:
Port Name: in out
Description: "input" "output"
Direction: in out
Default_Type: d d
Allowed_Types: [d] [d]
Vector: no no
Vector_Bounds: - -
Null_Allowed: no no
PARAMETER_TABLE:
Parameter_Name: rise_delay fall_delay
Description: "rise delay" "fall delay"
Data_Type: real real
Default_Value: 1.0e-9 1.0e-9
Limits: [1.0e-12 -] [1.0e-12 -]
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: input_load
Description: "input load value (F)"
12.4. DIGITAL MODELS 233
Data_Type: real
Default_Value: 1.0e-12
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
12.4.2 Inverter
NAME_TABLE:
C_Function_Name: cm_d_inverter
Spice_Model_Name: d_inverter
Description: "digital one-bit-wide inverter"
PORT_TABLE:
Port Name: in out
Description: "input" "output"
Direction: in out
Default_Type: d d
Allowed_Types: [d] [d]
Vector: no no
Vector_Bounds: - -
Null_Allowed: no no
PARAMETER_TABLE:
Parameter_Name: rise_delay fall_delay
Description: "rise delay" "fall delay"
Data_Type: real real
Default_Value: 1.0e-9 1.0e-9
Limits: [1.0e-12 -] [1.0e-12 -]
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: input_load
Description: "input load value (F)"
Data_Type: real
Default_Value: 1.0e-12
234CHAPTER 12. MIXED-MODE AND BEHAVIORAL MODELING WITH XSPICE
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
12.4.3 And
NAME_TABLE:
C_Function_Name: cm_d_and
Spice_Model_Name: d_and
Description: "digital ‘and’ gate"
PORT_TABLE:
Port Name: in out
Description: "input" "output"
Direction: in out
Default_Type: d d
Allowed_Types: [d] [d]
Vector: yes no
Vector_Bounds: [2 -] -
Null_Allowed: no no
PARAMETER_TABLE:
Parameter_Name: rise_delay fall_delay
Description: "rise delay" "fall delay"
Data_Type: real real
Default_Value: 1.0e-9 1.0e-9
Limits: [1.0e-12 -] [1.0e-12 -]
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: input_load
Description: "input load value (F)"
Data_Type: real
Default_Value: 1.0e-12
Limits: -
Vector: no
12.4. DIGITAL MODELS 235
Vector_Bounds: -
Null_Allowed: yes
Description: The digital and gate is an n-input, single-output and gate that produces
an active ‘1’ value if, and only if, all of its inputs are also ‘1’ values. If ANY of
the inputs is a ‘0’, the output will also be a ‘0’; if neither of these conditions holds,
the output will be unknown. The delays associated with an output rise and those
associated with an output fall may be specified independently. The model also posts
an input load value (in farads) based on the parameter input load. The output of
this model does not, however, respond to the total loading it sees on its output; it
will always drive the output strongly with the specified delays.
12.4.4 Nand
NAME_TABLE:
C_Function_Name: cm_d_nand
Spice_Model_Name: d_nand
Description: "digital ‘nand’ gate"
PORT_TABLE:
Port Name: in out
Description: "input" "output"
Direction: in out
Default_Type: d d
Allowed_Types: [d] [d]
Vector: yes no
Vector_Bounds: [2 -] -
Null_Allowed: no no
PARAMETER_TABLE:
Parameter_Name: rise_delay fall_delay
Description: "rise delay" "fall delay"
Data_Type: real real
Default_Value: 1.0e-9 1.0e-9
Limits: [1.0e-12 -] [1.0e-12 -]
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: input_load
Description: "input load value (F)"
Data_Type: real
Default_Value: 1.0e-12
Limits: -
Vector: no
236CHAPTER 12. MIXED-MODE AND BEHAVIORAL MODELING WITH XSPICE
Vector_Bounds: -
Null_Allowed: yes
Description: The digital nand gate is an n-input, single-output nand gate that produces
an active ‘0’ value if and only if all of its inputs are ‘1’ values. If ANY of the inputs
is a ‘0’, the output will be a ‘1’; if neither of these conditions holds, the output will
be unknown. The delays associated with an output rise and those associated with
an output fall may be specified independently. The model also posts an input load
value (in farads) based on the parameter input load. The output of this model does
not, however, respond to the total loading it sees on its output; it will always drive
the output strongly with the specified delays.
12.4.5 Or
NAME_TABLE:
C_Function_Name: cm_d_or
Spice_Model_Name: d_or
Description: "digital ‘or’ gate"
PORT_TABLE:
Port Name: in out
Description: "input" "output"
Direction: in out
Default_Type: d d
Allowed_Types: [d] [d]
Vector: yes no
Vector_Bounds: [2 -] -
Null_Allowed: no no
PARAMETER_TABLE:
Parameter_Name: rise_delay fall_delay
Description: "rise delay" "fall delay"
Data_Type: real real
Default_Value: 1.0e-9 1.0e-9
Limits: [1.0e-12 -] [1.0e-12 -]
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: input_load
Description: "input load value (F)"
Data_Type: real
Default_Value: 1.0e-12
Limits: -
Vector: no
12.4. DIGITAL MODELS 237
Vector_Bounds: -
Null_Allowed: yes
12.4.6 Nor
NAME_TABLE:
C_Function_Name: cm_d_nor
Spice_Model_Name: d_nor
Description: "digital ‘nor’ gate"
PORT_TABLE:
Port Name: in out
Description: "input" "output"
Direction: in out
Default_Type: d d
Allowed_Types: [d] [d]
Vector: yes no
Vector_Bounds: [2 -] -
Null_Allowed: no no
PARAMETER_TABLE:
Parameter_Name: rise_delay fall_delay
Description: "rise delay" "fall delay"
Data_Type: real real
Default_Value: 1.0e-9 1.0e-9
Limits: [1.0e-12 -] [1.0e-12 -]
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: input_load
Description: "input load value (F)"
Data_Type: real
Default_Value: 1.0e-12
Limits: -
Vector: no
238CHAPTER 12. MIXED-MODE AND BEHAVIORAL MODELING WITH XSPICE
Vector_Bounds: -
Null_Allowed: yes
Description: The digital nor gate is an n-input, single-output nor gate that produces
an active ‘0’ value if at least one of its inputs is a ‘1’ value. The gate produces a
‘0’ value if all inputs are ‘0’; if neither of these two conditions holds, the output
is unknown. The delays associated with an output rise and those associated with
an output fall may be specified independently. The model also posts an input load
value (in farads) based on the parameter input load. The output of this model does
not, however, respond to the total loading it sees on its output; it will always drive
the output strongly with the specified delays.
12.4.7 Xor
NAME_TABLE:
C_Function_Name: cm_d_xor
Spice_Model_Name: d_xor
Description: "digital exclusive-or gate"
PORT_TABLE:
Port Name: in out
Description: "input" "output"
Direction: in out
Default_Type: d d
Allowed_Types: [d] [d]
Vector: yes no
Vector_Bounds: [2 -] -
Null_Allowed: no no
PARAMETER_TABLE:
Parameter_Name: rise_delay fall_delay
Description: "rise delay" "fall delay"
Data_Type: real real
Default_Value: 1.0e-9 1.0e-9
Limits: [1.0e-12 -] [1.0e-12 -]
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: input_load
Description: "input load value (F)"
Data_Type: real
Default_Value: 1.0e-12
Limits: -
Vector: no
12.4. DIGITAL MODELS 239
Vector_Bounds: -
Null_Allowed: yes
Description: The digital xor gate is an n-input, single-output xor gate that produces
an active ‘1’ value if an odd number of its inputs are also ‘1’ values. The delays
associated with an output rise and those associated with an output fall may be
specified independently.
The model also posts an input load value (in farads) based on the parameter input
load. The output of this model does not, however, respond to the total loading
it sees on its output; it will always drive the output strongly with the specified
delays. Note also that to maintain the technology-independence of the model, any
UNKNOWN input, or any floating input causes the output to also go UNKNOWN.
12.4.8 Xnor
NAME_TABLE:
C_Function_Name: cm_d_xnor
Spice_Model_Name: d_xnor
Description: "digital exclusive-nor gate"
PORT_TABLE:
Port Name: in out
Description: "input" "output"
Direction: in out
Default_Type: d d
Allowed_Types: [d] [d]
Vector: yes no
Vector_Bounds: [2 -] -
Null_Allowed: no no
PARAMETER_TABLE:
Parameter_Name: rise_delay fall_delay
Description: "rise delay" "fall delay"
Data_Type: real real
Default_Value: 1.0e-9 1.0e-9
Limits: [1.0e-12 -] [1.0e-12 -]
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: input_load
Description: "input load value (F)"
Data_Type: real
Default_Value: 1.0e-12
Limits: -
240CHAPTER 12. MIXED-MODE AND BEHAVIORAL MODELING WITH XSPICE
Vector: no
Vector_Bounds: -
Null_Allowed: yes
Description: The digital xnor gate is an n-input, single-output xnor gate that produces
an active ‘0’ value if an odd number of its inputs are also ‘1’ values. It produces
a ‘1’ output when an even number of ‘1’ values occurs on its inputs. The delays
associated with an output rise and those associated with an output fall may be
specified independently. The model also posts an input load value (in farads) based
on the parameter input load. The output of this model does not, however, respond
to the total loading it sees on its output; it will always drive the output strongly
with the specified delays. Note also that to maintain the technology-independence
of the model, any UNKNOWN input, or any floating input causes the output to
also go UNKNOWN.
12.4.9 Tristate
NAME_TABLE:
C_Function_Name: cm_d_tristate
Spice_Model_Name: d_tristate
Description: "digital tristate buffer"
PORT_TABLE:
Port Name: in enable out
Description: "input" "enable" "output"
Direction: in in out
Default_Type: d d d
Allowed_Types: [d] [d] [d]
Vector: no no no
Vector_Bounds: - - -
Null_Allowed: no no no
PARAMETER_TABLE:
Parameter_Name: delay
Description: "delay"
Data_Type: real
Default_Value: 1.0e-9
Limits: [1.0e-12 -]
Vector: no
Vector_Bounds: -
Null_Allowed: yes
PARAMETER_TABLE:
Parameter_Name: input_load
Description: "input load value (F)"
Data_Type: real
12.4. DIGITAL MODELS 241
Default_Value: 1.0e-12
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
PARAMETER_TABLE:
Parameter_Name: enable_load
Description: "enable load value (F)"
Data_Type: real
Default_Value: 1.0e-12
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
Description: The digital tristate is a simple tristate gate that can be configured to
allow for open-collector behavior, as well as standard tristate behavior. The state
seen on the input line is reflected in the output. The state seen on the enable line
determines the strength of the output. Thus, a ONE forces the output to its state
with a STRONG strength. A ZERO forces the output to go to a HI_IMPEDANCE
strength. The delays associated with an output state or strength change cannot
be specified independently, nor may they be specified independently for rise or fall
conditions; other gate models may be used to provide such delays if needed. The
model posts input and enable load values (in farads) based on the parameters input
load and enable. The output of this model does not, however, respond to the total
loading it sees on its output; it will always drive the output with the specified
delay. Note also that to maintain the technology-independence of the model, any
UNKNOWN input, or any floating input causes the output to also go UNKNOWN.
Likewise, any UNKNOWN input on the enable line causes the output to go to an
UNDETERMINED strength value.
12.4.10 Pullup
NAME_TABLE:
C_Function_Name: cm_d_pullup
Spice_Model_Name: d_pullup
Description: "digital pullup resistor"
PORT_TABLE:
Port Name: out
Description: "output"
Direction: out
Default_Type: d
Allowed_Types: [d]
242CHAPTER 12. MIXED-MODE AND BEHAVIORAL MODELING WITH XSPICE
Vector: no
Vector_Bounds: -
Null_Allowed: no
PARAMETER_TABLE:
Parameter_Name: load
Description: "load value (F)"
Data_Type: real
Default_Value: 1.0e-12
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
Description: The digital pullup resistor is a device that emulates the behavior of an
analog resistance value tied to a high voltage level. The pullup may be used in
conjunction with tristate buffers to provide open-collector wired or constructs, or
any other logical constructs that rely on a resistive pullup common to many tristated
output devices. The model posts an input load value (in farads) based on the
parameter load.
12.4.11 Pulldown
NAME_TABLE:
C_Function_Name: cm_d_pulldown
Spice_Model_Name: d_pulldown
Description: "digital pulldown resistor"
PORT_TABLE:
Port Name: out
Description: "output"
Direction: out
Default_Type: d
Allowed_Types: [d]
Vector: no
Vector_Bounds: -
Null_Allowed: no
PARAMETER_TABLE:
Parameter_Name: load
Description: "load value (F)"
Data_Type: real
Default_Value: 1.0e-12
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
12.4. DIGITAL MODELS 243
Description: The digital pulldown resistor is a device that emulates the behavior of
an analog resistance value tied to a low voltage level. The pulldown may be used
in conjunction with tristate buffers to provide open-collector wired or constructs,
or any other logical constructs that rely on a resistive pulldown common to many
tristated output devices. The model posts an input load value (in farads) based on
the parameter load.
Description: The digital d-type flip flop is a one-bit, edge-triggered storage element that
will store data whenever the clk input line transitions from low to high (ZERO to
ONE). In addition, asynchronous set and reset signals exist, and each of the three
methods of changing the stored output of the d_dff have separate load values and
delays associated with them. Additionally, you may specify separate rise and fall
delay values that are added to those specified for the input lines; these allow for
12.4. DIGITAL MODELS 245
Default_Type: d d
Allowed_Types: [d] [d]
Vector: no no
Vector_Bounds - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: clk_delay set_delay
Description: "delay from clk" "delay from set"
Data_Type: real real
Default_Value: 1.0e-9 1.0e-9
Limits: [1.0e-12 -] [1.0e-12 -]
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: reset_delay ic
Description: "delay from reset" "output initial state"
Data_Type: real int
Default_Value: 1.0e-9 0
Limits: [1.0e-12 -] [0 2]
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: jk_load clk_load
Description: "j,k load values (F)" "clk load value (F)"
Data_Type: real real
Default_Value: 1.0e-12 1.0e-12
Limits: - -
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: set_load reset_load
Description: "set load value (F)" "reset load (F)"
Data_Type: real real
Default_Value: 1.0e-12 1.0e-12
Limits: - -
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: rise_delay fall_delay
Description: "rise delay" "fall delay"
Data_Type: real real
Default_Value: 1.0e-9 1.0e-9
Limits: [1.0e-12 -] [1.0e-12 -]
Vector: no no
12.4. DIGITAL MODELS 247
Vector_Bounds: - -
Null_Allowed: yes yes
Description: The digital jk-type flip flop is a one-bit, edge-triggered storage element
that will store data whenever the clk input line transitions from low to high (ZERO
to ONE). In addition, asynchronous set and reset signals exist, and each of the three
methods of changing the stored output of the d_jkff have separate load values and
delays associated with them. Additionally, you may specify separate rise and fall
delay values that are added to those specified for the input lines; these allow for
more faithful reproduction of the output characteristics of different IC fabrication
technologies.
Note that any UNKNOWN inputs other than j or k cause the output to go UN-
KNOWN automatically.
Default_Type: d d
Allowed_Types: [d] [d]
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: clk_delay set_delay
Description: "delay from clk" "delay from set"
Data_Type: real real
Default_Value: 1.0e-9 1.0e-9
Limits: [1.0e-12 -] [1.0e-12 -]
Vector: no no
Vector_Bounds - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: reset_delay ic
Description: "delay from reset" "output initial state"
Data_Type: real int
Default_Value: 1.0e-9 0
Limits: [1.0e-12 -] [0 2]
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: t_load clk_load
Description: "toggle load value (F)" "clk load value (F)"
Data_Type: real real
Default_Value: 1.0e-12 1.0e-12
Limits: - -
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: set_load reset_load
Description: "set load value (F)" "reset load (F)"
Data_Type: real real
Default.Value: 1.0e-12 1.0e-12
Limits: - -
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: rise_delay fall_delay
Description: "rise delay" "fall delay"
Data_Type: real real
Default_Value: 1.0e-9 1.0e-9
Limits: [1.0e-12 -] [1.0e-12 -]
Vector: no no
12.4. DIGITAL MODELS 249
Vector_Bounds: - -
Null_Allowed: yes yes
Description: The digital toggle-type flip flop is a one-bit, edge-triggered storage element
that will toggle its current state whenever the clk input line transitions from low
to high (ZERO to ONE). In addition, asynchronous set and reset signals exist, and
each of the three methods of changing the stored output of the d_tff have separate
load values and delays associated with them. Additionally, you may specify separate
rise and fall delay values that are added to those specified for the input lines; these
allow for more faithful reproduction of the output characteristics of different IC
fabrication technologies.
Note that any UNKNOWN inputs other than t immediately cause the output to go
UNKNOWN.
Default_Type: d d
Allowed_Types: [d] [d]
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PORT_TABLE:
Port Name: out Nout
Description: "data output" "inverted data output"
Direction: out out
Default_Type: d d
Allowed_Types: [d] [d]
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: clk_delay set_delay
Description: "delay from clk" "delay from set"
Data_Type: real real
Default_Value: 1.0e-9 1.0e-9
Limits: [1.0e-12 -] [1.0e-12 -]
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: reset_delay ic
Description: "delay from reset" "output initial state"
Data_Type: real int
Default_Value: 1.0e-9 0
Limits: [1.0e-12 -] [0 2]
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: sr_load clk_load
Description: "set/reset loads (F)" "clk load value (F)"
Data_Type: real real
Default_Value: 1.0e-12 1.0e-12
Limits: - -
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: set_load reset_load
Description: "set load value (F)" "reset load (F)"
Data_Type: real real
Default_Value: 1.0e-12 1.0e-12
Limits: - -
Vector: no no
12.4. DIGITAL MODELS 251
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: rise_delay fall_delay
Description: "rise delay" "fall delay"
Data_Type: real real
Default_Value: 1.0e-9 1.0e-9
Limits: [1.0e-12 -] [1.0e-12 -]
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
Description: The digital sr-type flip flop is a one-bit, edge-triggered storage element
that will store data whenever the clk input line transitions from low to high (ZERO
to ONE). The value stored (i.e., the out value) will depend on the s and r input pin
values, and will be:
In addition, asynchronous set and reset signals exist, and each of the three methods of
changing the stored output of the d_srff have separate load values and delays associated
with them. You may also specify separate rise and fall delay values that are added to
those specified for the input lines; these allow for more faithful reproduction of the output
characteristics of different IC fabrication technologies.
Note that any UNKNOWN inputs other than s and r immediately cause the output to
go UNKNOWN.
Example SPICE Usage:
a8 2 12 4 5 6 3 14 flop7
.model flop7 d_srff(clk_delay = 13.0e-9 set_delay = 25.0e-9
+ reset_delay = 27.0e-9 ic = 2 rise_delay = 10.0e-9
+ fall_delay = 3e-9)
12.4.16 D Latch
NAME_TABLE:
C_Function_Name: cm_d_dlatch
Spice_Model_Name: d_dlatch
Description: "digital d-type latch"
PORT_TABLE:
Port Name: data enable
Description: "input data" "enable input"
Direction: in in
252CHAPTER 12. MIXED-MODE AND BEHAVIORAL MODELING WITH XSPICE
Default_Type: d d
Allowed_Types: [d] [d]
Vector: no no
Vector_Bounds: - -
Null_Allowed: no no
PORT_TABLE:
Port Name: set reset
Description: "set" "reset"
Direction: in in
Default_Type: d d
Allowed_Types: [d] [d]
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PORT_TABLE:
Port Name: out Nout
Description: "data output" "inverter data output"
Direction: out out
Default_Type: d d
Allowed_Types: [d] [d]
Vector: no no
Vector_Bounds: - -
Null_Allowed: no no
PARAMETER_TABLE:
Parameter_Name: data_delay
Description: "delay from data"
Data_Type: real
Default_Value: 1.0e-9
Limits: [1.0e-12 -]
Vector: no
Vector_Bounds: -
Null_Allowed: yes
PARAMETER_TABLE:
Parameter_Name: enable_delay set_delay
Description: "delay from enable" "delay from SET"
Data_Type: real real
Default_Value: 1.0e-9 1.0e-9
Limits: [1.0e-12 -] [1.0e-12 -]
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: reset_delay ic
Description: "delay from RESET" "output initial state"
Data_Type: real boolean
Default_Value: 1.0e-9 0
Limits: [1.0e-12 -] -
Vector: no no
12.4. DIGITAL MODELS 253
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: data_load enable_load
Description: "data load (F)" "enable load value (F)"
Data_Type: real real
Default_Value: 1.0e-12 1.0e-12
Limits: - -
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: set_load reset_load
Description: "set load value (F)" "reset load (F)"
Data_Type: real real
Default_Value: 1.0e-12 1.0e-12
Limits: - -
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: rise_delay fall_delay
Description: "rise delay" "fall delay"
Data_Type: real real
Default_Value: 1.0e-9 1.0e-9
Limits: [1.0e-12 -] [1.0e-12 -]
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
Description: The digital d-type latch is a one-bit, level-sensitive storage element that
will output the value on the data line whenever the enable input line is high (ONE).
The value on the data line is stored (i.e., held on the out line) whenever the enable
line is low (ZERO).
In addition, asynchronous set and reset signals exist, and each of the four methods of
changing the stored output of the d_dlatch (i.e., data changing with enable=ONE,
enable changing to ONE from ZERO with a new value on data, raising set and
raising reset) have separate delays associated with them. You may also specify
separate rise and fall delay values that are added to those specified for the input
lines; these allow for more faithful reproduction of the output characteristics of
different IC fabrication technologies.
Note that any UNKNOWN inputs other than on the data line when enable=ZERO
immediately cause the output to go UNKNOWN.
+ reset_delay = 27.0e-9 ic = 2
+ rise_delay = 10.0e-9 fall_delay = 3e-9)
Data_Type: real
Default_Value: 1.0e-9
Limits: [1.0e-12 -]
Vector: no
Vector_Bounds: -
Null_Allowed: yes
PARAMETER_TABLE:
Parameter_Name: enable_delay set_delay
Description: "delay from enable" "delay from SET"
Data_Type: real real
Default_Value: 1.0e-9 1.0e-9
Limits: [1.0e-12 -] [1.0e-12 -]
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: reset_delay ic
Description: "delay from RESET" "output initial state"
Data_Type: real boolean
Default_Value: 1.0e-9 0
Limits: [1.0e-12 -] -
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: sr_load enable_load
Description: "s & r input loads (F)" "enable load value (F)"
Data_Type: real real
Default_Value: 1.0e-12 1.0e-12
Limits: - -
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: set_load reset_load
Description: "set load value (F)" "reset load (F)"
Data_Type: real real
Default_Value: 1.0e-12 1.0e-12
Limits: - -
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: rise_delay fall_delay
Description: "rise delay" "fall delay"
Data_Type: real real
Default_Value: 1.0e-9 1.0e-9
Limits: [1.0e-12 -] [1.0e-12 -]
256CHAPTER 12. MIXED-MODE AND BEHAVIORAL MODELING WITH XSPICE
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
Description: The digital sr-type latch is a one-bit, level-sensitive storage element that
will output the value dictated by the state of the s and r pins whenever the enable
input line is high (ONE). This value is stored (i.e., held on the out line) whenever
the enable line is low (ZERO). The particular value chosen is as shown below:
Asynchronous set and reset signals exist, and each of the four methods of changing the
stored output of the d srlatch (i.e., s/r combination changing with enable=ONE, enable
changing to ONE from ZERO with an output-changing combination of s and r, raising
set and raising reset) have separate delays associated with them. You may also specify
separate rise and fall delay values that are added to those specified for the input lines;
these allow for more faithful reproduction of the output characteristics of different IC
fabrication technologies.
Note that any UNKNOWN inputs other than on the s and r lines when enable=ZERO
immediately cause the output to go UNKNOWN.
PORT_TABLE:
Port Name: reset out
Description: "reset" "output"
Direction: in out
Default_Type: d d
Allowed_Types: [d] [d]
Vector: no yes
Vector_Bounds: - [1 -]
Null_Allowed: yes no
PARAMETER_TABLE:
Parameter_Name: clk_delay reset_delay
Description: "delay from CLK" "delay from RESET"
Data_Type: real real
Default_Value: 1.0e-9 1.0e-9
Limits: [1.0e-12 -] [1.0e-12 -]
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE: Parameter_Name: state_file
Description: "state transition specification file name"
Data_Type: string
Default_Value: "state.txt"
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: no
PARAMETER_TABLE:
Parameter_Name: reset_state
Description: "default state on RESET & at DC"
Data_Type: int
Default_Value: 0
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: no
PARAMETER_TABLE:
Parameter_Name: input_load
Description: "input loading capacitance (F)"
Data_Type: real
Default_Value: 1.0e-12
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
PARAMETER_TABLE:
Parameter_Name: clk_load
Description: "clock loading capacitance (F)"
Data_Type: real
258CHAPTER 12. MIXED-MODE AND BEHAVIORAL MODELING WITH XSPICE
Default_Value: 1.0e-12
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
PARAMETER_TABLE:
Parameter_Name: reset_load
Description: "reset loading capacitance (F)"
Data_Type: real
Default_Value: 1.0e-12
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
Description: The digital state machine provides for straightforward descriptions of clocked
combinational logic blocks with a variable number of inputs and outputs and with
an unlimited number of possible states. The model can be configured to behave as
virtually any type of counter or clocked combinational logic block and can be used
to replace very large digital circuit schematics with an identically functional but
faster representation.
The d state model is configured through the use of a state definition file (state.in)
that resides in a directory of your choosing. The file defines all states to be under-
stood by the model, plus input bit combinations that trigger changes in state. An
example state.in file is shown below:
Several attributes of the above file structure should be noted. First, all lines in the file
must be one of four types. These are
4. A line containing nothing but white-spaces (space, form-feed, newline, carriage re-
turn, tab, vertical tab).
A line that is not one of the above will cause a file-loading error. Note that in the example
shown, whitespace (any combination of blanks, tabs, commas) is used to separate values,
and that the character -> is used to underline the state transition implied by the input
preceding it. This particular character is not critical in of itself, and can be replaced with
any other character or non-broken combination of characters that you prefer (e.g. ==>,
>>, ’:’, resolves_to, etc.)
The order of the output and input bits in the file is important; the first column is always
interpreted to refer to the ’zeroth’ bit of input and output. Thus, in the file above, the
output from state 1 sets out[0] to 0s, and out[1] to 1z.
The state numbers need not be in any particular order, but a state definition (which
consists of the sum total of all lines that define the state, its outputs, and all methods by
which a state can be exited) must be made on contiguous line numbers; a state definition
cannot be broken into sub-blocks and distributed randomly throughout the file. On the
other hand, the state definition can be broken up by as many comment lines as you desire.
Header files may be used throughout the state.in file, and continuation lines can be dis-
carded completely if you so choose: continuation lines are primarily provided as a conve-
nience.
Vector_Bounds: - -
Null_Allowed: no no
PARAMETER_TABLE:
Parameter_Name: div_factor high_cycles
Description: "divide factor" "# of cycles for high out"
Data_Type: int int
Default_Value: 2 1
Limits: [1 -] [1 div_factor-1]
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: i_count
Description: "divider initial count value"
Data_Type: int
Default_Value: 0
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
PARAMETER_TABLE:
Parameter_Name: rise_delay fall_delay
Description: "rise delay" "fall delay"
Data_Type: real real
Default_Value: 1.0e-9 1.0e-9
Limits: [1.0e-12 -] [1.0e-12 -]
Vector: yes yes
Vector_Bounds: in in
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: freq_in_load
Description: "freq_in load value (F)"
Data_Type: real
Default_Value: 1.0e-12
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
12.4.20 RAM
NAME_TABLE:
C_Function_Name: cm_d_ram
Spice_Model_Name: d_ram
Description: "digital random-access memory"
PORT_TABLE:
Port Name: data_in data_out
Description: "data input line(s)" "data output line(s)"
Direction: in out
Default_Type: d d
Allowed_Types: [d] [d]
Vector: yes yes
Vector_Bounds: [1 -] data_in
Null_Allowed: no no
PORT_TABLE:
Port Name: address write_en
Description: "address input line(s)" "write enable line"
Direction: in in
Default_Type: d d
Allowed_Types: [d] [d]
Vector: yes no
Vector_Bounds: [1 -] -
Null_Allowed: no no
PORT_TABLE:
Port Name: select
Description: "chip select line(s)"
Direction: in
Default_Type: d
Allowed_Types: [d]
Vector: yes
Vector_Bounds: [1 16]
Null_Allowed: no
PARAMETER_TABLE:
Parameter_Name: select_value
Description: "decimal active value for select line comparison"
Data_Type: int
Default_Value: 1
Limits: [0 32767]
Vector: no
Vector_Bounds: -
Null_Allowed: yes
PARAMETER_TABLE:
Parameter_Name: ic
Description: "initial bit state @ dc"
262CHAPTER 12. MIXED-MODE AND BEHAVIORAL MODELING WITH XSPICE
Data_Type: int
Default_Value: 2
Limits: [0 2]
Vector: no
Vector_Bounds: -
Null_Allowed: yes
PARAMETER_TABLE:
Parameter_Name: read_delay
Description: "read delay from address/select/write.en active"
Data_Type: real
Default_Value: 100.0e-9
Limits: [1.0e-12 -]
Vector: no
Vector_Bounds: -
Null_Allowed: yes
PARAMETER_TABLE:
Parameter_Name: data_load address_load
Description: "data_in load value (F)" "addr. load value (F)"
Data_Type: real real
Default_Value: 1.0e-12 1.0e-12
Limits: - -
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: select_load
Description: "select load value (F)"
Data_Type: real
Default_Value: 1.0e-12
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
PARAMETER_TABLE:
Parameter_Name: enable_load
Description: "enable line load value (F)"
Data_Type: real
Default_Value: 1.0e-12
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
Description: The digital RAM is an M-wide, N-deep random access memory element
with programmable select lines, tristated data out lines, and a single write/~read
line. The width of the RAM words (M) is set through the use of the word width
parameter. The depth of the RAM (N) is set by the number of address lines input
to the device. The value of N is related to the number of address input lines (P) by
12.4. DIGITAL MODELS 263
Vector: no
Vector_Bounds: -
Null_Allowed: no
PARAMETER_TABLE:
Parameter_Name: input_load
Description: "input loading capacitance (F)"
Data_Type: real
Default_Value: 1.0e-12
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: no
Description: The digital source provides for straightforward descriptions of digital signal
vectors in a tabular format. The model reads input from the input file and, at the
times specified in the file, generates the inputs along with the strengths listed. The
format of the input file is as shown below. Note that comment lines are delineated
through the use of a single ‘*’ character in the first column of a line. This is similar
to the way the SPICE program handles comments.
* T c n n n . . .
* i l o o o . . .
* m o d d d . . .
* e c e e e . . .
* k a b c . . .
0.0000 Uu Uu Us Uu . . .
1.234e-9 0s 1s 1s 0z . . .
1.376e-9 0s 0s 1s 0z . . .
2.5e-7 1s 0s 1s 0z . . .
2.5006e-7 1s 1s 1s 0z . . .
5.0e-7 0s 1s 1s 0z . . .
Note that in the example shown, whitespace (any combination of blanks, tabs, commas)
is used to separate the time and state/strength tokens. The order of the input columns
is important; the first column is always interpreted to mean ‘time’. The second through
the N’th columns map to the out[0] through out[N-2] output nodes. A non-commented
line that does not contain enough tokens to completely define all outputs for the digital
source will cause an error. Also, time values must increase monotonically or an error will
result in reading the source file.
Errors will also occur if a line exists in source.txt that is neither a comment nor vector
line. The only exception to this is in the case of a line that is completely blank; this is
treated as a comment (note that such lines often occur at the end of text within a file;
ignoring these in particular prevents nuisance errors on the part of the simulator).
12.4.22 LUT
NAME_TABLE:
C_Function_Name: cm_d_lut
Spice_Model_Name: d_lut
Description: "digital n-input look-up table gate"
PORT_TABLE:
Port_Name: in out
Description: "input" "output"
Direction: in out
Default_Type: d d
Allowed_Types: [d] [d]
Vector: yes no
Vector_Bounds: [1 -] -
Null_Allowed: no no
PARAMETER_TABLE:
Parameter_Name: rise_delay fall_delay
Description: "rise delay" "fall delay"
Data_Type: real real
Default_Value: 1.0e-9 1.0e-9
Limits: [1.0e-12 -] [1.0e-12 -]
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: input_load
Description: "input load value (F)"
Data_Type: real
Default_Value: 1.0e-12
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: yes
PARAMETER_TABLE:
Parameter_Name: table_values
Description: "lookup table values"
Data_Type: string
Default_Value: "0"
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: no
Description: The lookup table provides a way to map any arbitrary n-input, 1-output
combinational logic block to XSPICE. The inputs are mapped to the output using
a string of length 2^n. The string may contain values "0", "1" or "X", corresponding
to an output of low, high, or unknown, respectively. The outputs are only mapped
for inputs which are valid logic levels. Any unknown bit in the input vector will
always produce an unknown output. The first character of the string table_values
266CHAPTER 12. MIXED-MODE AND BEHAVIORAL MODELING WITH XSPICE
corresponds to all inputs value zero, and the last (2^n) character corresponds to all
inputs value one, with the first signal in the input vector being the least significant
bit. For example, a 2-input lookup table representing the function (A * B) (that is,
A AND B), with input vector [A B] can be constructed with a table_values string
of "0001"; function (~A * B) with input vector [A B] can be constructed with a
table_values string of "0010". The delays associated with an output rise and those
associated with an output fall may be specified independently. The model also posts
an input load value (in farads) based on the parameter input_load. The output of
this model does not respond to the total loading it sees on the output; it will always
drive the output strongly with the specified delays.
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: table_values
Description: "lookup table values"
Data_Type: string
Default_Value: "0"
Limits: -
Vector: no
Vector_Bounds: -
Null_Allowed: no
Description: The lookup table provides a way to map any arbitrary n-input, m-output
combinational logic block to XSPICE. The inputs are mapped to the output using
a string of length m * (2^n). The string may contain values "0", "1", "X", or "Z",
corresponding to an output of low, high, unknown, or high-impedance, respectively.
The outputs are only mapped for inputs which are valid logic levels. Any unknown
bit in the input vector will always produce an unknown output. The character
string is in groups of (2^n) characters, one group corresponding to each output pin,
in order. The first character of a group in the string table_values corresponds to
all inputs value zero, and the last (2^n) character in the group corresponds to all
inputs value one, with the first signal in the input vector being the least significant
bit. For example, a 2-input lookup table representing the function (A * B) (that is,
A AND B), with input vector [A B] can be constructed with a table_values string
of "0001"; function (~A * B) with input vector [A B] can be constructed with a
"table_values" string of "0010". The delays associated with each output pin’s rise
and those associated with each output pin’s fall may be specified independently. The
model also posts independent input load values per input pin (in farads) based on
the parameter input_load. The parameter input_delay provides a way to specify
additional delay between each input pin and the output. This delay is added to the
rise- or fall-time of the output. The output of this model does not respond to the
total loading it sees on the output; it will always drive the output strongly with the
specified delays.
(12.4.19), state machine (12.4.18) etc.). Reading data from a file is offered by d_source
(12.4.21). Some comments and hints have been provided by Sdaau. You may also use
the analog input from file, (filesource 12.2.8) and convert its analog input to the digital
type by the adc_bridge (12.3.2). If you want reading data from a VCD file, please have
a look at ngspice tips and examples forum and apply a python script provided by Sdaau
to translate the VCD data to d_source or filesource input.
270CHAPTER 12. MIXED-MODE AND BEHAVIORAL MODELING WITH XSPICE
Chapter 13
13.1 Introduction
New compact device models today are released as Verilog-A code. Ngspice applies ADMS
to translate the va code into ngspice C syntax. Currently a limited number of Verilog-A
models is supported: HICUM level0 (HICUM model web page), MEXTRAM (MEX-
TRAM model web page), EKV2.6 (EKV model web page) and PSP (NXP PSP web
site).
13.2 ADMS
ADMS is a code generator that converts electrical compact device models specified in high-
level description language into ready-to-compile C code for the API of spice simulators.
Based on transformations specified in XML language, ADMS transforms Verilog-AMS
code into other target languages. Here we use it to to translate the va code into ngspice
C syntax.
To make use of it, a set of ngspice specific XML files is distributed with ngspice in
ngspice\src\spicelib\devices\adms\admst. Their translation is done by the code generator
executable admsXml (see below).
271
272 CHAPTER 13. VERILOG A DEVICE MODELS
14.1 Cider
Ngspice implements mixed-level simulation through the merging of its code with CIDER
(details see Chapt. 30).
CIDER is a mixed-level circuit and device simulator that provides a direct link between
technology parameters and circuit performance. A mixed-level circuit and device simula-
tor can provide greater simulation accuracy than a stand-alone circuit or device simulator
by numerically modeling the critical devices in a circuit. Compact models can be used
for noncritical devices.
CIDER couples the latest version of SPICE3 (version 3F.2) [JOHN92] to a internal C-
based device simulator, DSIM. SPICE3 provides circuit analyses, compact models for
semiconductor devices, and an interactive user interface. DSIM provides accurate, one-
and two-dimensional numerical device models based on the solution of Poisson’s equation,
and the electron and hole current-continuity equations. DSIM incorporates many of the
same basic physical models found in the the Stanford two-dimensional device simulator
PISCES [PINT85]. Input to CIDER consists of a SPICE-like description of the circuit and
its compact models, and PISCES-like descriptions of the structures of numerically modeled
devices. As a result, CIDER should seem familiar to designers already accustomed to
these two tools. For example, SPICE3F.2 input files should run without modification,
producing identical results.
CIDER is based on the mixed-level circuit and device simulator CODECS [MAYA88] and
is a replacement for this program. The basic algorithms of the two programs are the
same. Some of the differences between CIDER and CODECS are described below. The
CIDER input format has greater flexibility and allows increased access to physical model
parameters. New physical models have been added to allow simulation of state-of-the-art
devices. These include transverse field mobility degradation [GATE90] that is important
in scaled-down MOSFETs and a polysilicon model for poly-emitter bipolar transistors.
Temperature dependence has been included for most physical models over the range from
-50°C to 150°C. The numerical models can be used to simulate all the basic types of
semiconductor devices: resistors, MOS capacitors, diodes, BJTs, JFETs and MOSFETs.
BJTs and JFETs can be modeled with or without a substrate contact. Support has been
273
274 CHAPTER 14. MIXED-LEVEL SIMULATION (NGSPICE WITH TCAD)
added for the management of device internal states. Post-processing of device states
can be performed using the control language user interface of ngspice (formerly called
NUTMEG in SPICE3). Previously computed states can be loaded into the program to
provide accurate initial guesses for subsequent analyses. Finally, numerous small bugs
have been discovered and fixed, and the program has been ported to a wider variety of
computing platforms.
Berkeley tradition calls for the naming of new versions of programs by affixing a (number,
letter, number) triplet to the end of the program name. Under this scheme, CIDER should
instead be named CODECS2A.l. However, tradition has been broken in this case because
major incompatibilities exist between the two programs and because it was observed that
the acronym CODECS is already used in the analog design community to refer to coder-
decoder circuits.
Details of the basic semiconductor equations and the physical models used by CIDER are
not provided in this manual. Unfortunately, no other single source exists that describes
all of the relevant background material. Comprehensive reviews of device simulation can
be found in [PINT90] and the book [SELB84]. CODECS and its inversion-layer mobility
model are described in [MAYA88] and LGATE90], respectively. PISCES and its models
are described in [PINT85]. Temperature dependencies for the PISCES models used by
CIDER are available in [SOLL90].
The command lines described in this chapter are used to specify analyses and outputs
within the circuit description file. They start with a ‘.’ (dot commands). Specifying
analyses and plots (or tables) in the input file with dot commands is used with batch
runs. Batch mode is entered when either the -b option is given upon starting ngspice
ngspice -b -r rawfile.raw circuitfile.cir
or when the default input source is redirected from a file (see also Chapt. 16.4.1).
ngspice < circuitfile.cir
In batch mode, the analyses specified by the control lines in the input file (e.g. .ac,
.tran, etc.) are immediately executed. If the -r rawfile option is given then all data
generated is written to a ngspice rawfile. The rawfile may later be read by the interactive
mode of ngspice using the load command (see 17.5.41). In this case, the .save line (see
15.6) may be used to record the value of internal device variables (see Appendix, Chapt.
31).
If a rawfile is not specified, then output plots (in ‘line-printer’ form) and tables can be
printed according to the .print, .plot, and .four control lines, described in Chapt.
15.6.
If ngspice is started in interactive mode (see Chapt. 16.4.2), like
ngspice circuitfile.cir
and no control section (.control ... .endc, see 16.4.3) is provided in the circuit file, the
dot commands are not executed immediately, but are waiting for manually receiving the
command run.
275
276 CHAPTER 15. ANALYSES AND OUTPUT CONTROL (BATCH MODE)
General form:
Examples:
The options line allows the user to reset program control and user options for specific
simulation purposes. Options specified to Ngspice via the option command (see17.5.48)
are also passed on as if specified on a .options line. Any combination of the following
options may be included, in any order. ‘x’ (below) represents some positive number.
NOINIT suppresses only printing of the Initial Transient Solution, maybe combined
with ACCT.
NOREFVALUE suppresses printing of reference values, when ngspice has been com-
piled with configure option --enable-ndev.
SEED=val|random Sets the seed value of the random number generator. val may be
any integer number greater than 0. As an alternative, random will set the seed
value to the current Unix epoch time, which is the time in seconds since 1.1.1970
excluding leap seconds.
SEEDINFO will print the seed value when it has been set to a new integer number.
TEMP=x Resets the operating temperature of the circuit. The default value is 27 ◦ C
(300K). TEMP can be overridden per device by a temperature specification on any
temperature dependent instance. May also be generally overridden by a .TEMP
card (2.12).
TNOM=x resets the nominal temperature at which device parameters are measured.
The default value is 27 ◦ C (300 deg K). TNOM can be overridden by a specification
on any temperature dependent device model.
15.1. SIMULATOR VARIABLES (.OPTIONS) 277
WARN=1|0 enables or turns of SOA (Safe Operating Area) voltage warning messages
(default: 0).
MAXWARNS=x specifies the maximum number of SOA (Safe Operating Area) warn-
ing messages per model (default: 5).
ABSTOL=x resets the absolute current error tolerance of the program. The default
value is 1 pA.
GMIN=x resets the value of GMIN, the minimum conductance allowed by the program.
The default value is 1.0e-12.
GMINSTEPS=x [*] sets the number of Gmin steps to be attempted. If the value is set
to zero, the standard gmin stepping algorithm is skipped. The standard behavior
is that gmin stepping is tried before going to the source stepping algorithm.
ITL2=x resets the dc transfer curve iteration limit. The default is 50.
KEEPOPINFO Retain the operating point information when either an AC, Distortion,
or Pole-Zero analysis is run. This is particularly useful if the circuit is large and
you do not want to run a (redundant) .OP analysis.
PIVREL=x resets the relative ratio between the largest column entry and an accept-
able pivot value. The default value is 1.0e-3. In the numerical pivoting algo-
rithm the allowed minimum pivot value is determined by EPSREL = AMAX1(PIVREL ·
MAXVAL, PIVTOL) where MAXVAL is the maximum element in the column where a
pivot is sought (partial pivoting).
PIVTOL=x resets the absolute minimum value for a matrix entry to be accepted as a
pivot. The default value is 1.0e-13.
RELTOL=x resets the relative error tolerance of the program. The default value is
0.001 (0.1%).
278 CHAPTER 15. ANALYSES AND OUTPUT CONTROL (BATCH MODE)
RSHUNT=x introduces a resistor from each analog node to ground. The value of the
resistor should be high enough to not interfere with circuit operations. The XSPICE
option has to be enabled (see 32.1.7) .
VNTOL=x resets the absolute voltage error tolerance of the program. The default value
is 1 µV .
In SPICE-based simulators, specific problems arise with certain circuit topologies. One
issue is the absence of a DC path to ground at some node. This may happen when two
capacitors are connected in series with no other connection at the common node, or when
code models are cascaded. The result is an ill-conditioned or nearly singular matrix that
prevents the simulation from completing. Configuring with XSPICE introduces the rshunt
option to help eliminate this problem. The option inserts resistors to ground at all the
analog nodes in the circuit. In general, the value of rshunt is set to some high resistance
(e.g. 1000 MΩ or greater) so that the operation of the circuit is essentially unaffected but
the matrix problems are corrected. If a ‘no DC path to ground’ or a ‘matrix is nearly
singular’ error message is encountered, add the following .option card to the circuit deck:
Usually a value of 1 TΩ is sufficient to correct the problem. In bad cases one can try
lowering the value to 10 GΩ or even 1 GΩ.
A different matrix conditioning problem occurs if an inductor is placed in parallel to a
voltage source. The AC simulation will fail, because it is preceded by an OP analysis.
Option NOOPAC (15.1.3) will help if the circuit is linear. However, if the circuit is non-
linear the OP analysis is essential. In such a case, adding a small resistor (e.g. 0.1mΩ) in
series to the inductor will help to obtain convergence.
adds a series resistor to each inductor in the circuit. Be careful when using behavioral
inductors (see 3.3.13), as the result may become unpredictable.
CHGTOL=x resets the charge tolerance of the program. The default value is 1.0e-14.
INTERP interpolates output data onto fixed time steps on a TSTEP grid (15.3.9). Uses
linear interpolation between previous and next time values. Simulation itself is not
influenced by this option. This option can be used in all simulation modes (batch,
control or interactive, 16.4). It may drastically reduce memory requirements in con-
trol mode, and file size in batch mode, but care is needed not to undersample the out-
put data. See also the command linearize (17.5.39) that achieves a similar result
by post-processing the data in control mode. The Ngspice/examples/xspice/delta-
sigma/delta-sigma-1.cir example demonstrates how INTERP reduces memory re-
quirements and speeds up plotting.
ITL3=x resets the lower transient analysis iteration limit. The default value is 4. (Note:
not implemented in Spice3).
ITL4=x resets the transient analysis time-point iteration limit. The default is 10.
ITL5=x resets the transient analysis total iteration limit. The default is 5000. Set
ITL5=0 to omit this test. (Note: not implemented in Spice3).
MAXEVITER=x sets the maximum number of event iterations per analysis point.
MAXORD=x [*] specifies the maximum order for the numerical integration method
used by SPICE. Possible values for the Gear method are from 2 (the default) to 6.
Using the value 1 with the trapezoidal method specifies backward Euler integration.
RAMPTIME=x During source stepping, this option sets the rate of change of indepen-
dent supplies. It also affects code model inductors and capacitors that have initial
conditions specified.
TRTOL=x resets the transient error tolerance. The default value is 7. This parameter
is an estimate of the factor by which SPICE overestimates the actual truncation
error. If XSPICE is configured and ’A’ devices are included, the value is internally
set to 1 for higher precision. This slows down transient analysis by a factor of two.
XMU=x sets the damping factor for trapezoidal integration. The default value is
XMU=0.5. A value < 0.5 may be chosen. Even a small reduction, e.g. to 0.495,
may already suppress trap ringing. The reduction has to be set carefully in order
not to excessively damp circuits that are prone to ringing or oscillation, which might
lead the user to believe that the circuit is stable.
DEFAD=x resets the value for MOS drain diffusion area; the default is 0.
DEFAS=x resets the value for MOS source diffusion area; the default is 0.
DEFL=x resets the value for MOS channel length; the default is 100 µm.
DEFW=x resets the value for MOS channel width; the default is 100 µm.
SCALE=x set the element scaling factor for geometric element parameters whose default
unit is meters. As an example: scale=1u and a MOSFET instance parameter W=10
will result in a width of 10µm for this device. An area parameter AD=20 will result
in 20e − 12 m2 . Following instance parameters are scaled:
• Diodes: W, L, Area
the .options line in your input file, their values will supersede the default and init file
data. Finally, if you set options inside a .control ... .endc section, these values will
again supersede any simulator variables given so far.
Examples:
The .nodeset line helps the program find the DC or initial transient solution by making
a preliminary pass with the specified nodes held to the given voltages. The restrictions
are then released and the iteration continues to the true solution. The .nodeset line may
be necessary for convergence on bistable or astable circuits. .nodeset all=val sets all
starting node voltages (except for the ground node) to the same value. In general, the
.nodeset line should not be necessary.
Examples:
The .ic line is for setting transient initial conditions. It has two different interpretations,
depending on whether the uic parameter is specified on the .tran control line, or not.
One should not confuse this line with the .nodeset line. The .nodeset line is only to
help DC convergence, and does not affect the final bias solution (except for multi-stable
circuits). The two indicated interpretations of this line are as follows:
1. When the uic parameter is specified on the .tran line, the node voltages specified
on the .ic control line are used to compute the capacitor, diode, BJT, JFET, and
MOSFET initial conditions. This is equivalent to specifying the ic=... parameter
on each device line, but is much more convenient. The ic=... parameter can still
282 CHAPTER 15. ANALYSES AND OUTPUT CONTROL (BATCH MODE)
be specified and takes precedence over the .ic values. Since no dc bias (initial
transient) solution is computed before the transient analysis, one should take care
to specify all dc source voltages on the .ic control line if they are to be used to
compute device initial conditions.
2. When the uic parameter is not specified on the .tran control line, the DC bias
(initial transient) solution is computed before the transient analysis. In this case,
the node voltages specified on the .ic control lines are forced to the desired initial
values during the bias solution. During transient analysis, the constraint on these
node voltages is removed. This is the preferred method since it allows Ngspice to
compute a consistent dc solution.
15.3 Analyses
Examples:
. ac dec 10 1 10 K
. ac dec 10 1 K 100 MEG
. ac lin 100 1 100 HZ
dec stands for decade variation, and nd is the number of points per decade. oct stands
for octave variation, and no is the number of points per octave. lin stands for linear
variation, and np is the number of points. fstart is the starting frequency, and fstop
is the final frequency. If this line is included in the input file, Ngspice performs an AC
analysis of the circuit over the specified frequency range. Note that in order for this
analysis to be meaningful, at least one independent source must have been specified with
an ac value. Typically it does not make much sense to specify more than one ac source.
If you do, the result will be a superposition of all sources and difficult to interpret.
Example:
Basic RC circuit
r 1 2 1.0
c 2 0 1.0
vin 1 0 dc 0 ac 1 $ <--- the ac source
. options noacct
. ac dec 10 .01 10
. plot ac vdb (2) xlog
. end
15.3. ANALYSES 283
In this AC (or ’small signal’) analysis, all non-linear devices are linearized around their
actual DC operating point. All L and C devices get their imaginary value that depends
on the actual frequency step. Each output vector will be calculated relative to the input
voltage (current) given by the AC value (Vin equals 1 in the example above). The resulting
node voltages (and branch currents) are complex vectors. Therefore one has to be careful
using the plot command, specifically, one may use the variants of vxx(node) described
in Chapt. 15.6.2 like vdb(2) (see also the above example).
If one wants to simulate ac on a large linear array, the option noopac (15.1.3) may be
useful. Linear circuits are containing only linear device instances starting with letters r,
l, c, i, v, e, g, f, h, k. The instances e, g, f, h have to be the simple ones, as of chapt.
4.2, not the polynomial nor the behavioral variants. If the option noopac is set, ngspice
tests for the absence of any other devices. If successful, the often lengthy op calculation
is skipped, ac is started immediately. Considerable simulation time savings may result.
General form:
Examples:
The .dc line defines the dc transfer curve source and sweep limits (with capacitors open
and inductors shorted). srcnam is the name of an independent voltage or current source,
a resistor, or the circuit temperature. vstart, vstop, and vincr are the starting, final,
and incrementing values, respectively. The first example causes the value of the voltage
source VIN to be swept from 0.25 Volts to 5.0 Volts with steps of 0.25 Volt. A second
source (src2) may optionally be specified with its own associated sweep parameters. In
such a case the first source is swept over its own range for each value of the second source.
This option is useful for obtaining semiconductor device output characteristics. See the
example on transistor characterization (21.3).
284 CHAPTER 15. ANALYSES AND OUTPUT CONTROL (BATCH MODE)
Examples:
The .disto line does a small-signal distortion analysis of the circuit. A multi-dimensional
Volterra series analysis is done using multi-dimensional Taylor series to represent the
nonlinearities at the operating point. Terms of up to third order are used in the series
expansions.
If the optional parameter f2overf1 is not specified, .disto does a harmonic analysis - i.e.,
it analyses distortion in the circuit using only a single input frequency F1 , which is swept
as specified by arguments of the .disto command exactly as in the .ac command. Inputs
at this frequency may be present at more than one input source, and their magnitudes
and phases are specified by the arguments of the distof1 keyword in the input file lines
for the input sources (see the description for independent sources). (The arguments of
the distof2 keyword are not relevant in this case).
The analysis produces information about the AC values of all node voltages and branch
currents at the harmonic frequencies 2F1 and , vs. the input frequency F1 as it is swept. (A
value of 1 (as a complex distortion output) signifies cos(2π(2F1 )t) at 2F1 and cos(2π(3F1 )t)
at 3F1 , using the convention that 1 at the input fundamental frequency is equivalent
to cos(2πF1 t).) The distortion component desired (2F1 or 3F1 ) can be selected using
interactive or control commands in ngspice, and then printed or plotted. (Normally, one
is interested primarily in the magnitude of the harmonic components, so the magnitude
of the AC distortion value is looked at). It should be noted that these are the AC values
of the actual harmonic components, and are not equal to HD2 and HD3. To obtain HD2
and HD3, one must divide by the corresponding AC values at F1 , obtained from an .ac
line. This division can be done again using interactive or control commands.
If the optional f2overf1 parameter is specified, it should be a real number between (and
not equal to) 0.0 and 1.0; in this case, .disto does a spectral analysis. It considers
the circuit with sinusoidal inputs at two different frequencies F1 and F2 . F1 is swept
according to the .disto control line options exactly as in the .ac control line. F2 is
kept fixed at a single frequency as F1 sweeps - the value at which it is kept fixed is
equal to f2overf1 times fstart. Each independent source in the circuit may potentially
have two (superimposed) sinusoidal inputs for distortion, at the frequencies F1 and F2 .
The magnitude and phase of the F1 component are specified by the arguments of the
distof1 keyword in the source’s input line (see the description of independent sources);
the magnitude and phase of the F2 component are specified by the arguments of the
distof2 keyword. The analysis produces plots of all node voltages/branch currents at
the intermodulation product frequencies F1 + F2 , F1 − F2 , and (2F1 ) − F2 , vs the swept
15.3. ANALYSES 285
frequency F1 . The IM product of interest may be selected using the setplot command,
and displayed with the print and plot commands. It is to be noted as in the harmonic
analysis case, the results are the actual AC voltages and currents at the intermodulation
frequencies, and need to be normalized with respect to .ac values to obtain the IM
parameters.
If the distof1 or distof2 keywords are missing from the description of an independent
source, then that source is assumed to have no input at the corresponding frequency. The
default values of the magnitude and phase are 1.0 and 0.0 respectively. The phase should
be specified in degrees.
It should be carefully noted that the number f2overf1 should ideally be an irrational
number, and that since this is not possible in practice, efforts should be made to keep
the denominator in its fractional representation as large as possible, certainly above 3,
for accurate results (i.e., if f2overf1 is represented as a fraction A/B , where A and B
are integers with no common factors, B should be as large as possible; note that A < B
because f2overf1 is constrained to be < 1). To illustrate why, consider the cases where
f2overf1 is 49/100 and 1/2. In a spectral analysis, the outputs produced are at F1 + F2 ,
F1 − F2 and 2F1 − F2 . In the latter case, F1 − F2 = F2 , so the result at the F1 − F2
component is erroneous because there is the strong fundamental F2 component at the
same frequency. Also, F1 + F2 = 2F1 − F2 in the latter case, and each result is erroneous
individually. This problem is not there in the case where f2overf1 = 49/100, because
F1 − F2 = 51/100 F1 <> 49/100 F1 = F2 . In this case, there are two very closely
spaced frequency components at F2 and F1 − F2 . One of the advantages of the Volterra
series technique is that it computes distortions at mix frequencies expressed symbolically
(i.e. nF1 + mF2 ), therefore one is able to obtain the strengths of distortion components
accurately even if the separation between them is very small, as opposed to transient
analysis for example. The disadvantage is of course that if two of the mix frequencies
coincide, the results are not merged together and presented (though this could presumably
be done as a postprocessing step). Currently, the interested user should keep track of the
mix frequencies himself or herself and add the distortions at coinciding mix frequencies
together should it be necessary.
Only a subset of the ngspice nonlinear device models supports distortion analysis. These
are
• Diodes (DIO),
• BJT,
General form:
. noise v ( output <, ref >) src ( dec | lin | oct ) pts fstart fstop
+ < pts_per_summary >
Examples:
The .noise line does a noise analysis of the circuit. output is the node at which the total
output noise is desired; if ref is specified, then the noise voltage v(output) - v(ref) is
calculated. By default, ref is assumed to be ground. src is the name of an independent
source to which input noise is referred. pts, fstart and fstop are .ac type parameters
that specify the frequency range over which plots are desired. pts_per_summary is an
optional integer; if specified, the noise contributions of each noise generator is produced
every pts_per_summary frequency points. The .noise control line produces two plots,
which can selected by setplot command:
√ √
• one for the Voltage or Current Noise Spectral Density (in V / Hz or A/ Hz respective
the input is a voltage or current source) curves (e.g. after setplot noise1). There
are two vectors over frequency:
– √
onoise_spectrum: This is the output noise voltage or current divided by
Hz.
– inoise_spectrum: This the equivalent input noise = output noise divided by
the gain of the circuit.
• one for the Total Integrated Noise (in V or A) over the specified frequency range
(e.g. after setplot noise2). There are two vectors which are in reality scalars:
– onoise_total: This is the output noise voltage over the specified frequency
range
– inoise_total: This the equivalent input noise over the specified frequency
range = output noise divided by the gain of the circuit.
The units of all result vectors can be changed by using control variable sqrnoise:
• set sqrnoise: will deliver results in squared form, means the unit is V 2/Hz or
A2/Hz . This value refers more to the convenient Power Spectral Density.
Default setting of ngspice is unset sqrnoise, which delivers Voltage or Current Noise
Spectral Density. This is more practical from designers point of view.
15.3. ANALYSES 287
General form:
. op
Compute the DC operating point of the circuit with inductors shorted and capacitors
opened.
A DC solution can be difficult to find for some circuits, including those with floating nodes
or active devices that are non-conducting. After an attempt at an initial DC solution,
ngspice uses the following convergence aids, in order, to try to obtain a DC solution:
1. gmin stepping (gminsteps option). Inserts small conductances across active devices.
• gminsteps = 0: No gmin
Examples:
. pz 1 0 3 0 cur pol
. pz 2 3 5 0 vol zer
. pz 4 1 4 1 cur pz
cur stands for a transfer function of the type (output voltage)/(input current) while vol
stands for a transfer function of the type (output voltage)/(input voltage). pol stands
for pole analysis only, zer for zero analysis only and pz for both. This feature is provided
mainly because if there is a non-convergence in finding poles or zeros, then, at least the
other can be found. Finally, node1 and node2 are the two input nodes and node3 and
node4 are the two output nodes. Thus, there is complete freedom regarding the output
and input ports and the type of transfer function.
In interactive mode, the command syntax is the same except that the first field is pz
instead of .pz. To print the results, one should use the command print all.
. SENS OUTVAR
. SENS OUTVAR AC DEC ND FSTART FSTOP
. SENS OUTVAR AC OCT NO FSTART FSTOP
. SENS OUTVAR AC LIN NP FSTART FSTOP
Examples:
. SENS V (1 , OUT )
. SENS V ( OUT ) AC DEC 10 100 100 k
. SENS I ( VTEST )
The sensitivity of OUTVAR to all non-zero device parameters is calculated when the
SENS analysis is specified. OUTVAR is a circuit variable (node voltage or voltage-source
branch current). The first form calculates sensitivity of the DC operating-point value
of OUTVAR. The second form calculates sensitivity of the AC values of OUTVAR. The
15.3. ANALYSES 289
parameters listed for AC sensitivity are the same as in an AC analysis (see .AC above).
The output values are in dimensions of change in output per unit change of input (as
opposed to percent change in output or per percent change of input).
. tf outvar insrc
Examples:
. tf v (5 , 3) VIN
. tf i ( VLOAD ) VIN
The .tf line defines the small-signal output and input for the dc small-signal analysis.
outvar is the small signal output variable and insrc is the small-signal input source. If
this line is included, ngspice computes the dc small-signal value of the transfer function
(output/input), input resistance, and output resistance. For the first example, ngspice
would compute the ratio of V(5, 3) to VIN, the small-signal input resistance at VIN, and
the small signal output resistance measured across nodes 5 and 3.
. tran tstep tstop < tstart < tmax > > <uic >
Examples:
. tran 1 ns 100 ns
. tran 1 ns 1000 ns 500 ns
. tran 10 ns 1 us
tstep is the printing or plotting increment for line-printer output. For use with the
post-processor, tstep is the suggested computing increment. tstop is the final time, and
tstart is the initial time. If tstart is omitted, it is assumed to be zero. The transient
analysis always begins at time zero. In the interval [zero, tstart), the circuit is analyzed
(to reach a steady state), but no outputs are stored. In the interval [tstart, tstop], the
circuit is analyzed and outputs are stored. tmax is the maximum stepsize that ngspice
uses; for default, the program chooses either tstep or (tstop-tstart)/50.0, whichever is
smaller. tmax is useful when one wishes to guarantee a computing interval that is smaller
than the printer increment, tstep.
An initial transient operating point at time zero is calculated according to the following
procedure: all independent voltages and currents are applied with their time zero values,
290 CHAPTER 15. ANALYSES AND OUTPUT CONTROL (BATCH MODE)
all capacitances are opened, inductances are shorted, the non linear device equations are
solved iteratively.
uic (use initial conditions) is an optional keyword that indicates that the user does not
want ngspice to solve for the quiescent operating point before beginning the transient
analysis. If this keyword is specified, ngspice uses the values specified using IC=... on the
various elements as the initial transient condition and proceeds with the analysis. If the
.ic control line has been specified (see 15.2.2), then the node voltages on the .ic line are
used to compute the initial conditions for the devices. IC=... will take precedence over
the values given in the .ic control line. If neither IC=... nor the .ic control line is given
for a specific node, node voltage zero is assumed.
Look at the description on the .ic control line (15.2.2) for its interpretation when uic is
not specified.
In contrast to the analysis types described above, the transient noise simulation (noise
current or voltage versus time) is not implemented as a dot command, but is integrated
with the independent voltage source vsrc (isrc not yet available) (see 4.1.7) and used in
combination with the .tran transient analysis (15.3.9).
Transient noise analysis deals with noise currents or voltages added to your circuits as a
time dependent signal of randomly generated voltage excursion on top of a fixed dc voltage.
The sequence of voltage values has random amplitude, but equidistant time intervals,
selectable by the user (parameter NT). The resulting voltage waveform is differentiable
and thus does not require any modifications of the matrix solving algorithms.
White noise is generated by the ngspice random number generator, applying the Box-
Muller transform. Values are generated on the fly, each time when a breakpoint is hit.
The 1/f noise is generated with an algorithm provided by N. J. Kasdin (‘Discrete sim-
ulation of colored noise and stochastic processes and 1/f a power law noise generation’,
Proceedings of the IEEE, Volume 83, Issue 5, May 1995 Page(s):802–827). The noise
sequence (one for each voltage/current source with 1/f selected) is generated upon start
up of the simulator and stored for later use. The number of points is determined by the
total simulation time divided by NT, rounded up the the nearest power of 2. Each time a
breakpoint (n ⋆ N T , relevant to the noise signal) is hit, the next value is retrieved from
the sequence.
If you want a random, but reproducible sequence, you may select a seed value for the
random number generator by adding
setseed nn
to the spinit or .spiceinit file, nn being a positive integer number.
The transient noise analysis will allow the simulation of the three most important noise
sources. Thermal noise is described by the Gaussian white noise. Flicker noise (pink noise
or 1 over f noise) with an exponent between 0 and 2 is provided as well. Shot noise is
dependent on the current flowing through a device and may be simulated by applying a
non-linear source as demonstrated in the following example:
15.3. ANALYSES 291
Example:
. tran 1 n 20 u
. control
run
plot ( -1)* i ( vdev )
. endc
. end
The selection of the delta time step (NT) is worth discussing. Gaussian white noise has un-
limited bandwidth and thus unlimited energy content. This is unrealistic. The bandwidth
of real noise is limited, but it is still called ‘White’ if it is the same level throughout the
frequency range of interest, e.g. the bandwidth of your system. Thus you may select NT
to be a factor of 10 smaller than the frequency limit of your circuit. A thorough analysis
is still needed to clarify the appropriate factor. The transient method is probably most
suited to circuits including switches, which are not amenable to the small signal .NOISE
analysis (Chapt. 15.3.4).
There is a price you have to pay for transient noise analysis: the number of required time
steps, and thus the simulation time, increases.
In addition to white and 1/f noise the independent voltage and current sources offer
a random telegraph signal (RTS) noise source, also known as burst noise or popcorn
noise, again for transient analysis. For each voltage (current) source offering RTS noise
an individual noise amplitude is required for input, as well as a mean capture time and a
mean emission time. The amplitude resembles the influence of a single trap on the current
or voltage. The capture and emission times emulate the filling and emptying of the trap,
typically following a Poisson process. They are generated from an random exponential
distribution with respective mean values given by the user. To simulate an ensemble of
traps, you may combine several current or voltage sources with different parameters.
292 CHAPTER 15. ANALYSES AND OUTPUT CONTROL (BATCH MODE)
All three sources (white, 1/f, and RTS) may be combined in a single command line.
RTS noise example:
* voltage source
VRTS2 13 12 DC 0 trnoise (0 0 0 0 5 m 18 u 30 u )
VRTS3 11 0 DC 0 trnoise (0 0 0 0 10 m 20 u 40 u )
VALL 12 11 DC 0 trnoise (1 m 1 u 1.0 0.1 m 15 m 22 u 50 u )
* current source
IRTS2 10 0 DC 0 trnoise (0 0 0 0 5 m 18 u 30 u )
IRTS3 10 0 DC 0 trnoise (0 0 0 0 10 m 20 u 40 u )
IALL 10 0 DC 0 trnoise (1 m 1 u 1.0 0.1 m 15 m 22 u 50 u )
R10 10 0 1
* sample points
. tran 1 u 500 u
. control
run
plot v (13) v (21)
plot v (10) v (9)
. endc
. end
Some details on RTS noise modeling are available in a recent article [20], available here.
This transient noise feature is still experimental.
The following questions (among others) are to be solved:
General form:
. pss gfreq tstab oscnob psspoints harms sciter steadycoeff <uic >
Examples:
tstab is stabilization time before the shooting begin to search for the PSS. It has to be
noticed that this parameter heavily influence the possibility to reach the PSS. Thus is a
good practice to ensure a circuit to have a right tstab, e.g. performing a separate TRAN
analysis before to run PSS analysis.
oscnob is the node or branch where the oscillation dynamic is expected. PSS analysis
will give a brief report of harmonic content at this node or branch.
steady_coeff is the weighting coefficient for calculating the Global Convergence Error
(GCE), which is the reference value in order to infer is convergence is reached. The lower
steady_coeff is set, the higher the accuracy of predicted frequency can be reached but
at longer analysis time and sciter number. Default is 1e-3.
uic (use initial conditions) is an optional keyword that indicates that the user does not
want ngspice to solve for the quiescent operating point before beginning the transient
analysis. If this keyword is specified, ngspice uses the values specified using IC=... on
the various elements as the initial transient condition and proceeds with the analysis. If
the .ic control line has been specified, then the node voltages on the .ic line are used to
compute the initial conditions for the devices. Look at the description on the .ic control
line for its interpretation when uic is not specified.
294 CHAPTER 15. ANALYSES AND OUTPUT CONTROL (BATCH MODE)
15.4.1 .meas(ure)
The .meas or .measure statement (and its equivalent meas command, see Chapt.
17.5.43) are used to analyze the output data of a tran, ac, or dc simulation. The command
is executed immediately after the simulation has finished.
* input file
...
. tran 1 ns 1000 ns
...
** * ******************************
. control
run
write outputfile data
. endc
** * ******************************
. end
analyze a spectrum from the spec or fft commands is only available when executed in a
meas command, see 17.5.43.
result will be a vector containing the result of the measurement. trig_variable,
targ_variable, and out_variable are vectors stemming from the simulation, e.g. a
voltage vector v(out).
VAL=val expects a real number val. It may be as well a parameter delimited by ” or {}
expanding to a real number.
TD=td and AT=time expect a time value if measure type is tran. For ac and sp, AT
will be a frequency value, TD is ignored. For dc analysis, AT is a voltage (or current), TD
is ignored as well.
CROSS=# requires an integer number #. CROSS=LAST is possible as well. The same is
expected by RISE and FALL.
Frequency and time values may start at 0 and extend to positive real numbers. Voltage
(or current) inputs for the independent (scale) axis in a dc analysis may start or end at
arbitrary real valued numbers.
Please note that not all of the .measure commands have been implemented.
15.4.4 Input
In the following lines you will get some explanation on the .measure commands. A
simple simulation file with two sines of different frequencies may serve as an example.
The transient simulation delivers time as the independent variable and two voltages as
output (dependent variables).
Input file:
After displaying the general syntax of the .measure statement, some examples are posted,
referring to the input file given above.
296 CHAPTER 15. ANALYSES AND OUTPUT CONTROL (BATCH MODE)
Measure statement example (for use in the input file given above):
.measure tran tdiff TRIG v(1) VAL=0.5 RISE=1 TARG v(1) VAL=0.5 RISE=2
measures the time difference between v(1) reaching 0.5 V for the first time on its first
rising slope (TRIG) versus reaching 0.5 V again on its second rising slope (TARG), i.e.
it measures the signal period.
Output:
tdiff = 1.000000e-003 targ= 1.083343e-003 trig= 8.334295e-005
Measure statement example:
.measure tran tdiff TRIG v(1) VAL=0.5 RISE=1 TARG v(1) VAL=0.5 RISE=3
measures the time difference between v(1) reaching 0.5 V for the first time on its rising
slope versus reaching 0.5 V on its rising slope for the third time (i.e. two periods).
Measure statement:
.measure tran tdiff TRIG v(1) VAL=0.5 RISE=1 TARG v(1) VAL=0.5 FALL=1
measures the time difference between v(1) reaching 0.5V for the first time on its rising
slope versus reaching 0.5 V on its first falling slope.
Measure statement:
.measure tran tdiff TRIG v(1) VAL=0 FALL=3 TARG v(2) VAL=0 FALL=3
measures the time difference between v(1) reaching 0V its third falling slope versus v(2)
reaching 0 V on its third falling slope.
Measure statement:
.measure tran tdiff TRIG v(1) VAL=-0.6 CROSS=1 TARG v(2) VAL=-0.8 CROSS=1
measures the time difference between v(1) crossing -0.6 V for the first time (any slope)
versus v(2) crossing -0.8 V for the first time (any slope).
15.4. MEASUREMENTS AFTER AC, DC AND TRANSIENT ANALYSIS 297
Measure statement:
.measure tran tdiff TRIG AT=1m TARG v(2) VAL=-0.8 CROSS=3
measures the time difference between the time point 1ms versus the time when v(2) crosses
-0.8 V for the third time (any slope).
The FIND and WHEN functions allow measuring any dependent or independent time, fre-
quency, or dc parameter, when two signals cross each other or a signal crosses a given
value. Measurements start after a delay TD and may be restricted to a range between
FROM and TO.
General form 2:
Measure statement:
.measure tran teval WHEN v(2)=0.7 CROSS=LAST
measures the time point when v(2) crosses 0.7 V for the last time (any slope).
General form 3:
Measure statement:
.measure tran teval WHEN v(2)=v(1) RISE=LAST
measures the time point when v(2) and v(1) are equal, v(2) rising for the last time.
General form 4:
Measure statement:
.measure tran yeval FIND v(2) WHEN v(1)=-0.4 FALL=LAST
returns the dependent (y) variable drawn from v(2) at the time point when v(1) equals a
value of -0.4, v(1) falling for the last time.
298 CHAPTER 15. ANALYSES AND OUTPUT CONTROL (BATCH MODE)
General form 5:
Measure statement:
.measure tran yeval FIND v(2) WHEN v(1)=v(3) FALL=2
returns the dependent (y) variable drawn from v(2) at the time point when v(1) crosses
v(3), v(1) falling for the second time.
General form 6:
Measure statement:
.measure tran yeval FIND v(2) AT=2m
returns the dependent (y) variable drawn from v(2) at the time point 2 ms (given by
AT=time).
15.4.7 AVG|MIN|MAX|PP|RMS|MIN_AT|MAX_AT
General form 7:
Measure statements:
.measure tran ymax MAX v(2) from=2m to=3m
returns the maximum value of v(2) inside the time interval between 2 ms and 3 ms.
.measure tran tymax MAX_AT v(2) from=2m to=3m
returns the time point of the maximum value of v(2) inside the time interval between 2
ms and 3 ms.
.measure tran ypp PP v(1) from=2m to=4m
returns the peak to peak value of v(1) inside the time interval between 2 ms and 4 ms.
.measure tran yrms RMS v(1) from=2m to=4m
returns the root mean square value of v(1) inside the time interval between 2 ms and 4
ms.
.measure tran yavg AVG v(1) from=2m to=4m
returns the average value of v(1) inside the time interval between 2 ms and 4 ms.
15.4. MEASUREMENTS AFTER AC, DC AND TRANSIENT ANALYSIS 299
15.4.8 Integ
General form 8:
Measure statement:
.measure tran yint INTEG v(2) from=2m to=3m
returns the area under v(2) inside the time interval between 2 ms and 3 ms.
15.4.9 param
General form 9:
Measure statement:
.param fval=5
.measure tran yadd param=’fval + 7’
will evaluate the given expression fval + 7 and return the value 12.
’Expression’ is evaluated according to the rules given in Chapt. 2.9.5 during start up
of ngspice. It may contain parameters defined with the .param statement. It may also
contain parameters resulting from preceding .meas statements.
.param vout_diff=50u
...
.measure tran tdiff TRIG AT=1m TARG v(2) VAL=-0.8 CROSS=3
.meas tran bw_chk param=’(tdiff < vout_diff) ? 1 : 0’
will evaluate the given ternary function and return the value 1 in bw_chk, if tdiff mea-
sured is smaller than parameter vout_diff.
The expression may not contain vectors like v(10), e.g. anything resulting directly from
a simulation. This may be handled with the following .meas command option.
15.4.10 par(’expression’ )
The par(’expression’) option (15.6.6) allows the use of algebraic expressions on the
.measure lines. Every out_variable may be replaced by par(’expression’) using the gen-
eral forms 1. . . 9 described above. Internally par(’expression’) is substituted by a vector
according to the rules of the B source (Chapt. 5.1). A typical example of the general
form is shown below:
300 CHAPTER 15. ANALYSES AND OUTPUT CONTROL (BATCH MODE)
returns the product of the two voltages at time point 2.3 ms.
Note that a B-source, and therefore the par(’...’) feature, operates on values of type
complex in AC analysis mode.
15.4.11 Deriv
General form:
Some other examples, also showing the use of parameters, are given below. Corresponding
demonstration input files are distributed with ngspice in folder /examples/measure.
15.5. SAFE OPERATING AREA (SOA) WARNING MESSAGES 301
Other examples:
specified by model parameters. All these parameters are positive with default value of
infinity.
The check is executed after Newton-Raphson iteration is finished i.e. in transient analysis
in each time step. The user can specify an additional .option maxwarns (default: 5) to
limit the count of messages.
The output goes on default to stdout or alternatively to a file specified by command line
option --soa-log=filename.
The following commands .print (15.6.2), .plot (15.6.3) and .four (15.6.4) are valid
only if ngspice is started in batch mode (see 16.4.1), whereas .save and the equivalent
.probe are aknowledged in all operating modes.
If you start ngspice in batch mode using the -b command line option, the outputs of
.print, .plot, and .four are printed to the console output. You may use the output
redirection of your shell to direct this printout into a file (not available with MS Windows
GUI). As an alternative, you may extend the ngspice command by specifying an output
file:
If you however add the command line option -r to create a rawfile, .print and .plot
are ignored. If you want to involve the graphics plot output of ngspice, use the control
mode (16.4.3) instead of the -b batch mode option.
General form:
Examples:
The vectors listed on the .SAVE line are recorded in the rawfile for use later with ngspice.
The standard vector names are accepted. Node voltages may be saved by giving the
nodename or v(nodename). Currents through an independent voltage source are given by
i(sourcename) or sourcename#branch. Internal device data are accepted as @dev[param].
If no .SAVE line is given, then the default set of vectors is saved (node voltages and voltage
source branch currents). If .SAVE lines are given, only those vectors specified are saved.
For more discussion on internal device data, e.g. @m1[id], see Appendix, Chapt. 31.1. If
you want to save internal data in addition to the default vector set, add the parameter
all to the additional vectors to be saved. If the command .save vm(out) is given, and
you store the data in a rawfile, only the original data v(out) are stored. The request for
storing the magnitude is ignored, because this may be added later during rawfile data
evaluation with ngspice. See also the section on the interactive command interpreter
(Chapt. 17.5) for information on how to use the rawfile.
304 CHAPTER 15. ANALYSES AND OUTPUT CONTROL (BATCH MODE)
General form:
Examples:
The .print line defines the contents of a tabular listing of one to eight output variables.
prtype is the type of the analysis (DC, AC, TRAN, NOISE, or DISTO) for which the specified
outputs are desired. The form for voltage or current output variables is the same as given
in the previous section for the print command; Spice2 restricts the output variable to
the following forms (though this restriction is not enforced by ngspice):
V(N1<,N2>) specifies the voltage difference between nodes N1 and
N2. If N2 (and the preceding comma) is omitted,
ground (0) is assumed. See the print command in the
previous section for more details. For compatibility
with SPICE2, the following five additional values can
be accessed for the ac analysis by replacing the ‘V’ in
V(N1,N2) with:
VR Real part
VI Imaginary part
VM Magnitude
VP Phase
VDB 20log10(magnitude)
I(VXXXXXXX) specifies the current flowing in the independent voltage
source named VXXXXXXX. Positive current flows
from the positive node, through the source, to the
negative node. (Not yet implemented: For the ac
analysis, the corresponding replacements for the letter
I may be made in the same way as described for
voltage outputs.)
Output variables for the noise and distortion analyses have a different general form from
that of the other analyses. There is no limit on the number of .print lines for each type
of analysis. The par(’expression’) option (15.6.6) allows the use of algebraic expressions
in the .print lines. .width (15.6.7) selects the maximum number of characters per line.
General form:
. plot pltype ov1 <( plo1 , phi1 ) > < ov2 <( plo2 , phi2 ) > ... ov8 >
Examples:
The .plot line defines the contents of one plot of from one to eight output variables.
pltype is the type of analysis (DC, AC, TRAN, NOISE, or DISTO) for which the specified
outputs are desired. The syntax for the ovi is identical to that for the .print line and
for the plot command in the interactive mode.
The overlap of two or more traces on any plot is indicated by the letter ‘X’. When more
than one output variable appears on the same plot, the first variable specified is printed
as well as plotted. If a printout of all variables is desired, then a companion .print line
should be included. There is no limit on the number of .plot lines specified for each type
of analysis. The par(’expression’) option (15.6.6) allows the use of algebraic expressions
in the .plot lines.
General form:
Examples:
The .four (or Fourier) line controls whether ngspice performs a Fourier analysis as a
part of the transient analysis. freq is the fundamental frequency, and ov1 is the desired
vector to be analyzed. The Fourier analysis is performed over the interval <TSTOP-period,
TSTOP>, where TSTOP is the final time specified for the transient analysis, and period is
one period of the fundamental frequency. The dc component and the first nine harmonics
are determined. For maximum accuracy, TMAX (see the .tran line) should be set to
period/100.0 (or less for very high-Q circuits). The par(’expression’) option (15.6.6)
allows the use of algebraic expressions in the .four lines.
306 CHAPTER 15. ANALYSES AND OUTPUT CONTROL (BATCH MODE)
Examples:
par ( ’ expression ’)
output = par ( ’ expression ’) $ not in . measure ac
Examples:
With the output lines .four, .plot, .print, .save and in .measure evaluation, it
is possible to add algebraic expressions for output, in addition to vectors. All of these
output lines accept par(’expression’), where expression is any expression valid for a B
source (see Chapt. 5.1). Thus expression may contain predefined functions, numerical val-
ues, constants, simulator output like v(n1) or i(vdb), parameters predefined by a .param
statement, and the variables hertz, temper, and time. Note that a B-source, and there-
fore the par(’...’) feature, operates on values of type complex in AC analysis mode.
Internally the expression is replaced by a generated voltage node that is the output of a B
source, one node, and the B source implementing par(’...’). Several par(’...’) are allowed
in each line, up to 99 per input file. The internal nodes are named pa_00 to pa_99. An
error will occur if the input file contains any of these reserved node names.
In .four, .plot, .print, .save, but not in .measure, an alternative syntax
output=par(’expression’) is possible. par(’expression’) may be used as described above.
output is the name of the new node to replace the expression. So output has to be unique
and a valid node name.
The syntax of output=par(expression) is strict: no spaces are allowed between par and
(’or between ( and ’. Also,(’ and ’) both are required. There is not much error
checking on your input, so if there is a typo, for example, an error may pop up at an
unexpected place.
15.7. MEASURING CURRENT THROUGH DEVICE TERMINALS 307
15.6.7 .width
Set the width of a print-out or plot with the following card:
.with out = 256
Parameter out yields the maximum number of characters plotted in a row, if printing in
columns or an ASCII-plot is selected.
M only MOSFET models MOS1 to MOS9 are included so far. Devices in subcircuits are
supported as well. Be careful when choosing this option in larger circuits, because 1 to 4
additional output vectors are created per device and this may consume lots of memory.
Chapter 16
Starting ngspice
16.1 Introduction
Ngspice consists of the simulator and a front-end for data analysis and plotting. Input to
the simulator is a netlist file, including commands for circuit analysis and output control.
Interactive ngspice can plot data from a simulation on a PC or a workstation display.
Ngspice on Linux (and OSs like Cygwin, BCD, Solaris ...) uses the X Window System for
plotting (see Chapt. 18.3) if the environment variable DISPLAY is available. Otherwise,
a console mode (non-graphical) interface is used. If you are using X on a workstation,
the DISPLAY variable should already be set; if you want to display graphics on a system
different from the one you are running ngspice or ngutmeg on, DISPLAY should be of the
form machine:0.0. See the appropriate documentation on the X Window System for more
details.
The MS Windows GUI version of ngspice has a native graphics interface (see Chapt.
18.1).
The front-end may be run as a separate ‘stand-alone’ program under the name ngnutmeg.
ngnutmeg is a subset of ngspice dedicated to data evaluation, still optionally compilable
(Linux, Mingw) for historical reasons. Ngnutmeg will read in the ‘raw’ data output file
created by ngspice -r or by the write command during an interactive ngspice session.
309
310 CHAPTER 16. STARTING NGSPICE
You need to have Git installed, which is available for all three OSs. The whole source
tree is then available in <current directory>/ngspice. Compilation and local installation
is again described in INSTALL (or Chapt. 32). If you later want to update your files
and download the recent changes from SourceForge into your local repository, cd into the
ngspice directory and just type
git pull
git pull will not overwrite modified files in your working directory. To drop your local
changes first, you can run
To learn more about git, which can be both powerful and difficult to master, please consult
http://git-scm.com/, especially: http://git-scm.com/documentation, which has pointers
to documentation and tutorials.
Command Synopsis:
Command Synopsis:
Further arguments to ngspice are taken to be ngspice input files, which are read and
saved (if running in batch mode then they are run immediately). Ngspice accepts Spice3
(and also most Spice2) input files, and outputs ASCII plots, Fourier analyses, and node
printouts as specified in .plot, .four, and .print cards. If an out parameter is given on
a .width card (15.6.7), the effect is the same as set width = .... Since ngspice ASCII plots
do not use multiple ranges, however, if vectors together on a .plot card have different
ranges they do not provide as much information as they do in a scalable graphics plot.
For ngnutmeg, further arguments are taken to be data files in binary or ASCII raw file
format (generated with -r in batch mode or the write (see 17.5.96) command) that are
loaded into ngnutmeg. If the file is in binary format, it may be only partially completed
(useful for examining output before the simulation is finished). One file may contain any
number of data sets from different analyses.
The commands within the .control section are executed in the order they are listed and
only after the circuit has been read in and parsed. If you want to have a command being
executed before circuit parsing, you may use the prefix pre_ (17.5.50) to the command.
A warning is due however: If your circuit file contains such a control section (.control ...
.endc), you should not start ngspice in batch mode (with -b as parameter). The outcome
may be unpredictable!
if $ ? sharedmode
unset interactive
unset moremode
else
set interactive
set x11lineararcs
end
end
unset __flag
spinit contains a script, made of commands from Chapt. 17.5, that is run upon start up
of ngspice. Aliases (name equivalences) can be set. The asterisk ‘*’ comments out a line.
16.6. USER DEFINED CONFIGURATION FILE .SPICEINIT 315
If used by ngspice, spinit will then load the XSPICE code models from a path relative to
the current directory where the ngspice executable resides. You may also define absolute
paths.
If the standard path for the libraries (see standard spinit above or /usr/local/lib/spice
under CYGWIN and Linux) is not adequate, you can add the ./configure options --prefix=/usr
--libdir=/usr/lib64 to set the codemodel search path to /usr/lib64/spice. Besides
the standard lib only lib64 is acknowledged.
Special care has to be taken when using the ngspice shared library. If you use ngspice.dll
under Windows OS, the standard is to use relative paths for the code models as shown
above. However, the path is relative to the calling program, not to the dll. This is fine
when ngspice.dll and the calling program reside in the same directory. If ngspice.dll is
placed in a different directory, please check Chapt. 32.2.
The Linux shared library ... t.b.d.
SPICE_ASCIIRAWFILE default: 0
Format of the rawfile. 0 for binary, and 1 for ascii.
NGSPICE_MEAS_PRECISION default: 5
Sets the number of digits if output values are printed by the meas(ure) command.
vectors and many time steps to be stored. Issuing the save <nodes> command will help
to reduce memory requirements by saving only the data defined by the command. You
may also choose option INTERP (15.1.4) to reduce memory usage.
16.10.1 Introduction
Today’s computers typically come with CPUs having more than one core. It will thus be
useful to enhance ngspice to make use of such multi-core processors.
Using circuits containing mostly transistors and e.g. the BSIM3 model, around 2/3 of the
CPU time is spent in evaluating the model equations (e.g. in the BSIM3Load() function).
The same happens with other advanced transistor models. Thus, such functions should be
parallelized, if possible. Solving the matrix takes about 10% to 50% of the CPU time, so
parallel processing in the matrix solver is sometimes of secondary interest only! Further,
such paralellization is difficult to achieve with our Sparse Matrix and KLU solvers.
Another alternative is using CUSPICE, that is ngspice (current version 27) designed for
running massively parallel on NVIDIA GPUs. CUDA enhancements to C code are applied.
318 CHAPTER 16. STARTING NGSPICE
For LINUX, please see the user guide. For MS Windows, an executable is available at the
ngspice download pages.
16.10.2 Internals
A publication [1] has described a way to exactly do that using OpenMP, which is available
on many platforms and is easy to use, especially if you want to perform parallel processing
of a for-loop.
To explain the implemented approach BSIM3 version 3.3.0 model was chosen, located in
the BSIM3 directory, as the first example. The BSIM3load() function in b3ld.c contains
two nested for-loops using linked lists (models and instances, e.g. individual transistors).
Unfortunately OpenMP requires a loop with an integer index. So in file B3set.c an
array is defined, filled with pointers to all instances of BSIM3 and stored in model-
>BSIM3InstanceArray.
BSIM3load() is now a wrapper function, calling the for-loop, which runs through functions
BSIM3LoadOMP(), once per instance. Inside BSIM3LoadOMP() the model equations are
calculated.
Typically it is necessary to use synchronization constructs such as mutexes when multiple
threads write to a common memory location. To avoid the performance degradation of
such synchronization, temporary per-thread memory locations are used within the for loop
of the BSIM3LoadOMP() function as defined in bsim3def.h. After all threads complete
the for-loop, the update to the matrix is done in an extra function BSIM3LoadRhsMat()
in the main thread.
Then the thread programming needed is only a single line!!
#pragma omp parallel for
introducing the for-loop over the device instances.
This of course is made possible only thanks to the OpenMP guys and the clever trick on
no synchronization introduced by the above cited authors.
The time-measuring function getrusage() used with Linux or Cygwin to determine the
CPU time usage (with the rusage option enabled) counts tics from every core, adds them
up, and thus reports a CPU time value enlarged by a factor of 8 if 8 threads have been
chosen. So now ngspice is forced to use ftime for time measuring if OpenMP is selected.
evaluation is parallelized by OpenMP. The time for doing this becomes negligible with
8 or more threads. Allowing more than 8 threads (using the 8 physical cores) does not
yield much improvement, even leads to a slight increase of simulation time, because the
code is not optimized for hyperthreading.
16.10.4 Usage
To state it clearly: OpenMP is installed inside the model equations of a particular model.
It is available in BSIM3 versions 3.3.0 and 3.2.4, but not in any other BSIM3 model,
in BSIM4 versions 4.5, 4.6.5, 4.7 or 4.8, but not in any other BSIM4 model, and in
B4SOI, version 4.4, not in any other SOI model. Older parameter files of version 4.6.x
(x any number up to 5) are accepted, you have to check for compatibility.
Under Linux you may run
./autogen.sh
./configure ... --enable-openmp
make install
The same has been tested under MS Windows with CYGWIN and MINGW as well
and delivers similar results.
Under MS Windows with Visual Studio Professional the preprocessor flag USE_OMP,
and the /openmp flag in Visual Studio are enabled by default. Visual Studio 2015 and
later offer OpenMP support inherently.
The number of threads has to be set manually by placing
set num_threads=4
into spinit or .spiceinit or in the control section of the SPICE input file. If OpenMP is
enabled, but num_threads not set, a default value num_threads=2 is set internally.
If you simulate a circuit, please keep in mind to select BSIM3 (levels 8, 49) version 3.2.4 or
3.3.0 (11.2.10), by placing this version number into your parameter files, BSIM4 (levels 14,
54) version 4.5, 4.6.5, 4.7 or 4.8 (11.2.11), or B4SOI (levels 10, 58) version 4.4 (11.2.14).
All other transistor models run as usual (without multithreading support).
If you run ./configure without --enable-openmp (or without USE_OMP preprocessor flag
under MS Windows), you will get only the standard, not paralleled BSIM3 and BSIM4
320 CHAPTER 16. STARTING NGSPICE
models, as has been available from Berkeley. If OpenMP is selected and the number
of threads set to 1, there will be only a very slight CPU time disadvantage (typ. 3%)
compared to the old, non OpenMP build.
16.10.5 Literature
[1] R.K. Perng, T.-H. Weng, and K.-C. Li: "On Performance Enhancement of Circuit
Simulation Using Multithreaded Techniques", IEEE International Conference on Compu-
tational Science and Engineering, 2009, pp. 158-165
Under MS Windows you will need to compile ngspice as a console application (see Chapt.
32.2.4) for this server mode usage.
Example input file:
test -s
v1 1 0 1
r1 1 0 2 k
. options filetype = ascii
. save i ( v1 )
. dc v1 -1 1 0.5
. end
ngspice -s
you may type in the above circuit line by line (not to forget the first line, which is a title
and will be ignored). If you close your input with ctrl Z, and return, you will get the
following output (this is valid for MINGW only) on the console, like a raw file:
Circuit: test -s
Title: test -s
Date: Sun Jan 15 18:57:13 2012
Plotname: DC transfer characteristic
Flags: real
No. Variables: 2
No. Points: 0
Variables:
No. of Data Columns : 2
0 v(v-sweep) voltage
1 i(v1) current
Values:
0 -1.000000000000000e+000
5.000000000000000e-004
1 -5.000000000000000e-001
2.500000000000000e-004
2 0.000000000000000e+000
0.000000000000000e+000
3 5.000000000000000e-001
-2.500000000000000e-004
4 1.000000000000000e+000
-5.000000000000000e-004
@@@ 122 5
The number 5 of the last line @@@ 122 5 shows the number of data points, which is
missing in the above line No. Points: 0 because at the time of writing to the console
it has not yet been available.
ctrl Z is not usable here in Linux, a patch to install ctrl D instead is being evaluated.
A program may write a set of ngspice commands (see 17.5) to the console. This output is
redirected to ngspice via ‘|’. ngspice called with the -p option immediately executes the
commands and then exits. In the following simple example cat reads the input file and
prints it content to the console, which is redirected to ngspice by a pipe, ngspice executes
the commands.
Under MS Windows you will need to compile ngspice as a console application (see Chapt.
32.2.4) for this pipe mode usage.
322 CHAPTER 16. STARTING NGSPICE
* Circuit . cir
V1 n0 0 SIN (0 10 1 kHz )
C1 n1 n0 3.3 nF
R1 0 n1 1 k
. end
The raw file pcir.raw will contain the final simulation results.
16.13. NGSPICE CONTROL VIA INPUT, OUTPUT FIFOS 323
rm input . fifo
rm output . fifo
exec 3 >& -
exec 4 >& -
The bash script listed above (tested under Linux and Cygwin)
- launches ngspice in pipe mode (-p) in another thread.
- writes some commands to the ngspice input
324 CHAPTER 16. STARTING NGSPICE
* Circuit . cir
V1 n0 0 SIN (0 10 1 kHz )
C1 n1 n0 3.3 nF
R1 0 n1 1 k
. end
16.14 Compatibility
ngspice is a direct derivative of spice3f5 from UC Berkeley and thus inherits all of the
commands available in its predecessor. Thanks to the open source policy of UCB (orig-
inal spice3 from 1994 is still available here), several commercial variants have sprung
off, either being more dedicated to IC design or more concentrating on simulating dis-
crete and board level electronics. None of the commercial and almost none of the freely
downloadable SPICE providers publishes the source code. All of them have proceeded
with the development, by adding functionality, or by adding a more dedicated user inter-
face. Some have kept the original SPICE syntax for their netlist description, others have
quickly changed some if not many of the commands, functions and procedures. Thus it
is difficult, if not impossible, to offer a simulator that acknowledges all of these netlist
dialects. ngspice includes some features that enhance compatibility that are included au-
tomatically. This selection may be controlled to some extend by setting the compatibility
mode. Others may be invoked by the user by small additions to the netlist input file.
Some of them are listed in this chapter, some will be integrated into ngspice at a later
stage, others will be added if they are reported by users.
set ngbehavior=ltpsa
set ngbehavior=ps
(without ’a’) will set PSPICE compatibility only for libraries which are added by a .in-
clude command. So you may keep your Spice3 compatible netlist, but including PSPICE
device models. The available compatibility flags are:
16.14. COMPATIBILITY 325
’s3’ will disable some of the advanced ngspice features. ’eg’ will enable EAGLE com-
patible voltage vector output.’mc’ is required when the command ’make check’ is to
be executed. Then all flags are reset, in addition the compatibility status output is sup-
pressed. Flags ’ps’ and ’hs’ are mutually exclusive.
The command ’unset ngbehavior’ will remove the variable ngbehavior, thus resetting
the compatibility mode to the default (no compat mode is set).
16.14.3 Devices
16.14.3.1 E Source with LAPLACE
see 5.2.5.
16.14.3.2 VSwitch
The VSwitch
S1 2 3 11 0 SW
.MODEL SW VSWITCH(VON=5V VOFF=0V RON=0.1 ROFF=100K)
may become
326 CHAPTER 16. STARTING NGSPICE
a1 %v(11) %gd(2 3) sw
.MODEL SW aswitch(cntl_off=0.0 cntl_on=5.0 r_off=1e5
+ r_on=0.1 log=TRUE)
16.14.4.1 .lib
The ngspice .lib command (see 2.8) requires two parameters, a file name followed by a
library name. If no library name is given, the line
.lib filename
should be replaced by
.inc filename
16.14.4.2 .step
Repeated analysis in ngspice if offered by a short script inside of a .control section (see
Chapt. 17.8.7) added to the input file. A simple application (multiple dc sweeps) is shown
below.
16.14. COMPATIBILITY 327
parameter sweep
* resistive divider , R1 swept from start_r to stop_r
* replaces . STEP R1 1 k 10 k 1 k
R1 1 2 1 k
R2 2 0 1 k
VDD 1 0 DC 1
. dc VDD 0 1 .1
. control
let start_r = 1 k
let stop_r = 10 k
let delta_r = 1 k
let r_act = start_r
* loop
while r_act le stop_r
alter r1 r_act
run
write dc - sweep . out v (2)
set appendwrite
let r_act = r_act + delta_r
end
plot dc1 . v (2) dc2 . v (2) dc3 . v (2) dc4 . v (2) dc5 . v (2)
+ dc6 . v (2) dc7 . v (2) dc8 . v (2) dc9 . v (2) dc10 . v (2)
. endc
. end
set ngbehavior=ps
or
set ngbehavior=psa
in spinit or .spiceinit, ngspice will translate all files that have been read into ngspice netlist
by the .include command (ps) or the complete netlist (psa) from PSPICE syntax to
ngspice. This feature allows reading of PSPICE (or TINA) compatible device libraries
(ps) that are often supplied by the semiconductor device manufacturers. Or you may
choose to use complete PSPICE simulation decks (psa). Some ngspice input files may
328 CHAPTER 16. STARTING NGSPICE
• replace
S1 D S DG GND SWN
.MODEL SWN VSWITCH(VON=0.55 VOFF=0.49
+ RON={1/(2*M*(W/LE)*(KPN/2)*10)} ROFF=1G)
by
as1 %vd(DG GND) % gd(D S) aswn
.model aswn aswitch(cntl_off=0.49 cntl_on=0.55
+ r_off=1G r_on={1/(2*M*(W/LE)*(KPN/2)*10)} log=TRUE)
• replace | by ||
In ps or psa mode, ngspice will treat all .lib entries like .include. There is no hierarchically
library handling. So for reading HSPICE compatible libraries, you definitely have to unset
the ps mode, e.g. by not adding set ngbehavior=ps or disabling it by
unset ngbehavior=ps
set ngbehavior=lt
or
set ngbehavior=lta
16.14. COMPATIBILITY 329
in spinit or .spiceinit, ngspice will translate all files that have been read into ngspice
netlist by the .include command (lt) or the complete netlist (lta) from LTSPICE syn-
tax to ngspice. This feature allows reading of LTSPICE compatible device libraries or
complete netlists.
Currently we offer only a subset of the documented or undocumented functions (uplim,
dnlim, uplim_tanh, dnlim_tanh). More user input is definitely required here!
This compatibility mode also adds a simple diode using the sidiode code model ( 12.2.30).
The diode model
d1 a k ds1
.model ds1 d(Roff=1000 Ron=0.7 Rrev=0.2 Vfwd=1
+ Vrev=10 Revepsilon=0.2 Epsilon=0.2 Ilimit=7 Revilimit=15)
ad1 a k ads1
.model ads1 sidiode(Roff=1000 Ron=0.7 Rrev=0.2 Vfwd=1
+ Vrev=10 Revepsilon=0.2 Epsilon=0.2 Ilimit=7 Revilimit=15)
set ngbehavior=ltps
or
set ngbehavior=ltpsa
in spinit or .spiceinit, ngspice will translate all files that have been read into ngspice netlist
by the .include command (ltps) or the complete netlist (ltpsa) 16.14.6, 16.14.5 from LT-
SPICE and PSPICE syntax to ngspice. This feature allows reading of LTSPICE and
PSPICE compatible device libraries or complete netlists.
set ngbehavior=ki
is set in .spiceinit (or plot line flag kicad is given 17.5.49), ngspice will place " around
this vector name. The mathematical operation ’division’ in the plot command will then
work only if spaces are placed around the division operator /.
330 CHAPTER 16. STARTING NGSPICE
set ngbehavior=spe
set ngbehavior=hs
is set in .spiceinit HSPICE compatibility mode is enabled. This mode allows to read
libraries with the .lib command in a recursive fashion, as is required by HSPICE com-
patible process development kits (PDKs) In addition the nf flag is enabled, as described
in 16.14.9 .
16.15 Tests
The ngspice distribution is accompanied by a suite of test input and output files, located
in the directory ngspice/tests. Originally this suite was meant to see if ngspice with all
models was made and installed properly. It is started by
$ make check
from within your compilation and development shell. A sequence of simulations is thus
started, its outputs compared to given output files by comparisons string by string. This
feature is momentarily used only to check for the BSIM3 model (11.2.10) and the XSPICE
extension (12). Several other input files located in directory ngspice/tests may serve as
light-weight examples for invoking devices and simple circuits.
Today’s very complex device models (BSIM4 (see 11.2.11), HiSIM (see 11.2.16) and others)
require a different strategy for verification. Under development for ngspice is the CMC
Regression test by Colin McAndrew, which accompanies every new model. These tests
cover a large range of different DC, AC and noise simulations with different geometry
ranges and operating conditions and are more meaningful the transient simulations with
their step size dependencies. A major advantage is the scalability of the diff comparisons,
which check for equality within a given tolerance. A set of Perl modules cares for input,
output and comparisons of the models. Currently BSIM3, BSIM4, BSIMSOI4, HiSIM,
16.16. TOOLS FOR DEBUGGING A CIRCUIT NETLIST 331
and HiSIM_HV models implement the new test. You may invoke it by running the
command given above or by
$ make -i check 2>&1 | tee results
-i will cause make to ignore any errors, and tee will provide console output as well as
printing to file ’results’. Be aware that under MS Windows you will need the console
binary (see 32.2.4) to run the CMC tests, and you have to have Perl installed!
Other tests have been developed, there are also some benchmark circuit compilations
available. Please have a look at our Tests and Quality Assurance web page.
If ngspice has trouble finding the operating point, setting some initial conditions by adding
.nodeset (15.2.1) or .ic (15.2.2) for critical nodes may help. The variation of some op
option parameters may help as well (see 15.1.2). If there are nodes without dc connection
to ground (e.g. two capacitors in series connection), finding the operating point will fail.
Here the option RSHUNT may be of help by adding are (typically large) resistor from
each node to ground. Convergence may be improved by the RSERIES option that add a
(typically small) resistor in series to each inductor.
Transient simulations are governed by another set of options (see 15.1.4). Careful variation
of the parameters, as described in the literature, may enable convergence in incritical
situations (not guaranteed, however).
If set in .spiceinit (or spice.rc), the command set debug will yield an analysis of each
command which is run from .spiceinit and .control.
The command set ngdebug, if set in .spiceinit (spice.rc) provides some additional warn-
ing messages. If ngspice has write access to the current directory, 3 or 4 files are saved to
that directory, showing the netlist at specific stages during parsing. Each file contain two
332 CHAPTER 16. STARTING NGSPICE
parts, the netlist without comment lines, followed by the same netlist including all com-
ment lines. debug-out.txt is available after pre-processing the netlist. debug-out2.txt
shows the netlist after parameter and subcircuit expansion. debug-out3.txt lists the
final netlist. debug-out-mc.txt is issued, when the netlist is reloaded after a reset or
mc_source command.
During a transient simulation a vector ’speedcheck’ is generated in the current tran plot.
The independent variable is the scale vector ’time’, the dependent variable is the wall clock
time with a resolution of about 100 ms. So you may monitor the simulation progress of a
(lengthy) transient simulation and detect critical (simulated) times where the simulation
may be slowed down.
16.16.4 miscellaneous
Debugging the equations of a B source are described in chapt. 5.4.
Compiling ngspice with the ./configure flag --enable-ftedebug or (for MS Visual Studio:
adding a preprocessor flag FTEDEBUG) will enable some additional warning messages.
Compiling ngspice with the ./configure flag --enable-stepdebug or (for MS Visual Stu-
dio: adding a preprocessor flag STEPDEBUG) yields a very powerful tool for analysing the
steps of a transient simulation. The amount of messages printed however is overwhelming
and may be interpreted by an insider only.
Interactive Interpreter
17.1 Introduction
The simulation flow in ngspice (input, simulation, output) may be controlled by dot
commands (see Chapt. 15 and 16.4.1) in batch mode. There is, however, a much more
powerful control scheme available in ngspice, traditionally coined ‘Interactive Interpreter’,
but being much more than just that. In fact there are several ways to use this feature,
truly interactively by typing commands to the input, but also running command sequences
as scripts or as part of your input deck in a quasi batch mode.
You may type in expressions, functions (17.2) or commands (17.5) into the input console
to elaborate on data already achieved from the interactive simulation session.
Sequences of commands, functions and control structures (17.6) may be assembled as a
script (17.8) into a file, and then activated by just typing the file name into the console
input of an interactive ngspice session.
Finally, and most useful, is to add a script to the input file, in addition the the netlist and
dot commands. This is achieved by enclosing the script into .control ... .endc (see
16.4.3, and 17.8.7 for an example). This feature enables a wealth of control options. You
may set internal (17.7) and other variables, start a simulation, evaluate the simulation
output, start a new simulation based on these data, and finally make use of many options
for outputting the data (graphically or into output files).
Historical note: The final releases of Berkeley Spice introduced a command shell and
scripting possibilities. The former releases were not interactive. The choice for the script-
ing language was an early version of ‘csh’, the C-shell, which was en vogue back then as an
improvement over the ubiquitous Bourne Shell. Berkeley Spice incorporated a modified
csh source code that, instead of invoking the unix ‘exec’ system call, executed internal
SPICE C subroutines. Apart from bug fixes, this is still how ngspice works.
The csh-like scripting language is active in .control sections. It works on ‘strings’, and
does string substitution of ‘environment’ variables. You see the csh at work in ngspice
with set foo = "bar"; set baz = "bar$foo", and in if, repeat, for, ... constructs.
However, ngspice processes mainly numerical data, and support for this was not avail-
able in the c-sh implementation. Therefore, Berkeley implemented an additional type of
variables, with different syntax, to access double and complex double vectors (possibly of
length 1). This new variable type is modified with let, and can be used without special
333
334 CHAPTER 17. INTERACTIVE INTERPRETER
syntax in places where a numerical expression is expected: let bar = 4 * 5; let zoo
= bar * 4 works. Unfortunately, occasionally one has to cross the boundary between the
numeric and the string domain. For this purpose the $& construct is available – it queries
a variable in the numerical let domain, and expands it to a c-sh string denoting the value.
This lets you do do something like set another = "this is $&bar". It is important
to remember that set can only operate on (c-sh) strings, and that let operates only on
numeric data. Convert from numeric to string with $&, and from string to numeric with
$.
+ - * / ^ % ,
% is the modulo operator, and the comma operator has two meanings: if it is present
in the argument list of a user definable function, it serves to separate the arguments.
Otherwise, the term x , y is synonymous with x + j(y). Also available are the logical
operations & (and), | (or), ! (not), and the relational operations <, >, >=, <=, =,
and <> (not equal). If used in an algebraic expression they work like they would in C,
producing values of 0 or 1. The relational operators have the following synonyms:
Operator Synonym
gt >
lt <
ge >=
le <=
ne <>
and &
or |
not !
eq =
The operators are useful when < and > might be confused with the internal IO redirection
(see 17.4, which is almost always happening). It is however safe to use < and > with the
define command (17.5.16).
The following functions are available:
17.2. EXPRESSIONS, FUNCTIONS, AND CONSTANTS 335
Name Function
mag(vector) Magnitude of vector (same as abs(vector)).
ph(vector) Phase of vector.
cph(vector) Phase of vector. Continuous values, no discontinuity at
±π.
unwrap(vector) Phase of vector. Continuous values, no discontinuity at
±π. Real phase vector in degrees as input.
j(vector) i(sqrt(-1)) times vector.
real(vector The real component of vector.
imag(vector) The imaginary part of vector.
conj(vector) The complex conjugate of a vector
db(vector) 20 log10(mag(vector)).
log10(vector) The logarithm (base 10) of vector.
ln(vector) The natural logarithm (base e) of vector.
exp(vector) e to the vector power.
abs(vector) The absolute value of vector (same as mag).
sqrt(vector) The square root of vector.
sin(vector) The sine of vector.
cos(vector) The cosine of vector.
tan(vector) The tangent of vector.
atan(vector) The inverse tangent of vector.
sinh(vector) The hyperbolic sine of vector.
cosh(vector) The hyperbolic cosine of vector.
tanh(vector) The hyperbolic tangent of vector.
floor(vector) Largest integer that is less than or equal to vector.
ceil(vector) Smallest integer that is greater than or equal to vector.
norm(vector) The vector normalized to 1 (i.e, the largest magnitude
of any component is 1).
mean(vector) The result is a scalar (a length 1 vector) that is the
mean of the elements of vector (elements values added,
divided by number of elements).
avg(vector) The average of a vector.
Returns a vector where each element is the mean of the
preceding elements of the input vector (including the
actual element).
stddev(vector) The result is a scalar (a length 1 vector) that is the
standard deviation of the elements of vector .
group_delay(vector) Calculates the group delay −dphase[rad]/dω[rad/s].
Input is the complex vector of a system transfer
function versus frequency, resembling damping and
phase per frequency value. Output is a vector of group
delay values (real values of delay times) versus
frequency.
vector(number) The result is a vector of length number, with elements
0, 1, ... number - 1. If number is a vector then just the
first element is taken, and if it isn’t an integer then the
floor of the magnitude is used.
unitvec(number) The result is a vector of length number, all elements
having a value 1.
336 CHAPTER 17. INTERACTIVE INTERPRETER
Name Function
length(vector) The length of vector.
interpolate(plot.vector) The result of interpolating the named vector onto the
scale of the current plot. This function uses the
variable polydegree to determine the degree of
interpolation.
deriv(vector) Calculates the derivative of the given vector. This uses
numeric differentiation by interpolating a polynomial
and may not produce satisfactory results (particularly
with iterated differentiation). The implementation only
calculates the derivative with respect to the real
component of that vector’s scale.
vecd(vector) Compute the differential of a vector.
vecmin(vector) Returns the value of the vector element with minimum
value. Same as minimum.
minimum(vector) Returns the value of the vector element with minimum
value. Same as vecmin.
vecmax(vector) Returns the value of the vector element with maximum
value. Same as maximum.
maximum(vector) Returns the value of the vector element with maximum
value. Same as vecmax.
fft(vector) fast fourier transform (17.5.28)
ifft(vector) inverse fast fourier transform (17.5.28)
sortorder(vector) Returns a vector with the positions of the elements in
a real vector after they have been sorted into
increasing order using a stable method (qsort).
timer(vector) Returns CPU-time minus the value of the first vector
element.
clock(vector) Returns wall-time minus the value of the first vector
element.
Several functions offering statistical procedures are listed in the following table:
17.2. EXPRESSIONS, FUNCTIONS, AND CONSTANTS 337
Name Function
rnd(vector) A vector with each component a random integer
between 0 and the absolute value of the input vector’s
corresponding integer element value.
sgauss(vector) Returns a vector of random numbers drawn from a
Gaussian distribution (real value, mean = 0 , standard
deviation = 1). The length of the vector returned is
determined by the input vector. The contents of the
input vector will not be used. A call to sgauss(0) will
return a single value of a random number as a vector of
length 1.
sunif(vector) Returns a vector of random real numbers uniformly
distributed in the interval [-1 .. 1[. The length of the
vector returned is determined by the input vector. The
contents of the input vector will not be used. A call to
sunif(0) will return a single value of a random number
as a vector of length 1.
poisson(vector) Returns a vector with its elements being integers
drawn from a Poisson distribution. The elements of the
input vector (real numbers) are the expected numbers
λ. Complex vectors are allowed, real and imaginary
values are treated separately.
exponential(vector) Returns a vector with its elements (real numbers)
drawn from an exponential distribution. The elements
of the input vector are the respective mean values (real
numbers). Complex vectors are allowed, real and
imaginary values are treated separately.
An input vector may be either the name of a vector already defined or a floating-point
number (a scalar). A scalar will result in an output vector of length 1. A number may
be written in any format acceptable to ngspice, such as 14.6Meg or -1.231e-4. Note that
you can either use scientific notation or one of the abbreviations like MEG or G, but not
both. As with ngspice, a number may have trailing alphabetic characters.
The notation expr [num] denotes the num’th element of expr. For multi-dimensional
vectors, a vector of one less dimension is returned. Also for multi-dimensional vectors,
the notation expr[m][n] will return the nth element of the mth subvector. To get a subrange
of a vector, use the form expr[lower, upper]. To reference vectors in a plot that is not the
current plot (see the setplot command, below), the notation plotname.vecname can be
used. Either a plotname or a vector name may be the wildcard all. If the plotname is all,
matching vectors from all plots are specified, and if the vector name is all, all vectors in the
specified plots are referenced. Note that you may not use binary operations on expressions
involving wildcards - it is not obvious what all + all should denote, for instance. Some
(contrived) examples of expressions are shown below.
338 CHAPTER 17. INTERACTIVE INTERPRETER
Expressions examples:
Vector names in ngspice may look like @dname[param], where dname is either the name
of a device instance or of a device model. The vector contains the value of the parameter
of the device or model. See Appendix, Chapt. 31 for details of which parameters are
available. The returned value is a vector of length 1. Please note that finding the value
of device and device model parameters can also be done with the show command (e.g.
show v1 : dc).
There are a number of pre-defined constants in ngspice, which you may use by their name.
They are stored in plot (17.3) const and are listed in the table below:
Name Description Value
pi π 3.14159...
e e (the base of natural logarithms) 2.71828...
c c (the speed of light) 299,792,458
√
m/sec
17.3 Plots
The output vectors of any analysis are stored in plots, a traditional SPICE notion. A
plot is a group of vectors. A first tran command will generate several vectors within
a plot tran1. A subsequent tran command will store their vectors in tran2. Then a
linearize command will linearize all vectors from tran2 and store them in tran3, which
then becomes the current plot. A fft will generate a plot spec1, again now the current
plot. The display command always will show all vectors in the current plot. Echo
$plots followed by Return lists all plots generated so far. Setplot followed by Return
will show all plots and ask for a (new) plot to become current. A simple Return will end
the command. Setplot name will change the current plot to ’name’ (e.g. setplot tran2
17.4. COMMAND INTERPRETATION 339
will make tran2 the current plot). A sequence name.vector may be used to access the
vector from a foreign plot.
You may generate plots by yourself: setplot new will generate a new plot named un-
known1, set curplottitle=”a new plot” will set a title, set curplotname=myplot will
set its name as a short description, set curplotdate=”Sat Aug 28 10:49:42 2010” will
set its date. Note that strings with spaces have to be given with double quotes.
Of course the notion ’plot’ will be used by this manual also in its more common meaning,
denoting a graphics plot or being a plot command. Be careful to get the correct meaning.
On the ngspice console window (or into the Windows GUI) you may directly type in any
command from 17.5. Within a command sequence, Input/output redirection is available
(see Chapt. 17.8.8 for an example) - the symbols >, >>, >&, >>&, and < have the same
effects as in the C-shell. This I/O-redirection is internal to ngspice commands, and should
not be mixed up with the ‘external’ I/O-redirection offered by the usual shells (Linux,
MSYS etc.), see 17.5.72.
17.4.2 Scripts
If a word is typed as a command, and there is no built-in command with that name, the
directories in the sourcepath list are searched in order for a file with the name given by
the word. If it is found, it is read in as a command file (as if it were sourced). Before it
is read, however, the variables argc and argv are set to the number of words following
the file-name on the command line, and a list of those words respectively. After the file
is finished, these variables are unset. Note that if a command file calls another, it must
save its argv and argc since they are altered. Also, command files may not be re-entrant
since there are no local variables. Of course, the procedures may explicitly manipulate a
stack.... This way one can write scripts analogous to shell scripts for ngspice.
Note that for the script to work with ngspice, it must begin with a blank line (or whatever
else, since it is thrown away) and then a line with .control on it. This is an unfortunate
result of the source command being used for both circuit input and command file execu-
tion. Note also that this allows the user to merely type the name of a circuit file as a
command and it is automatically run. The commands are executed immediately, without
running any analyses that may be specified in the circuit (to execute the analyses before
the script executes, include a run command in the script).
There are various command scripts installed in /usr/local/lib/spice/scripts (or
whatever the path is on your machine), and the default sourcepath (17.7) includes this
directory, so you can use these command files (almost) like built-in commands.
340 CHAPTER 17. INTERACTIVE INTERPRETER
Probably the most common way to invoke the commands described in the following Chapt.
17.5 is to add a .control ... .endc section to the circuit input file (see 16.4.3).
Example:
. control
pre_set strict_errorhandling
unset ngdebug
* save outputs and specials
save x1 . x1 . x1 .7 V (9) V (10) V (11) V (12) V (13)
run
display
* plot the inputs , use offset to plot on top of each other
plot v (1) v (2)+4 v (3)+8 v (4)+12 v (5)+16 v (6)+20 v (7)+24 v (8)+28
* plot the outputs , use offset to plot on top of each other
plot v (9) v (10)+4 v (11)+8 v (12)+12 v (13)+16
. endc
17.5 Commands
Commands marked with a * are only available in ngspice, not in ngnutmeg.
General Form:
Do an small signal ac analysis (see also Chapt. 15.3.1) over the specified frequency range.
DEC decade variation, and N is the number of points per decade.
OCT stands for octave variation, and N is the number of points per octave.
LIN stands for linear variation, and N is the number of points.
fstart is the starting frequency, and fstop is the final frequency.
Note that in order for this analysis to be meaningful, at least one independent source
must have been specified with an ac value.
In this ac analysis all non-linear devices are linearized around their actual dc operating
point. Each Ls and Cs gets its imaginary value based on the actual frequency step. Each
output vector will be calculated relative to the input voltage (current) given by the ac
value (Iin equals to 1 in the example below). The resulting node voltages (and branch
currents) are complex vectors. Therefore you have to be careful using the plot command.
17.5. COMMANDS 341
Example:
* AC test
Iin 1 0 AC 1
R1 1 2 100
L1 2 0 1
. control
AC LIN 101 10 10 K
plot v (2) $ real part !
plot mag ( v (2)) $ magnitude
plot db ( v (2)) $ same as vdb (2)
plot imag ( v (2)) $ imaginary part of v (2)
plot real ( v (2)) $ same as plot v (2)
plot phase ( v (2)) $ phase in rad
plot cph ( v (2)) $ phase in rad , continuous beyond pi
plot 180/ PI * phase ( v (2)) $ phase in deg
. endc
. end
In addition to the plot examples given above you may use the variants of vxx(node)
described in Chapt. 15.6.2 like vdb(2). An option to suppress OP analysis before AC
may be set for linear circuits (15.1.3).
General Form:
Alter changes the value for a device or a specified parameter of a device or model.
General Form:
<expression> must be real (complex isn’t handled right now, integer is fine though, but
no strings. For booleans, use 0/1).
342 CHAPTER 17. INTERACTIVE INTERPRETER
Using the old style, its first form is used by simple devices that have one principal value
(resistors, capacitors, etc.) where the second form is for more complex devices (bjt’s,
etc.). Model parameters can be changed with the second form if the name contains a ‘#’.
For specifying a list of parameters as values, start it with ‘[’, followed by the values in
the list, and end with ‘]’. Be sure to place a space between each of the values and before
and after the ‘[’ and ‘]’.
alter vd = 0.1
alter vg dc = 0.6
alter @m1 [ w ]= 15 e -06
alter @vg [ sin ] [ -1 1.5 2 MEG ]
alter @Vi [ pwl ] = [ 0 1.2 100 p 0 ]
let newfreq = 10 k
alter @vg [ sin ] [ -1 1.5 $ & newfreq ] $ vector
set newperiod = 150 u
alter @Vi [ pwl ] = [ 0 1.2 $newperiod 0 ] $ variable
You may change a parameter of a device residing in a subcircuit, e.g. of MOS transistor
msub1 in subcircuit xm1 (see also Chapt. 31.1).
General form:
Example:
Altermod operates on models and is used to change model parameters. The above
example will change the parameter tox in all devices using the model nc1, which is
defined as
The model parameter tox will be modified, however not only for device M1, but for all
devices using the associated MOS model nc1!
If you want to run corner simulations within a single simulation flow, the following option
of altermod may be of help. The existing models are defined during circuit setup at start
up of ngspice. Model parameter sets have been included by .model statements (2.4) in
your input file or included by the .include command. The parameter set with name
nc1 may be overrun by the altermod command specifying a model file. All parameter
values fitting to the existing model nc1 will be modified. As usual the ’reset’ command
(see 17.5.57) restores the original values. The model file (see 2.4) has to use the standard
specifications for an input file, the .model section is the relevant part. However the first
line in the model file will be ignored by the input parser, so it should contain only some
title information. The .model statement should appear then in the second or any later
line. More than one .model section may reside in the file.
344 CHAPTER 17. INTERACTIVE INTERPRETER
General form:
altermod mod1 [ mod2 .. mod15 ] file = < model file name >
altermod mod1 [ mod2 .. mod15 ] file < model file name >
Example:
Be careful that the new model file corresponds to the existing model selected by token
nc1. In the example given above, the models nc1 (or nc1 and pc1) have to be already
included in the netlist before calling altermod. If they are not found in the active circuit,
ngspice will terminate with an error message. The file BSIM3_nmos.mod has to include
a .model line starting with .MODEL nc1 nmos.... There is no checking however of the
version and level parameters! So you have to be responsible for offering model data of
the same model name (nc1) and level (e.g. level 8 for BSIM3). Thus no new model is
selectable by altermod, but the parameters of the existing model(s) (here nc1 and pc1)
may be changed (partially, completely, temporarily).
. param npar = 5
...
alterparam npar = 7 $ change npar from 5 to 7
reset
. subckt sname
. param subpar = 13
...
. ends
...
alterparam sname subpar = 11 $ change subpar from 13 to 11
reset
asciiplot plotargs
Produce a line printer plot of the vectors. The plot is sent to the standard output, or
you can put it into a file with asciiplot args ... > file. The set options width, height, and
nobreak determine the width and height of the plot, and whether there are page breaks,
respectively. The ’more’ mode is the standard mode if printing to the screen, that is after
a number of lines given by height, and after a page break printing stops with request
for answering the prompt by <return>, ’c’ or ’q’. If everything shall be printed without
stopping, put the command set nomoremode into .spiceinit 16.6 (or spinit 16.5). Note
that you will have problems if you try to asciiplot something with an X-scale that isn’t
monotonic (i.e, something like sin(TIME) ), because asciiplot uses a simple-minded
linear interpolation. The asciiplot command doesn’t deal with log scales or the delta
keywords.
Start an ngspice run, and when it is finished load the resulting data. The raw data is
kept in a temporary file. If output-file is specified then the diagnostic output is directed
into that file, otherwise it is thrown away.
bug
Get URL to file a bug report. Please go the the URL provided by this command when you
have a bug report to file. Include a short summary of the problem, the version number
and name of the operating system that you are running, the version of ngspice that you
are running, and any relevant ngspice input and output files.
cd [ directory ]
346 CHAPTER 17. INTERACTIVE INTERPRETER
Change the current working directory to directory, or to the user’s home directory (Linux:
HOME, MS Windows: USERPROFILE), if none is given.
General Form:
cdump
Dumps the control sequence to the screen (all statements inside the .control ... .endc
structure before the line with cdump). Indentations show the structure of the sequence.
The example below is printed if you add cdump to /examples/Monte_Carlo/MonteCarlo.sp.
Example (abbreviated):
let mc_runs =5
let run =0
...
define agauss ( nom , avar , sig ) ( nom + avar / sig * sgauss (0))
define limit ( nom , avar ) ( nom + (( sgauss (0) >=0) ? avar : - avar ))
dowhile run < mc_runs
alter c1 = unif (1 e -09 , 0.1)
...
ac oct 100 250 k 10 meg
meas ac bw trig vdb ( out ) val = -10 rise =1 targ vdb ( out )
+ val = -10 fall =1
set run =" $ & run "
...
let run = run + 1
end
plot db ({ $scratch }. allv )
echo
print { $scratch }. bwh
cdump
General Form:
circbyline line
Enter a circuit line by line. line is any circuit line, as found in the *.cir ngspice input
files. The first line is a title line. The entry will be finished by entering .end. Circuit
parsing is then started automatically.
17.5. COMMANDS 347
Example:
General Form:
Load a XSPICE code model shared library file (e.g. analog.cm ...). Only available if
ngspice is compiled with the XSPICE option (--enable-xspice) or with the Windows
executable distributed since ngspice21. This command has to be called from spinit (see
Chapt. 16.5) (or .spiceinit for personal code models, 16.6).
348 CHAPTER 17. INTERACTIVE INTERPRETER
compose name ( log = val | dec = val | oct = val ) start = val stop = val
compose name ( log = val | dec = val | oct = val ) center = val span = val
compose name gauss = val < mean = val > < sd = val >
compose name unif = val < mean = val > < span = val >
compose name unif = val start = val stop = val
The general form 1 takes the values and creates a new vector, where the values may
be arbitrary expressions. If negative numbers or expressions starting with ’-’ are to be
entered, put them into brackets, e.g. (-2.364) or (-5*PI).
The other forms 2 - 5 create a new vector according the following possible parameters:
start Value of name[0] (default: 0)
stop Last value of name
step Difference between successive elements of the linearly spaced vector (default: 1)
lin Number of points, linearly spaced
log Number of points, logarithmically spaced
dec Number of points per decade, logarithmically spaced
oct Number of points per octave, logarithmically spaced
center Where to center the range of points
span Size of the range of points (default for uniform distribution: 1)
gauss Number of points, Gaussian distributed
mean Mean value of the Gaussian (default 0) or uniform distribution (default 0.5)
sd Standard deviation for the Gaussian distribution (default 1)
unif Number of points, uniformly distributed
17.5. COMMANDS 349
General Form:
Cut out part of each vector of the current tran plot, from times cut-tstart to cut-tstop
and copy these into a new tran plot. A new scale vector ’time’ will be generated as well.
Vectors that are shorter than the new scale vector will not be copied. If cut-start or
cut-stop are not given, the starting or end times of the current plot are used.
So the simple command cutout may be used to get rid of 0-length vectors in a new tran
plot that may occur if for example something like generating m1[id] is not served in an
AC simulation.
General Form:
Do a dc transfer curve analysis. See the previous Chapt. 15.3.2 for more details. Several
options may be set (15.1.2).
General Form:
Define the function with the name function and arguments arg1, arg2, ... to be expression,
which may involve the arguments. When the function is later used, the arguments it is
given are substituted for the formal parameters when it was parsed. If expression is not
present, any existing definition for function is printed, and if there are no arguments then
expressions for all currently active definitions are printed. Note that you may have dif-
ferent functions defined with the same name but different arities. Some useful definitions
are
Example:
defines types for vectors and plots. abbrev will be used to parse things like abbrev(name)
and to label axes with M<abbrev>, instead of numbers. Also, the command ‘deftype p
plottype pattern ...’ will assign plottype as the name for any plot with one of the patterns
in its Name: field.
Example:
deftype v capacitance F
settype capacitance moscap
plot moscap vs v ( cc )
Delete the specified saved nodes and parameters, breakpoints and traces. The debug
numbers are those shown by the status command (unless you do status > file, in which
case the debug numbers are not printed).
Release the memory holding the output data (the given plot or all plots) for the specified
runs.
Devhelp command shows the user information about the devices available in the simulator.
If called without arguments, it simply displays the list of available devices in the simulator.
The name of the device is the name used inside the simulator to access that device. If
the user specifies a device name, then all the parameters of that device (model and
17.5. COMMANDS 351
The -csv option prints the fields separated by a comma, for direct import into a spread-
sheet. This option is used to generate the simulator documentation.
Example:
devhelp
devhelp resistor
devhelp capacitor ic
General Form:
Compare all the vectors in the specified plots, or only the named vectors if any are given. If
there are different vectors in the two plots, or any values in the vectors differ significantly,
the difference is reported. The variables diff_abstol, diff_reltol, and diff_vntol are used to
determine a significant difference.
General Form:
Prints a summary of currently defined vectors, or of the names specified. The vectors
are sorted by name unless the variable nosort is set. The information given is the name
of the vector, the length, the type of the vector, and whether it is real or complex data.
Additionally, one vector is labeled [scale]. When a command such as plot is given without
a vs argument, this scale is used for the X-axis. It is always the first vector in a rawfile,
or the first vector defined in a new plot. If you undefine the scale (i.e, let TIME = []), one
of the remaining vectors becomes the new scale (which one is unpredictable). You may
set the scale to another vector of the plot with the command setscale (17.5.69).
352 CHAPTER 17. INTERACTIVE INTERPRETER
General Form:
Echos all text, variables and vectors to the screen or the redirected output location. If
-n included as the first argument, a newline will not be printed. Otherwise one will be
appended to the output.
General Form:
Print the current ngspice input file into a file, call up the editor on that file and allow the
user to modify it, and then read it back in, replacing the original file. If a file-name is
given, then edit that file and load it, making the circuit the current one. The editor may
be defined in .spiceinit or spinit by a command line like
set editor=emacs
Using MS Windows, to allow the edit command calling an editor, you will have to add
the editor’s path to the PATH variable of the command prompt windows (see here). edit
then calls cmd.exe with e.g. notepad++ and file-name as parameter, if you have set
set editor=notepad++.exe
in .spiceinit or spinit.
General Form:
edisplay
Print the node names, node types, and number of events per node of all event driven
nodes generated or used by XSPICE ’A’ devices. See eprint, eprvcd, and 27.2.2 for an
example.
General Form:
Print an event driven node generated or used by an XSPICE ’A’ device. These nodes are
vectors not organized in plots. See edisplay, eprvcd, and Chapt. 27.2.2 for an example.
Output redirection into a file is available.
General Form:
Dump the data of the specified event driven nodes to a .vcd file (see also 18.6.1.4). Such
files may be viewed with an vcd viewer, for example gtkwave. See edisplay, eprint,
eprvcd, and 27.2.2 for an example.
General Form:
This analysis provides a fast Fourier transform of the input vector(s) in forward direction.
fft is much faster than spec (17.5.79) (about a factor of 50 to 100 for larger vectors).
The fft command will create a new plot consisting of the Fourier transforms of the
vectors given on the command line. Each vector given should be a transient analysis
result, i.e. it should have time as a scale. You will have gotten these vectors by the tran
Tstep Tstop Tstart command.
The vector should have a linear equidistant time scale. Therefore linearization using the
linearize command is recommended before running fft. Be careful selecting a Tstep
value small enough for good interpolation, e.g. much smaller than any signal period
to be resolved by fft (see linearize command). The Fast Fourier Transform will be
computed using a window function as given with the specwindow variable. A new plot
named specx will be generated with a new vector (having the same name as the input
vector, see command above) containing the transformed data.
Ngspice has two FFT implementations:
1. Standard code is based on the FFT function provided by John Green ‘FFTs for RISC
2.0‘, downloaded 2012, now to be found here. These are a power-of-two routines for
fft and ifft. If the input size doesn’t fit this requirement the remaining data will be
zero padded up to the next 2N field size. You have to take care of the correlated
change in the scale vector.
2. If available on the operating system (see Chapter 32) ngspice can be linked to
the famous FFTW-3 package, found here. This high performance package has
advantages in speed and accuracy compared to most of the freely available FFT
libraries. It makes arbitrary size transforms for even and odd data.
354 CHAPTER 17. INTERACTIVE INTERPRETER
Linearize will create a new vector V(2) in a new plot tran2. The command fft V(2)
will create a new plot spec1 with vector V(2) holding the resulting data.
The variables listed in the following table control operation of the fft command. Each
can be set with the set command before calling fft.
specwindow: This variable is set to one of the following strings, which will determine
the type of windowing used for the Fourier transform in the spec and fft command. If
not set, the default is hanning.
none No windowing
rectangular Rectangular window
bartlet Bartlett (also triangle) window
blackman Blackman window
hanning Hanning (also hann or cosine) window
hamming Hamming window
gaussian Gaussian window
flattop Flat top window
specwindoworder: This can be set to an integer in the range 2-8. This sets the order
when the Gaussian window is used in the spec and fft commands. If not set, order 2 is
used.
General Form:
Fourier is used to analyze the output vector(s) of a preceding transient analysis (see
17.5.87). It does a Fourier analysis of each of the given values, using the first 10 multiples
of the fundamental frequency (or the first nfreqs multiples, if that variable is set (see
17.7). The printed output is like that of the .four ngspice line (Chapt. 15.6.4). The
expressions may be any valid expression (see 17.2), e.g. v(2). The evaluated expression
values are interpolated onto a fixed-space grid with the number of points given by the
fourgridsize variable, or 200 if it is not set. The interpolation is of degree polydegree
if that variable is set, or 1 otherwise. If polydegree is 0, then no interpolation is done.
This is likely to give erroneous results if the time scale is not monotonic.
The fourier command not only issues a printout, but also generates vectors, one per
expression. The size of the vector is 3 x nfreqs (per default 3 x 10). The name of the
new vector is fouriermn, where m is set by the mth call to the fourier command, n is
the nth expression given in the actual fourier command. fouriermn[0] is the vector of
the 10 (nfreqs) frequency values, fouriermn[1] contains the 10 (nfreqs) magnitude values,
fouriermn[2] the 10 (nfreqs) phase values of the result.
Example:
The plot command from the example plots the vector of the magnitude values, obtained
by the first call to fourier and evaluating the first expression in this call, against the vector
of the frequency values.
356 CHAPTER 17. INTERACTIVE INTERPRETER
getcwd
Like plot, but using gnuplot for graphics output and further data manipulation. ngspice
creates a file called file.plt containing the gnuplot command sequence, a file called file.data
containing the data to be plotted. On Linux, gnuplot may be called directly or via called
via xterm, and offers a Gnuplot console to manipulate the data. On Windows, a plot
window is opened and the command console window is available with a mouse click. Of
course you have to have gnuplot installed on your system. Please see chapter 18.7 for
more details.
Just like plot, except that it creates a file called file containing the plot. Various out-
put formats are available, depending on the variable hcopydevtype. It may be set to
postscript or svg. See also Chapt. 18.6 for more details (color etc.).
history [ - r ] [ number ]
17.5. COMMANDS 357
Print out the history, or the last (first if -r is specified) number commands typed at the
keyboard.
A history substitution enables you to reuse a portion of a previous command as you type
the current command. History substitutions save typing. A history substitution normally
starts with a ’!’. A history substitution has three parts: an event that specifies a previous
command, a selector that selects one or more words of the event, and some modifiers that
modify the selected words. The selector and modifiers are optional. A history substitution
has the form ![event][:]selector[:modifier] . . . ] The event is required unless it is
followed by a selector that does not start with a digit. The ’:’ can be omitted before the
selector if this selector does not begin with a digit. History substitutions are interpreted
before anything else — even before quotations and command substitutions. The only way
to quote the ’!’ of a history substitution is to escape it with a preceding backslash. A
’!’ need not be escaped if it is followed by whitespace, ’=’, or ’(’.
Ngspice saves each command that you type in a history list, provided that the command
contains at least one word. The commands in the history list are called events. The
events are numbered, with the first command that you issue when you start Ngspice
being number one. The history variable specifies how many events are retained in the
history list.
These are the forms of an event in a history substitution:
!! The preceding event. Typing ’!!’ is an easy way to reissue the previous
command.
!n Event number n.
!-n The n th previous event. For example, !-1 refers to the immediately preceding
event and is equivalent to !!.
!str The unique previous event whose name starts with str.
!?str[?] The unique previous event containing the string str. The closing ’?’ can be
omitted if it is followed by a newline.
You can modify the words of an event by attaching one or more modifiers. Each modifier
must be preceded by a colon. The following modifiers assume that the first selected word
is a file name:
:r Removes the trailing .str extension from the first selected word.
:h Removes a trailing path name component from the first selected word.
:t Removes all leading path name components from the first selected word.
:e Remove all but the trailing suffix.
:p Print the new command but do not execute it.
s/old/new Substitute new for the first occurrence of old in the event line. Any delimiter may
be used in place of ‘/’. The delimiter may be quoted in old and new with a single
backslash. If ‘&’ appears in new, it is replaced by old. A single backslash will quote
the ‘&’. The final delimiter is optional if it is the last character on the input line.
& Repeat the previous substitution.
g a Cause changes to be applied over the entire event line. Used in conjunction with
‘s’, as in gs/old/new/, or with ‘&’.
G Apply the following ‘s’ modifier once to each word in the event.
For example, if the command ls /usr/elsa/toys.txt has just been executed, then the com-
mand echo !!^:r !!^:h !!^:t !!^:t:r produces the output /usr/elsa/toys /usr/elsa toys.txt toys
358 CHAPTER 17. INTERACTIVE INTERPRETER
You can select a subset of the words of an event by attaching a selector to the event. A
history substitution without a selector includes all of the words of the event. These are
the possible selectors for selecting words of the event:
The colon preceding a selector can be omitted if the selector does not start with a digit.
The following additional special conventions provide abbreviations for commonly used
forms of history substitution:
• If the first non-blank character of an input line is ’^’, the ’^’ is taken as an abbre-
viation for !:s^ . This form provides a convenient way to correct a simple spelling
error in the previous line. For example, if by mistake you typed the command cat
/etc/lasswd you could re-execute the command with lasswd changed to passwd by
typing ^l^p .
• You can enclose a history substitution in braces to prevent it from absorbing the
following characters. In this case the entire substitution except for the starting
’!’ must be within the braces. For example, suppose that you previously issued
the command cp accounts ../money . Then the command !cps looks for a previous
command starting with cps while the command !{cp}s turns into a command cp
accounts ../moneys .
General Form:
inventory
This commands accepts no argument and simply prints the number of instances of a
particular device in a loaded netlist.
360 CHAPTER 17. INTERACTIVE INTERPRETER
Incrementally plot the values of the nodes while ngspice runs. The iplot command can be
used with the where command to find trouble spots in a transient simulation.
The @name[param] notation (31.1) might not work yet.
jobs
Report on the asynchronous ngspice jobs currently running. Ngnutmeg checks to see if
the jobs are finished every time you execute a command. If it is done then the data is
loaded and becomes available.
Creates a new vector called name with the value specified by expr, an expression as
described above. If expr is [] (a zero-length vector) then the vector becomes undefined.
Individual elements of a vector may be modified by appending a subscript to name (ex.
name[0]). If there are no arguments, let is the same as display.
The command let creates a vector in the current plot. Use setplot (17.5.68) to create a
new plot.
There is no straightforward way to initialize a new vector. In general, one might want
to have let initialize a slice (i.e. name[4:4,21:23] = [ 1 2 3 ]) of a multi-dimensional
matrix of arbitrary type (i.e. real, complex ..), where all values and indexes are arbitrary
expressions. This will fail. The procedure is to first allocate a real vector of the appropriate
size with either vector(), unitvec(), or [ n1 n2 n3 ... ]. The second step is to
optionally change the type of the new vector (to complex) with the j() function. The
third step reshapes the dimensions, and the final step (re)initializes the contents, like so:
let a = j(vector(10))
reshape a [2][5]
let a[0][0] = (pi,pi)
reshape a [2][2]
General Form:
Create a new plot with all of the vectors in the current plot, or only those mentioned as
arguments to the command, all data linearized onto an equidistant time scale.
Linearize will redo the vectors vec or renew all vectors of the current plot (e.g. tran3)
if no arguments are given and store them into a new plot (e.g. tran4). The new vectors
are interpolated onto a linear time scale, which is determined by the values of tstep,
tstart, and tstop in the currently active transient analysis. The currently loaded input
file must include a transient analysis (a tran command may be run interactively before the
last reset, alternately), and the current plot must be from this transient analysis. The
length of the new vector is floor((tstop - tstart) / tstep + 1.5). This command
is needed for example if you want to do an FFT analysis (17.5.28). Please note that the
parameter tstep of your transient analysis (see Chapt. 15.3.9) has to be small enough
to get adequate resolution, otherwise the command linearize will do sub-sampling of
your signal. If no circuit is loaded and the data have been acquired by the load (17.5.41)
command, Linearize will take time data from transient analysis scale vector.
The linearize command may be used to create a linearized cutout of the original vec-
tor by defining the vectors lin-tstart, lin-tstop, and lin-tstep before issuing the
linearize command. At least lin-tstart or lin-tstop has to be defined. This may be
used to plot just a portion of a vector, or to prepare a better fft by skipping the start-up
phase of a ring oscillator.
362 CHAPTER 17. INTERACTIVE INTERPRETER
The linearize command should explicitly name the vectors of interest. Otherwise warn-
ing messages pop up that the vectors lin-tstart etc cannot be linearized.
If the logical argument is given, the listing is with all continuation lines collapsed into one
line, and if the physical argument is given the lines are printed out as they were found
in the file. The default is logical. A deck listing is just like the physical listing, except
without the line numbers it recreates the input file verbatim (except that it does not
preserve case). If the word expand is present, the circuit is printed with all subcircuits
expanded. The option param allows printing all parameters and their actual values.
Loads either binary or ascii format rawfile data from the files named. The default file
name is rawspice.raw, or the argument to the -r flag if there was one.
mc_source
Upon reading a netlist, after its preprocessing is finished, the modified netlist is stored
internally. This command will reload this netlist and create a new circuit inside ngspice.
This command is used in conjunction with the alterparam command.
17.5. COMMANDS 363
Most of the input forms found in 15.4 may be used here with the command meas instead of
.meas(ure). Using meas inside the .control ... .endc section offers additional features
compared to the .meas use. meas will print the results as usual, but in addition will
store its measurement result (typically the token result given in the command line)
in a vector. This vector may be used in following command lines of the script as an
input value of another command. For details of the command see Chapt. 15.4. The
measurement type SP is only available here, because a fft command will prepare the
data for SP measurement. Option autostop (15.1.4) is not available.
Unfortunately par(’expression’) (15.6.6) will not work here, i.e. inside the .control
section. You may use an expression by the let command instead, giving let vec_new =
expression.
Replacement for par(’expression’) in meas inside the .control section
let vdiff = v ( n1 ) - v ( n0 )
meas tran vtest find vdiff at =0.04 e -3
* the following will not do here :
* meas tran vtest find par ( ’ v ( n1 ) - v ( n0 ) ’) at =0.04 e -3
General Form:
If <filename> is given, the output will be stored in file <filename>, otherwise dumped
to your console.
General Form:
If <filename> is given, the output will be appended to file <filename>, otherwise dumped
to your console.
Example usage after ngspice has started:
You may create a loop using the control structures (Chapt. 17.6).
. control
tran 1e -6 1e -3
write test_tran . raw
noise V ( out ) vinp dec 333 1 1 e8 16
print inoise_total onoise_total
* first option to get all of the output ( two files )
setplot noise1
write test_noise1 . raw all
setplot noise2
write test_noise2 . raw all
* second option ( all in one raw - file )
write testall . raw noise1 . all noise2 . all
. endc
op
17.5. COMMANDS 365
General Form:
Set any of the simulator variables as listed in Chapt. 15.1. See this chapter also for more
information on the available options. The option command without any argument lists
the current options set in the simulator. Multiple options may be set in a single line.
The following example demonstrates a control section, which may be added to your circuit
file to test the influence of variable trtol on the number of iterations and on the simulation
time.
. control
set noinit
option trtol =1
echo
echo trtol =1
run
rusage traniter trantime
reset
option trtol =3
echo
echo trtol =3
run
rusage traniter trantime
reset
option trtol =5
echo
echo trtol =5
run
rusage traniter trantime
reset
option trtol =7
echo
echo trtol =7
run
rusage traniter trantime
plot tran1 . v ( out25 ) tran1 . v ( out50 ) v ( out25 ) v ( out50 )
. endc
366 CHAPTER 17. INTERACTIVE INTERPRETER
General Form:
Plot the given vectors or exprs on the screen (if you are on a graphics terminal). The
xlimit and ylimit arguments determine the high and low x- and y-limits of the axes,
respectively. The xindices arguments determine what range of points are to be plotted
- everything between the xilo’th point and the xihi’th point is plotted. The xcompress
argument specifies that only one out of every comp points should be plotted. If an xdelta
or a ydelta parameter is present, it specifies the spacing between grid lines on the X-
and Y-axis. These parameter names may be abbreviated to xl, yl, xind, xcomp, xdel,
and ydel respectively.
The scal_expr argument(s) are expressions to use as the scale on the x-axis instead
of the default scale for the plot. If xlog or ylog are present, then the X or Y scale,
respectively, are logarithmic (loglog is the same as specifying both). The xlabel and
ylabel arguments cause the specified labels to be used for the X and Y axes, respectively.
If samep is given, the values of the other parameters from the previous plot, hardcopy,
or asciiplot command are used even if they are redefined on the command line.
The title argument is used in the headline of the plot window and replaces the default
text, which is ‘actual plot: first line of input file’.
The linear keyword is used to override a default logscale plot (as in the output for an
AC analysis).
The keywords linplot, combplot and pointplot select different plot styles. The keyword
nointerp turns off interpolation of the vector data, nogrid suppresses the drawing of
gridlines, and noretraceplot may be helpful in some cases where the plot generates an
unwanted visible trace from one line’s end point to the start point of the next line.
Finally, the keyword polar generates a polar plot. To produce a Smith plot, use the
keyword smith. Note that the data is transformed, so for Smith plots you will see the
data a + jb transformed to
Keyword retraceplot may be useful if the x-axis values are non-monotonic. Whereas
time is always growing monotonically, during plotting ynew vs xnew xnew may par-
tially increase, then decrease again. If this occurs, plotting is suppressed as per default.
retraceplot will enable plotting all data.
If you specify plot all, all vectors (including the scale vector) are plotted versus the scale
vector (see commands display (17.5.22) or setscale (17.5.69) on viewing the vectors of
the current plot). The command plot ally will not plot the scale vector, but all other
’real’ y values. The command plot alli selects all current vectors, the command plot
allv all voltage vectors.
If the vector name to be plotted contains - , / or other tokens that may be taken for
operators of an expression, and plotting fails, try enclosing the name in double quotes,
e.g. plot “/vout”.
Plotting of complex vectors, as may occur after an ac simulation, requires special consid-
erations. Please see Chapt. 17.5.1 for details.
Keyword kicad will enable plotting vectors with leading character / (see 16.14.8) by plac-
ing double quotes around the token, keyword plainplot will allow this by suppressing the
evaluation of any expression containing such characters. vc1 vs vc2 is not supported with
using plainplot. The same effect may be generated by setting the variable plainplot.
General Form:
All commands in a .control ... .endc section are executed after the circuit has been
parsed. If you need command execution before circuit parsing, you may add these com-
mands to the general spinit or local .spiceinit files. Another possibility is adding a leading
pre_ to a command within the .control section of an ordinary input file, which forces
the command to be executed before circuit parsing. Basically <command> may be any
command listed in Chapt. 17.5, however only a few commands are indeed useful here.
Some examples are given below:
Examples:
pre_unset ngdebug
pre_set strict_errorhandling
pre_codemodel mymod . cm
pre_<command> is available only in the .control mode (see 16.4.3), not in interactive mode,
where the user may determine when a circuit is to be parsed, using the source command
(17.5.78) .
368 CHAPTER 17. INTERACTIVE INTERPRETER
General Form:
Prints the vector(s) described by the expression expr. If the col argument is present,
print the vectors named side by side. If line is given, the vectors are printed horizontally.
col is the default, unless all the vectors named have a length of one, in which case line is
the default. The options width (default 80) and height (default 24) are effective for this
command (see asciiplot 17.5.6). The ’more’ mode is the standard mode if printing to
the screen, that is after a number of lines given by height, and after a page break printing
stops with request for answering the prompt by <return> (print next page), ’c’ (print
rest) or ’q’ (quit printing). If everything shall be printed with stopping after each page
(only useful in interactive mode, because need manual continuation), use the command
set moremode before printing or put it into .spiceinit 16.6 (or spinit 16.5). If the expression
is all, all of the vectors available are printed. Thus print col all > filename prints
everything into the file filename in SPICE2 format. The scale vector (time, frequency)
is always in the first column unless the variable noprintscale is true. You may use the
vectors alli, allv, ally with the print command, but then the scale vector will not
be printed.
Examples:
print all
set width =300
print v (1) > outfile . out
General Form:
Calculate the single sided power spectral density of signals (vectors) resulting from a
transient analysis. Windowing is available as described in the fft command (17.5.28).
The FFT data are squared, summarized, weighted and printed as total noise power up to
Nyquist frequency, and as noise voltage or current.
ave is the number of points used for averaging and smoothing in a postprocess, useful
for noisy data. A new plot vector is created that holds the averaged results of the FFT,
weighted by the frequency bin. The result can be plotted and has the units V^2/Hz or
A^2/Hz, depending on the the input vector.
17.5. COMMANDS 369
quit
quit [ exitcode ]
Quit ngspice. Ngspice will ask for an acknowledgment if parameters have not been saved.
If unset askquit is specified, ngspice will terminate immediately.
The optional parameter exitcode is an integer that sets the exit code for ngspice. This
is useful to return a success/fail value to the operating system.
rehash
Recalculate the internal hash tables used when looking up UNIX commands, and make all
UNIX commands in the user’s PATH available for command completion. This is useless
unless you have set unixcom first (see above).
remcirc
This command removes the current circuit from the list of circuits sourced into ngspice.
To select a specific circuit, use setcirc (17.5.67). To load another circuit, refer to source
(17.5.78). The new active circuit will be the circuit on top of the list of the remaining
circuits.
remzerovec
This command removes vectors of length zero from the current plot.
reset
370 CHAPTER 17. INTERACTIVE INTERPRETER
Throw out any intermediate data in the circuit (e.g, after a breakpoint or after one or
more analyses have been done), and re-parse the input file. The circuit can then be re-run
from it’s initial state, overriding the effect of any set or alter commands. These two
need to be repeated after the reset command.
Reset may be required in simulation loops preceding any run (or tran ...) command.
Reset is required after an alterparam command (17.5.5) for making the parameter change
effective.
General Form:
This command changes the dimensions of a vector or a set of vectors. The final dimension
may be left off and it will be filled in automatically. If no dimensions are specified, then
the dimensions of the first vector are copied to the other vectors. An error message of the
form ’dimensions of x were inconsistent’ can be ignored.
Example:
General Form:
resume
Runs a ngspice remotely taking the input file as a ngspice input file, or the current circuit
if no argument is given. Ngspice waits for the job to complete, and passes output from
the remote job to the user’s standard output. When the job is finished the data is loaded
in as with aspice. If the variable rhost is set, ngnutmeg connects to this host instead of
the default remote ngspice server machine. This command uses the rsh command and
thereby requires authentication via a .rhosts file or other equivalent method. Note that
rsh refers to the ‘remote shell’ program, which may be remsh on your system; to override
the default name of rsh, set the variable remote_shell. If the variable rprogram is set,
then rspice uses this as the pathname to the program to run on the remote system.
Note: rspice will not acknowledge elements that have been changed via the alter or altermod
commands.
run [ rawfile ]
Run the simulation as specified in the input file. If there were any of the control lines
.ac, .op, .tran, or .dc, they are executed. The output is put in rawfile if it was given,
in addition to being available interactively.
Print resource usage statistics. If any resources are given, just print the usage of that
resource. Most resources require that a circuit be loaded. Currently valid resources are
cputime The amount of time elapsed since the last rusage cputime call.
If rusage is given without any parameter, a sequence of outputs is printed using the
following rusage parameters: time, totalcputime, space.
Save a set of outputs, discarding the rest (if keyword all is not given). May be used to
dramatically reduce memory (RAM) requirements if only a few useful node voltages or
branch currents are saved.
Node voltages may be saved by giving the nodename or v(nodename). Currents through
an independent voltage source are given by i(sourcename) or sourcename# branch. Internal
17.5. COMMANDS 373
device data (31.1) are accepted as @dev[param]. The syntax is identical to the .save
command (15.6.1).
Note: In the .control .... .endc section save must occur before the run or tran
command to become effective.
If a node has been mentioned in a save command, it appears in the working plot after
a run has completed, or in the rawfile written by the write (17.5.96) command. For
backward compatibility, if there are no save commands given, all outputs are saved. If
you want to trace (17.5.86) or plot (17.5.49) a node, you have to save it explicitly, except
for all given or no save command at all.
When the keyword all appears in the save command, all node voltages, voltage source
currents and inductor currents are saved in addition to any other vectors listed.
Save voltage and current:
Save allows storing and later access of internal device parameters. e.g. in a command
like
Save internal parameters:
saves all standard analysis output data plus gm of transistor mn1 to internal memory (see
also 31.1).
save may store data from nodes or devices residing inside of a subcircuit:
Save voltage on node 3 (top level), node 8 (from inside subcircuit x2) and current through
vmeas (from subcircuit x1):
Use commands listing expand (17.5.40, before the simulation) or display (17.5.22,
after simulation) to obtain a list of all nodes and currents available. Please see Chapt. 31
for an explanation of the syntax for internal parameters.
Entering several save lines in a single .control section will accumulate the nodes and
parameters to be saved. If you want to exclude a node, you have to get its number by
calling status (17.5.80) and then calling delete number (17.5.18).
Don’t save anything:
save none
Useful if shared ngspice library is used and data are immediately transferred to the caller
via the shared ngspice interface.
374 CHAPTER 17. INTERACTIVE INTERPRETER
General Form:
sens output_variable
sens output_variable ac ( DEC | OCT | LIN ) N Fstart Fstop
General Form:
set [ word ]
set [ word = value ] ...
Set the value of word to value, if it is present. You can set any word to be any value,
numeric or string. If no value is given then the value is the Boolean ‘true’. If you enter a
string, you have to enclose it in double quotes. Set saves the lower case version of a word
string.
The value of word may be inserted into a command by writing $word. If a variable is set
to a list of values that are enclosed in parentheses (which must be separated from their
values by white space), the value of the variable is the list.
The variables used by ngspice are listed in section 17.7.
Set entered without any parameter will list all variables set, and their values, if applicable.
Be advised that set sets the lower case variant of word. An exceptions to this rule is the
variable sourcepath.
Set automatically tries to distinguish between values given as numbers, strings or lists.
If a string starts with a numerical value, like 2N5401_C and is not enclosed in double
quotes, it is interpreted as a real number 2n, i.e. 2e-9. The rest of the string is discarded.
A variable may be set to a value read from a file by I/O redirection.
Example:
infile.txt:
3 NeXt 4 5 and 7
NeXt
and
Lines starting with ’*’ are comment lines and will be ignored. Lines with multiple tokens
are stored as list vectors, lines with a single token as string.
Another option to set a variable from outside is the I/O redirection by backquotes or
backticks (see 17.10), if you run ngspice as a console application.
setcs [ word ]
setcs [ word = value ] ...
Set the value of word to value, if it is present. You can set any word to be any value,
numeric or string. If no value is given then the value is the Boolean ‘true’. If you enter a
string, you have to enclose it in double quotes. Setcs keeps the case of a word string.
The value of word may be inserted into a command by writing $word. If a variable is set
to a list of values that are enclosed in parentheses (which must be separated from their
values by white space), the value of the variable is the list.
The variables used by ngspice are listed in section 17.7.
Setcs entered without any parameter will list all variables set, and their values, if appli-
cable.
Setcs automatically tries to distinguish between values given as numbers, strings or lists.
If a string starts with a numerical value, like 2N5401_C and is not enclosed in double
quotes, it is interpreted as a real number 2n, i.e. 2e-9. The rest of the string is discarded.
The current circuit is the one that is used for the simulation commands below. When
a circuit is loaded with the source command (see below, 17.5.78) it becomes the current
circuit.
Setcirc followed by ’return’ without any parameters lists all circuits loaded.
setplot
setplot [ plotname ]
setplot previous
setplot next
setplot new
Set the current plot to the plot with the given name, or if no name is given, prompt the
user with a list of all plots generated so far. (Note that the plots are named as they
are loaded, with names like tran1 or op2. These names are shown by the setplot and
display commands and are used by diff, below.) If the ‘New’ item is selected, a new plot
is generated that has no vectors defined.
Note that here the word plot refers to a group of vectors that are the result of one ngspice
run. When more than one file is loaded in, or more than one plot is present in one file,
ngspice keeps them separate and only shows you the vectors in the current plot with the
display (17.5.22) command. setplot previous will show the previous plot in the plot list, if
available, setplot next the next plot. If not available, a warning is issued and the current
plot stays active. Setplot will also allow selecting the digital event nodes that have been
created during the simulation that made the analog plot.
17.5.69 Setscale: Set the scale vector for the current plot
General Form:
setscale [ vector ]
Defines the scale vector for the current plot. If no argument is given, the current scale
vector is printed. The scale vector provides the values for the x-axis in a 2D plot.
17.5.70 Setseed: Set the seed value for the random number gen-
erator
General Form:
setseed [ number ]
When this command is given, the seed value for the random number generator is set to
number. Number has to be an integer greater than 0. The random numbers retrieved after
17.5. COMMANDS 377
this command are a sequence of pseudo random numbers with a huge period. Setting
the seed value will provide a reproducible sequence of random numbers, i.e. the same
seed results in the same sequence. See also the options SEED and SEEDINFO in chapt.
15.1.1and chapt. 22 on statistical circuit analysis..
General Form:
Change the type of the named vectors to type. Type names can be found in the following
table.
Type Unit Type Unit
notype - pole -
time s zero -
frequency Hz s-param -
voltage V temp-sweep Celsius
current A
√ res-sweep Ohms
voltage-density V/√Hz impedance Ohms
current-density A/ Hz admittance S
voltage^2-density V/Hz power W
current^2-density A/Hz phase Degree
temperature Celsius decibel dB
charge C capacitance F
General Form:
shell [ command ]
Call the operating system’s command interpreter; execute the specified command or call
for interactive use.
General Form:
If varname is the name of a list variable, it is shifted to the left by number elements (i.e,
the number leftmost elements are removed). The default varname is argv, and the default
number is 1.
378 CHAPTER 17. INTERACTIVE INTERPRETER
General Form:
The show command prints out tables summarizing the operating condition of selected
devices. If devices is missing, a default set of devices are listed, if devices is a single
letter, devices of that type are listed. A device’s full name may be specified to list only
that device. Finally, devices may be selected by model by using the form #modelname.
If no parameters are specified, the values for a standard set of parameters are listed. If
the list of parameters contains a ‘+’, the default set of parameters is listed along with
any other specified parameters.
For both devices and parameters, the word all has the obvious meaning.
Note: there must be spaces around the ‘:’ that divides the device list from the parameter
list.
General Form:
The showmod command operates like the show command (above) but prints out model
parameter values. The applicable forms for models are a single letter specifying the device
type letter (e.g. m, or c), a device name (e.g. m.xbuf22.m4b), or #modelname (e.g. #p1).
Typical usage (e.g. for BSIM4 model):
Note: there must be spaces around the ‘:’ that divides the device list from the parameter
list.
General Form:
snload reads the snapshot file generated by snsave (17.5.77). circuit-file is the original
circuit input file. After reading, the simulation may be continued by resume (17.5.59).
An input script for loading circuit and intermediate data, resuming simulation and plot-
ting is shown below:
17.5. COMMANDS 379
Typical usage:
. control
* cd to where all files are located
cd D :\ Spice_general \ ngspice \ examples \ snapshot
* load circuit and snpashot file
snload adder_mos_circ . cir adder500 . snap
* continue simulation
resume
* plot some node voltages
plot v (10) v (11) v (12)
. endc
Due to a bug we currently need the term ’script’ in the title line (first line) of the script.
General Form:
snsave file
If you run a transient simulation and interrupt it by e.g. a stop breakpoint (17.5.82),
you may resume simulation immediately (17.5.59) or store the intermediate status in a
snapshot file by snsave for resuming simulation later (using snload (17.5.76)), even with
a new instance of ngspice.
380 CHAPTER 17. INTERACTIVE INTERPRETER
Typical usage:
. control
* cd to where all files are located
cd D :\ Spice_general \ ngspice \ examples \ snapshot
unset askquit
set noinit
* interrupt condition for the simulation
stop when time > 500 n
* simulate
run
* store snapshot to file
snsave adder500 . snap
quit
. endc
. END
adder_mos_circ.cir is a circuit input file, including the netlist, .model and .tran state-
ments.
Unfortunately snsave/snload will not work if you have XSPICE devices (or V/I sources
with polynomial statements) in your input deck.
General Form:
source infile
For ngspice: read the ngspice input file infile, containing a circuit netlist. Ngspice control
commands may be included in the file, and must be enclosed between the lines .control
and .endc. These commands are executed immediately after the circuit is loaded, so a
control line of ac ... works the same as the corresponding .ac card. The first line in
any input file is considered a title line and not parsed but kept as the name of the circuit.
Thus, a ngspice command script in infile must begin with a blank line and then with a
.control line. Also, any line starting with the string ‘*#’ is considered as a control line
(.control and .endc is placed around this line automatically.). The exception to these
rules are the files spinit (16.5) and .spiceinit (16.6).
17.5. COMMANDS 381
For ngutmeg: reads commands from the file infile. Lines beginning with the character
‘*’ are considered comments and are ignored.
The following search path is executed to find infile: current directory (OS dependent),
<prefix>/share/ngspice/scripts, env. variable NGSPICE_INPUT_DIR (if defined), see 16.7.
This sequence may be overridden by setting the internal sourcepath variable (see 17.7)
before calling source infile.
General Form:
Calculates a new complex vector containing the Fourier transform of the input vector
(typically the linearized result of a transient analysis). The default behavior is to use
a Hanning window, but this can be changed by setting the variables specwindow and
specwindoworder appropriately.
Typical usage:
Possible values for specwindow are none, hanning, cosine, rectangular, hamming, triangle,
bartlet, blackman, gaussian and flattop. In the case of a Gaussian window specwindoworder
is a number specifying its order. For a list of window functions see 17.5.28.
General Form:
status
Display all of the saved nodes and parameters, traces and breakpoints currently in effect.
General Form:
step [ number ]
Set a breakpoint. The argument after n means stop after iteration number ‘n’, and
the argument when value cond value means stop when the first value is in the given
relation with the second value, the possible relations being
Symbol Alias Meaning
= eq equal to
<> ne not equal
> gt greater than
< lt less than
>= ge greater than or equal to
<= le less than or equal to
Symbol or alias may be used alternatively. All stop commands have to be given in the
control flow before the run command. The values above may be node names in the
running circuit, or real values. If more than one condition is given, e.g.
stop after 4 when v(1) > 4 when v(2) < 2,
the conjunction of the conditions is implied. If the condition is met, the simulation and
control flow are interrupted, and ngspice waits for user input.
In a transient simulation the ‘=’ or eq will only work with vector time in commands like
stop when time = 200n.
Internally, a breakpoint will be set at the time requested. Multiple breakpoints may
be set. If the first stop condition is met, the simulation is interrupted, the commands
following run or tran (e.g. alter or altermod) are executed, then the simulation may
continue at the first resume command. The next breakpoint requires another resume to
continue automatically. Otherwise the simulation stops and ngspice waits for user input.
If you try to stop at
stop when V(1) eq 1
(or similar) during a transient simulation, you probably will miss this point, because it is
not very likely that at any time step the vector v(1) will have the exact value of 1. Then
ngspice simply will not stop.
The command compares two strings, either given by a variable (string1) or as a string
in quotes (‘string2’). _flag is set as an output variable to ’0’, if both strings are equal.
17.5. COMMANDS 383
A value greater than zero indicates that the first character that does not match has a
greater value in str1 than in str2; and a value less than zero indicates the opposite (like
the C strcmp function).
sysinfo
The command prints system information useful for sending bug report to developers.
Information consists of
• CPU type,
This command has been tested under Windows OS and Linux. It may not be available
in your operating system environment.
tf output_node input_source
• output resistance,
384 CHAPTER 17. INTERACTIVE INTERPRETER
between the given output node and the given input source. The analysis assumes a
small-signal DC (slowly varying) input. The following example file
Example input file:
* Tf test circuit
vs 1 0 dc 5
r1 1 2 100
r2 2 3 50
r3 3 0 150
r4 2 0 200
. control
tf v (3 ,5) vs
print all
. endc
. end
For every step of an analysis, the value of the node is printed. Several traces may be
active at once. Tracing is not applicable for all analyses. To remove a trace, use the
delete (17.5.18) command.
Perform a transient analysis. See Chapt. 15.3.9 of this manual for more details.
An interactive transient analysis may be interrupted by issuing a ctrl-c (control-C) com-
mand. The analysis then can be resumed by the resume command (17.5.59). Several
options may be set to control the simulation (15.1.4).
17.5. COMMANDS 385
Definitions for the named user-defined functions are deleted. If * is given, all user-defined
functions are deleted.
General Form:
Clear the value of the specified variable(s) (word). If * is specified, all variables are
cleared.
General Form:
Print out the version of ngspice that is running, if invoked without argument or with -s
or -f. If the argument is a <version id> (any string different from -s or -f is considered
a <version id> ), the command checks to make sure that the arguments match the
current version of ngspice. (This is mainly used as a Command: line in rawfiles.)
Options description:
• No option: The output of the command is the message you can see when running
ngspice from the command line, no more no less.
• -s(hort): A shorter version of the message you see when calling ngspice from the
command line.
• -f (ull): You may want to use this option if you want to know what extensions are
included into the simulator and what compilation switches are active. A list of
compilation options and included extensions is appended to the normal (not short)
message. May be useful when sending bug reports.
The following example shows what the command returns in some situations:
17.5. COMMANDS 387
Note for developers: The option listing returned when version is called with
the -f flag is built at compile time using #ifdef blocks. When new compile
switches are added, if you want them to appear on the list, you have to modify
the code in misccoms.c.
General Form:
where
When performing a transient or operating point analysis, the name of the last node or
device to cause non-convergence is saved. The where command prints out this information
so that you can examine the circuit and either correct the problem or generate a bug
report. You may do this either in the middle of a run or after the simulator has given
up on the analysis. For transient simulation, the iplot command can be used to monitor
the progress of the analysis. When the analysis slows down severely or hangs, interrupt
the simulator (with control-C) and issue the where command. Note that only one node
or device is printed; there may be problems with more than one node.
388 CHAPTER 17. INTERACTIVE INTERPRETER
First vectors are grouped together by plots, and written out as such (i.e. if the expression
list contained three vectors from one plot and two from another, then two plots are
written, one with three vectors and one with two). Additionally, if the scale for a vector
isn’t present it is automatically written out as well.
The default format is a compact binary, but this can be changed to ASCII with the set
filetype=ascii command. The default file name is either rawspice.raw or the argument
of the optional -r flag on the command line, and the default expression list is all.
If variable appendwrite is set, the data may be added to an existing file.
wrs2p [ file ]
while condition
statement
...
end
390 CHAPTER 17. INTERACTIVE INTERPRETER
General Form:
repeat [ number ]
statement
...
end
General Form:
dowhile condition
statement
...
end
The same as while, except that the condition is tested after the statements are executed.
General Form:
The statements are executed once for each of the values, each time with the variable var
set to the current one. (var can be accessed by the $var notation - see below).
17.6. CONTROL STRUCTURES 391
General Form:
if condition
statement
...
else
statement
...
end
If the condition is non-zero then the first set of statements are executed, otherwise the
second set. The else and the second set of statements may be omitted.
17.6.6 Label
General Form:
label word
If a statement of the form goto word is encountered, control is transferred to this point,
otherwise this is a no-op.
17.6.7 Goto
General Form:
goto word
If a statement of the form label word is present in the block or an enclosing block,
control is transferred there. Note that if the label is at the top level, it must be before
the goto statement (i.e, a forward goto may occur only within a block). A block to just
include goto on the top level may look like the following example.
if (1)
...
goto gohere
...
label gohere
end
392 CHAPTER 17. INTERACTIVE INTERPRETER
17.6.8 Continue
General Form:
continue [ n ]
If there is a while, dowhile, or foreach block n levels of loops above the enclosing this
statement, control passes to the test controlling that loop, or in the case of foreach, the
next value for that loop is taken. If n is not specified, it is assumed to be 1 and acts
on the loop immediately enclosing the continue command. If the value of 0 is given, it
treated as a no-op.
17.6.9 Break
General Form:
break [ n ]
If there is a while, dowhile, or foreach block n levels of loops above the enclosing this
statement, control passes out of the block. If n is not specified, it is assumed to be 1 and
acts on the loop immediately enclosing the break command. If the value of 0 is given, it
treated as a no-op.
Of course, control structures may be nested. When a block is entered and the input is the
terminal, the prompt becomes a number of >’s corresponding to the number of blocks the
user has entered. The current control structures may be examined with the debugging
command cdump (see 17.5.10).
appendwrite Append to the file when a write command is issued, if one already exists.
askquit Check to make sure that there are circuits suspended or plots unsaved. ngspice
warns the user when he tries to quit if this is the case.brief If set to FALSE, the
netlist will be printed.
batchmode Set by ngspice if run with the -b command line parameter. May be used in
input files to suppress plotting if ngspice runs in batch mode.
17.7. INTERNALLY PREDEFINED VARIABLES 393
colorN These variables determine the colors used during plotting. Color values may be
entered as RGB values from 0 to 255 (hex or decimal) or stating a color name.
The identification number N may be an integer between 0 and 22. Color0 is the
background, color1 is the grid and text color, and color ids from 2 through 22
are used for graphs (vectors) plotted. Hex color coding is done according to set
colorN=rgb:r/g/b, where r, g, and b may range from 00 to FF each. For example
green is selected by set color3=rgb:00/FF/00. Decimal coding is available as set
colorN=rgbd:rd/gd/bd, where rd, gd, and bd may range from 0 to 255. If X11 is
being run (Linux, macOS, Cygwin), the value of the color variables may be any of
the standard X-Server color names, which may be found in file /usr/lib/rgb.txt.
ngspice GUI for Windows supports color names according to the Naming Common
Colors project. Details are to be found in file wincolor.h. An example isset
color3=blue. If no color id is set, then a predefined set of colors is applied auto-
matically.
controlswait (only available with shared ngspice, chapt. 19.4.1.4) If the simulation is
started with the background thread (command bg_run), the .control section com-
mands are executed immediately after bg_run has been given, i.e. typically before
the simulation has finished. This often is not very useful because you want to evalu-
ate the simulation results. If controlswait is set in .spiceinit or spice.rc, the command
execution is delayed until the background thread has returned (aka the simulation
has finished). If set controlswait is given inside of the .control section, only the
commands following this statement are delayed.
curplot (read only) Returns <type><no.> of the current plot. Type is one of tran, ac,
op, sp, dc, unknown, no. is a number, sequentially set internally. This information
is used to uniquely identify each plot.
device The name (/dev/tty??) of the graphics device. If this variable isn’t set then the
user’s terminal is used. To do plotting on another monitor you probably have to set
both the device and term variables. (If device is set to the name of a file, nutmeg
dumps the graphics control codes into this file – this is useful for saving plots.)
diff_abstol The relative tolerance used by the diff command (default is 1e-12).
diff_reltol The relative tolerance used by the diff command (default is 0.001).
diff_vntol The absolute tolerance for voltage type vectors used by the diff command
(default is 1e-6).
filetype This can be either ascii or binary, and determines the format of the raw file
(compact binary or text editor readable ascii). The default is binary.
fourgridsize How many points to use for interpolating into when doing Fourier analysis.
gridsize If this variable is set to an integer, this number is used as the number of equally
spaced points to use for the Y axis when plotting. Otherwise the current scale is
used (which may not have equally spaced points). If the current scale isn’t strictly
monotonic, then this option has no effect.
gridstyle Sets the grid during plotting with the plot command. Will be overridden by
direct entry of gridstyle in the plot command. A linear grid is standard for both
x and y axis. Allowed values are lingrid loglog xlog ylog smith smithgrid
polar nogrid.
hcopydev If this is set, when the hardcopy command is run the resulting file is automat-
ically printed on the printer named hcopydev with the command lpr -Phcopydev
-g file.
hcopyfont This variable specifies the font name for hardcopy output plots. The value is
device dependent.
hcopyfontsize This is a scaling factor for the font used in hardcopy plots.
hcopydevtype This variable specifies the type of the printer output to use in the hardcopy
command. If hcopydevtype is not set, Postscript format is assumed. plot (5)
is recognized as an alternative output format. When used in conjunction with
hcopydev, hcopydevtype should specify a format supported by the printer.
hcopyscale This is a scaling factor for the font used in hardcopy plots (between 0 and
10).
hcopypscolor Sets the color of the hardcopy output. If not set, black & white plotting
is assumed with different linestyles for each output vector. A valid color integer
value yields a colored plot background (0: black 1: white, others see below). and
colored solid lines. This is valid for Postscript only.
hcopypstxcolor This variable sets the color of the text in the Postscript hardcopy out-
put. If not set, black on white background is assumed, else it will be white on black
background. Valid colors are 0: black 1: white 2: red 3: blue 4: orange 5: green 6:
pink 7: brown 8: khaki 9: plum 10: orchid 11: violet 12: maroon 13: turquoise 14:
sienna 15: coral 16: cyan 17: magenta 18: gray (for smith grid) 19: gray (for smith
grid) 20: gray (for normal grid).
height The length of the page for asciiplot and print col.
inputdir The directory path of the last input file. It may be used to direct outputs
into a directory relative to the input (even the into the same directory) by e.g. the
command write $inputdir/outfile.raw vec1 vec2.
lprplot5 This is a printf(3s) style format string used to specify the command to use
for sending plot(5)-style plots to a printer or plotter. The first parameter supplied
is the printer name, the second parameter is a file name containing the plot. Both
parameters are strings.
lprps This is a printf(3s) style format string used to specify the command to use for
sending Postscript plots to a printer or plotter. The first parameter supplied is
the printer name, the second parameter is the file name containing the plot. Both
parameters are strings.
moremode If moremode is set, whenever a large amount of data is being printed to the
screen (e.g, the print or asciiplot commands), the output is stopped every screen-
ful and continues when a carriage return is typed. If moremode is unset, then data
scrolls off the screen without pausing.
nfreqs The number of frequencies to compute in the Fourier command. (Defaults to 10.)
ngbehavior Sets the compatibility mode of ngspice. Default value is ’all’. To be set
in spinit (16.5) or .spiceinit (16.6). A value of ’all’ improves compatibility with
commercial simulators. Full compatibility is however not the intention of ngspice!
The values ’ps’, ’psa’, ’lt’, ’lta’, ’hs’ and ’spice3’ are available. See Chapt.
16.14.
nobjthack BJTs can have either 3 or 4 nodes, which makes it difficult for the subcircuit
expansion routines to decide what to rename. If the fourth parameter has been
declared as a model name, then it is assumed that there are 3 nodes, otherwise it
is considered a node. To disable this, you can set the variable nobjthack and force
BJTs to have 4 nodes (for the purposes of subcircuit expansion, at least).
nobreak Don’t have asciiplot and print col break between pages.
noasciiplotvalue Don’t print the first vector plotted to the left when doing an asciiplot.
noglob Don’t expand the global characters ‘*’, ‘?’, ‘[’, and ‘]’. This is the default.
nolegend Don’t plot the legend, when using the plot command..
nonomatch If noglob is unset and a global expression cannot be matched, use the global
characters literally instead of complaining.
noparse Don’t attempt to parse input files when they are read in (useful for debugging).
Of course, they cannot be run if they are not parsed.
noprintscale Don’t print the scale in the leftmost column when a print col command
is given.
nostepsizelimit The maximum step size during transient simulation is per default lim-
ited to tstep given by .tran tstep tstop <tstart <tmax>> (15.3.9, 17.5.87). It may be
overridden and set to a value of (tstop - tstart)/50 by adding ’set nostepsizelimit’
to .spiceinit. Both may be overriden by setting tmax on the .tran line.
numdgt The number of digits to use when printing tables of data (print col). The de-
fault precision is 6 digits. On the PC, approximately 16 decimal digits are available
using double precision, so p should not be more than 16. If the number is negative,
one fewer digit is printed to ensure constant widths in tables.
plainlet Command let (17.5.38) will executed without evaluating any expression in its
command line. This is useful if characters like ’/’ are part of the vector names, e.g.
as issued by KiCad. Setting plainlet may be used to rename a vector including
such math characters into a vector using only standard characters. Then standard
plot, print, and write commands may be applied to this renamed vector.
plainplot Command plot (17.5.49) will executed without evaluating any expression in
its command line. This is useful if characters like ’/’ are part of the vector names.
17.7. INTERNALLY PREDEFINED VARIABLES 397
plainwrite Command write (17.5.96) will executed without evaluating any expression
in its command line. This is useful if characters like ’/’ are part of the vector names.
polydegree The degree of the polynomial that the plot command should fit to the data.
If polydegree is N, then ngspice fits a degree N polynomial to every set of N points
and draws 10 intermediate points in between each end point. If the points aren’t
monotonic, then ngspice tries to rotate the curve and reduce the degree until a fit
is achieved.
polysteps The number of points to interpolate between every pair of points available
when doing curve fitting. The default is 10.
prompt The prompt, with the character ‘!’ replaced by the current event number. Sin-
gle quotes ’ ’ are required around the specified string unless you really want it
expanded.
remote_shell Overrides the name used for generating rspice runs (default is rsh).
rndseed Seed value for random number generator (used by sgauss, sunif, and rnd
functions). It is set by the option command ’option seed=val|random’.
rhost The machine to use for remote ngspice runs, instead of the default one (see the
description of the rspice command, below).
rprogram The name of the remote program to use in the rspice command.
sharedmode Variable is set when ngspice runs in its shared mode (from ngspice.dll or
ngspice_xx.so). May be used in universal input files to suppress plotting because a
graphics interface is lacking.
sim_status will bet set to 0 when the simulation starts. If there is an error and the
simulation fails with ’xx simulation(s) aborted’, then sim_status is set to 1. The
variable can be used in scripted loops within a transient simulation to allow special
handling e.g. in case of non-convergence.
sourcepath A list of the directories to search when a source command is given. The de-
fault is the current directory and the standard ngspice library (/usr/local/lib/ngspice,
or whatever LIBPATH is #defined to in the ngspice source). The command
398 CHAPTER 17. INTERACTIVE INTERPRETER
specwindow Windowing for commands spec (17.5.79) or fft (17.5.28). May be one of
the following: bartlet blackman cosine gaussian hamming hanning none rectangular
triangle.
spicepath The program to use for the aspice command. The default is /cad/bin/spice.
2 2
sqrnoise If set,
√ noise data
√ outputs will be given as V /Hz or A /Hz, otherwise as the
usual V / Hz or A/ Hz.
strict_errorhandling If set by the user, an error detected during circuit parsing will
immediately lead ngspice to exit with exit code 1 (see 18.5). May be set in files
spinit (16.5) or .spiceinit (16.6) only.
ticmarks An integer value n, every n data points a tic (default: a small ’x’) will be set
on your graph.
ticlist A list of integers, e.g. ( 4 14 24 ), selects data points to set tics (small ’x’) on
your graph.
units If this is degrees, then all the trig functions will use degrees instead of radians.
unixcom If a command isn’t defined, try to execute it as a UNIX command. Setting this
option has the effect of giving a rehash command, below. This is useful for people
who want to use ngspice as a login shell.
wfont Set the font for the graphics plot in MS Windows. Typical fonts are courier,
times, arial and all others found on your machine. Default is courier.
wfont_size The size of the windows font. The default depends on system settings.
width The width of the page for asciiplot and print col (see also 15.6.7).
wr_singlescale Command wrdata: The scale vector will be printed only once, if all
scale vectors are of the same length.
17.8. SCRIPTS 399
wr_vecnames Command wrdata: Scale and data vector names are printed on the first
row.
x11lineararcs Some X11 implementations have poor arc drawing. If you set this option,
ngspice will plot using an approximation to the curve using straight lines.
xbrushwidth Linewidth for graph (see xgridwidth for border and grid). Valid for MS
Windows GUI, X11, gnuplot and Postscript.
xgridwidth Linewidth for border and grid. Valid for MS Windows GUI, X11, gnuplot
and Postscript.
xfont Set the font for text (x and y labels, axis values) in the graphics plot in X11
(Linux, Cygwin, macOS etc.). The command fc-list | cut -f2 -d: | sort
-u | less -r lists the font names that are installed on the computer and are
suited for this variable. Use xfont with the setcs command to keep lower case and
upper case characters, e.g. in setcs xfont=’Noto Sans CJK JP’. The’Noto Sans’
font family is very well suited, covering Western and Asian fonts. Also valid for
gnuplot and Postscript.
xtrtol Set trtol, e.g. to 7, to avoid the default speed reduction (accuracy increase)
for XSPICE (see 16.9). Be aware of potential precision degradation or convergence
issues using this option.
17.8 Scripts
Expressions, functions, constants, commands, variables, vectors, and control structures
may be assembled into scripts within a .control ... .endc section of the input file. The
script allows automation of any ngspice task: simulations to perform, output data to
analyze, repeat simulations with modified parameters, assemble output plot vectors. The
ngspice scripting language is not very powerful, but well integrated into the simulation
flow.
The ngspice script input file contains the usual circuit netlist, modelcards, and the actual
script, enclosed in a .control .. .endc section. Ngspice is started in interactive mode
with the input file on the command line (or sourced later with the source command).
After reading the input file, the command sequence is immediately processed. Variables
or vectors set by previous commands may be referenced by the commands following them.
Data can be stored, plotted or grouped into new vectors for either plotting or other means
of data evaluation.
The input file may contain only the .control .. .endc section. To notify ngspice about
this (not mandatory), the script may start with *ng_script in the first line.
17.8.1 Variables
Variables are defined and initialized with the set command (17.5). set output=10 defines
the variable output and sets it to the number 10. Predefined variables, which are used
inside ngspice for specific purposes, are listed in Chapt. 17.7. Variables are accessible
400 CHAPTER 17. INTERACTIVE INTERPRETER
globally. The values of variables may be used in commands by writing $varname where
the value of the variable is to appear, e.g. $output. The special variable $$ refers to the
process ID of the program. With $< a line of input is read from the terminal. If a variable
is assigned with $&word, then word must be a vector (see below), and word’s numeric
value is taken to be the new value of the variable. If foo is a valid variable, and is of
type list, then the expression $foo[low-high] expands to a range of elements. Either
the upper or lower index may be left out, and in addition to slicing also reversing of a
list is possible through $foo[len-0] (len is the length of the list, the first valid index is
always 1). Furthermore, the notation $?foo evaluates to 1 if the variable foo is defined,
0 otherwise, and $#foo evaluates to the number of elements in foo if it is a list, 1 if it is
a number or string, and 0 if it is a Boolean variable.
17.8.2 Vectors
Ngspice data is in the form of vectors: time, voltage, etc. Each vector has a type, and
vectors can be operated on and combined algebraically in ways consistent with their types.
Vectors are normally created as a result of a transient or dc simulation. They are also
established when a data file is read in (see the load command 17.5.41), or they are created
with the let command 17.5.38 inside a script. If a variable x is assigned something of the
form $&word, then word has to be a vector, and the numeric value of word is transferred
into the variable x.
17.8.3 Commands
Control structures have been described in Chapt. 17.6. Some simple examples will be
given below.
17.8. SCRIPTS 401
. control
let part = 0
dowhile part < no_buck
let value = bucket [ part ] - 1
set value = " $ & value "
* print the bucket ’ s contents
echo $value
let part = part + 1
end
. endc
. end
17.8. SCRIPTS 407
While there is no direct command to sweep a device parameter during simulation, you
may use a script to emulate such behavior. The example input file contains of an resistive
divider with R1 and R2, where R1 is swept from a start to a stop value inside of the
control section, using the alter command (see 17.5.3).
parameter sweep
* resistive divider , R1 swept from start_r to stop_r
VDD 1 0 DC 1
R1 1 2 1 k
R2 2 0 1 k
. control
let start_r = 1 k
let stop_r = 10 k
let delta_r = 1 k
let r_act = start_r
* loop
while r_act le stop_r
alter r1 r_act
op
print v (2)
let r_act = r_act + delta_r
end
. endc
. end
The console outputs delivered by commands like print (17.5.51), echo (17.5.23), or others
may be redirected into a text file. ’print vec > filename’ will generate a new file or
overwrite an existing file named ’filename’, ’echo text >> filename’ will append the
new data to the file ’filename’. Output redirection may be mixed with commands like
wrdata.
408 CHAPTER 17. INTERACTIVE INTERPRETER
M1 3 2 0 0 N1 L =1 u W =4 u
Rsource 1 2 100 k
Rload 3 vdd 25 k
Vdd vdd 0 1.8
Vin 1 0 1.2 ac 0.1
. control
ac dec 10 100 1000 Meg
plot v (2) v (3)
let flen = length ( frequency ) $ length of the vector
let loopcounter = 0
echo output test > text . txt $ start new file test . txt
* loop
while loopcounter lt flen
let vout2 = v (2)[ loopcounter ] $ generate a single point
$ complex vector
let vout2re = real ( vout2 ) $ generate a single point
$ real vector
let vout2im = imag ( vout2 ) $ generate a single point
$ imaginary vector
let vout3 = v (3)[ loopcounter ] $ generate a single
$ point complex vector
let vout3re = real ( vout3 ) $ generate a single point
$ real vector
let vout3im = imag ( vout3 ) $ generate a single point
$ imaginary vector
let freq = frequency [ loopcounter ] $ generate a single point vecto
echo bbb " $ & freq " " $ & vout2re " " $ & vout2im "
+ " $ & vout3re " " $ & vout3im " >> text . txt
$ append text and
$ data to file
$ ( continued from line above )
let loopcounter = loopcounter + 1
end
. endc
17.9.1 Intro
P =u·i (17.3)
The value of P may be the difference of two real numbers, with K being another real
number.
ui = P = a2 − b2 = (a + b)(a − b) = (a + b)(KK −1 )(a − b) = {K(a + b)} K −1 (a − b)
(17.4)
Thus you get
K −1 u = a + b (17.5)
Ki = a − b (17.6)
and finally
u + K 2i
a= (17.7)
2K
u − K 2i
b= (17.8)
2K
By introducing the reference resistance Z0 := K 2 > 0 we get finally the Heaviside trans-
formation
410 CHAPTER 17. INTERACTIVE INTERPRETER
u + Z0 i u − Z0 i
a= √ , b= √ (17.9)
2 Z0 2 Z0
In case of our two-port we subject our variables to a Heaviside transformation
U1 + Z0 I1 U1 − Z0 I1
a1 = √ b1 = √ (17.10)
2 Z0 2 Z0
U2 + Z0 I2 U2 − Z0 I2
a2 = √ b2 = √ (17.11)
2 Z0 2 Z0
The s-matrix for a two-port then is
b1 s11 s12 a1
= (17.12)
b2 s21 s22 a2
Two obtain s11 we have to set a2 = 0. This is accomplished by loading the output port
exactly with the reference resistance Z0 , which sinks a current I2 = −U2 /Z0 from the
port.
b1
s11 = (17.13)
a1 a2 =0
U1 − Z0 I1
s11 = (17.14)
U1 + Z0 I1
Loading the input port from an ac source U0 via a resistor with resistance value Z0 , we
obtain the relation
U0 = Z0 I1 + U1 (17.15)
Entering this into 17.14, we get
2U1 − U0
s11 = (17.16)
U0
For s21 we obtain similarly
b2
s21 = (17.17)
a1 a2 =0
U2 − Z0 I2 2U2
s21 = = (17.18)
U1 + Z0 I1 U0
Equations 17.16 and 17.18 now tell us how to measure s11 and s21 : Measure U1 at the
input port, multiply by 2 using an E source, subtracting U0 , which for simplicity is set
to 1, and divide by U0 . At the same time measure U2 at the output port, multiply by 2
and divide by U0 . Biasing and measuring is done by subcircuit S_PARAM. To obtain s22
and s12 , you have to exchange the input and output ports of your two-port and do the
same measurement again. This is achieved by switching resistors from low (1mΩ) to high
(1T Ω) and thus switching the input and output ports.
17.10. USING SHELL VARIABLES 411
17.9.3 Usage
Copy and then edit s-param.cir. You will find this file in directory /examples/control_structs
of the ngspice distribution.
The reference resistance (often called characteristic impedance) for the measurements is
added as a parameter
.param Rbase=50
The bias voltages at the input and output ports of the circuit are set as parameters as
well:
.param Vbias_in=1 Vbias_out=2
Place your circuit at the appropriate place in the input file, e.g. replacing the existing
example circuits. The input port of your circuit has two nodes in, 0. The output port has
the two nodes out, 0. The bias voltages are connected to your circuit via the resistances
of value Rbase at the input and output respectively. This may be of importance for the
operating point calculations if your circuit draws a large dc current.
Now edit the ac commands (see 17.5.1) according to the circuit provided, e.g.
ac lin 100 2.5MEG 250MEG $ use for Tschebyschef
Be careful to keep both ac lines in the .control ... .endc section the same and only
change both in equal measure!
Select the plot commands (lin/log, or smithgrid) or the ’write to file’ commands
(write, wrdata, or wrs2p) according to your needs.
Run ngspice in interactive mode
ngspice s-param.cir
The following is valid only if you are working with ngspice as a console app (Linux,
Cygwin). In interactive mode or from a .control section you may transfer the return of a
command from the shell into an ngspice variable by backquote or backtick substitution.
Any text between backquotes is replaced by the result of executing the text as a command
to the shell.
Example:
17.11 MISCELLANEOUS
C-shell type quoting with ’ and " may be used. Within single quotes, no further substi-
tution (like history substitution) is done, and within double quotes, the words are kept
together but further substitution is done.
History substitutions, similar to C-shell history substitutions, are also available - see
the C-shell manual page for all of the details. The characters ~, @{, and @} have the
same effects as they do in the C-Shell, i.e., home directory and alternative expansion. It
is possible to use the wildcard characters *, ?, [, and ] also, but only if you unset noglob
first. This makes them rather useless for typing algebraic expressions, so you should set
noglob again after you are done with wildcard expansion. Note that the pattern [^abc]
matches all characters except a, b, and c.
If X is being used, the cursor may be positioned at any point on the screen when the
window is up and characters typed at the keyboard are added to the window at that
point. The window may then be sent to a printer using the xpr(1) program.
17.12 Bugs
When defining aliases like alias pdb plot db( !:1 - !:2 ) you must be careful to quote
the argument list substitutions in this manner. If you quote the whole argument it might
not work properly.
In a user-defined function, the arguments cannot be part of a name that uses the plot.vec
syntax. For example: define check(v(1)) cos(tran1.v(1)) does not work.
Chapter 18
ngspice offers a variety of user interfaces. For an overview (several screen shots) please
have a look at the ngspice web page.
If compiled properly (e.g. using the --with-wingui flag for ./configure under MINGW),
ngspice for Windows offers a simple graphical user interface. In fact this interface does
not offer much more for data input than a console would offer, e.g. command line inputs,
command history and program text output. First of all it applies the Windows API for
data plotting. If you run the sample input file given below, you will get an output as
shown in Fig. 18.1.
413
414 CHAPTER 18. NGSPICE USER INTERFACES
Input file:
The GUI consists of an I/O port (lower window) and a graphics window, created by the
plot command.
18.1. MS WINDOWS GRAPHICAL USER INTERFACE 415
The output window displays messages issued by ngspice. You may scroll the window to
get more of the text. The input box (white box) may be activated by a mouse click to
accept any of the valid ngspice commends. The lower left output bar displays the actual
input file. ngspice progress during setup and simulation is shown in the progress window
(--ready--). The Quit button allows interruption of ngspice. If ngspice is actively
simulating, due to using only a single thread, this interrupt has to wait until the window
is accessible from within ngspice, e.g. during an update of the progress window.
In the plot window there is the upper left button, which activated a drop down menu.
You may select to print the plot window shown (a very simple printer interface, to be
improved), set up any of the printers available on your computer, or issue a postscript file
of the actual plot window, either black&white or colored.
Instead of plotting with black background, you may set the background to any other color,
preferably to ‘white’ using the command shown below.
416 CHAPTER 18. NGSPICE USER INTERFACES
. control
run
* white background
set color0 = white
* black grid and text ( only needed with X11 , automatic with MS Win )
set color1 = black
* wider grid and plot lines
set xbrushwidth =2
plot vss # branch
. endc
18.3 Linux
The standard user interface is a console for input and the X11 graphics system for output
with the interactive plot (17.5.49) command. If ngspice is compiled with the –without-x
flag for ./configure, a console application without graphical interface results. For more
sophisticated input user interfaces please have a look at Chapt. 18.8.
18.4 CygWin
The CygWin interface is similar to the Linux interface (18.3), i.e. console input and X11
graphics output. To avoid the warning of a missing graphical user interface, you have to
start the X11 window manager by issuing the commands
$ export DISPLAY=:0.0
$ xwin -multiwindow -clipboard &
inside of the CygWin window before starting ngspice.
Usage
. control
set svg_intopts = ( 512 384 20 0 1 2 0 )
setcs svg_stropts = ( blue Arial Arial )
. endc
The following variables may override some of the above mentioned parameters or provide
more details.
hcopyfont This variable specifies the font name for hardcopy output plots. The value is
device dependent.
hcopyfontsize This is a scaling factor for the font used in hardcopy plots.
hcopydevtype The variable specifies the type of the printer output to use in the hardcopy
command. It has to be set to set hcopydevtype=svg.
hcopyscale This is a scaling factor for the font used in hardcopy plots (between 0 and
10).
colorN These variables determine the colors used during plotting. Color values may be
entered as RGB values from 0 to 255 (hex or decimal) or stating a color name.
The identification number N may be an integer between 0 and 22. Color0 is the
background, color1 is the grid and text color, and color ids from 2 through 22
are used for graphs (vectors) plotted. Hex color coding is done according to set
colorN=rgb:r/g/b, where r, g, and b may range from 00 to FF each. For example
green is selected by set color3=rgb:00/FF/00. Decimal coding is available as set
18.6. OUTPUT-TO-FILE OPTIONS 419
colorN=rgbd:rd/gd/bd, where rd, gd, and bd may range from 0 to 255. If X11 is
being run (Linux, macOS, Cygwin), the value of the color variables may be any of
the standard X-Server color names, which may be found in file /usr/lib/rgb.txt.
ngspice GUI for Windows supports color names according to the Naming Com-
mon Colors project. Details are to be found in file wincolor.h. An example is
set color3=blue. If no color id is set, then a predefined set of colors is applied
automatically.
xbrushwidth Linewidth for graph (see xgridwidth for border and grid). Valid for MS
Windows GUI, X11, gnuplot and Postscript.
xgridwidth Linewidth for border and grid. Valid for MS Windows GUI, X11, gnuplot
and Postscript.
hardcopy file vector <vectors> <title text> <xlabel text> <ylabel text>
Usage
. control
* simulation commands here
set hcopydevtype = svg
set svg_intopts = ( 512 384 20 0 1 2 0 )
setcs svg_stropts = ( yellow Arial Arial )
set color1 = blue
set color2 = green
hardcopy plot_1 . svg vss # branch title ’ Plot no . 4 ’
+ xlabel ’ Drain voltage ’ ylabel ’ Drain current ’
* plot to screen commands here
. endc
Plot-to-screen
The file contents may be plotted to the screen. For MS Windows you may use the Internet
Explorer or EDGE, linked to the .svg file extension. Under Cygwin or Linux you may
install the program feh for plotting with the following commands:
Plot to screen commands
18.6.1.2 PostScript
hcopypscolor Sets the color of the hardcopy output byselecting a integer number. If
not set, black & white plotting is assumed with different linestyles for each output
vector. A valid color integer value yields a colored plot background (0: black 1:
white, others see above). and colored solid lines.
hcopypstxcolor This variable sets the color of the text in the Postscript hardcopy out-
put. If not set, black on white background is assumed, if the background is colored
or black, white text is printed.
hcopyfont This variable specifies the font name for hardcopy output plots. The value is
device dependent.
hcopyfontsize This is a scaling factor for the font used in hardcopy plots.
hcopydevtype The variable specifies the type of the printer output to use in the hardcopy
command. It has to be set to set hcopydevtype=svg.
hcopyscale This is a scaling factor for the font used in hardcopy plots (between 0 and
10).
hcopywidth Sets width of the hardcopy plot.
hcopyheight Sets height of the hardcopy plot.
xbrushwidth Linewidth for graph (see xgridwidth for border and grid). Valid for MS
Windows GUI, X11, gnuplot and Postscript.
xgridwidth Linewidth for border and grid. Valid for MS Windows GUI, X11, gnuplot
and Postscript.
The corresponding input file for the examples given below is listed in Chapt. 21.1. Just
add the .control section to this file and run in interactive mode by
$ ngspice xspice_c1_print.cir
One way is to setup your printing like this will yield a black&white plot:
.control
set hcopydevtype=postscript
op
run
plot vcc coll emit
hardcopy temp.ps vcc coll emit
.endc
18.6. OUTPUT-TO-FILE OPTIONS 421
Then print the postscript file temp.ps to the screen. This may be done by a ngspice shell
command, depending on the operating system and the installed viewer tools (like gv or
others):
.control
set hcopydevtype=postscript
* allow color and set background color if set to value >= 0
set hcopypscolor=1 ; white
set hcopypstxcolor = 3 ; blue
* The colors of the graphs are set automatically.
set xgridwidth=2
set xbrushwidth=3
run
hardcopy temp.ps vcc coll emit
.endc
.control
set hcopydevtype=postscript
*send output to the printer kec3112-clr
set hcopydev=kec3112-clr
hardcopy out.tmp vcc coll emit
.endc
18.6.1.3 PNG
There is no png driver integrated into ngspice. One may use the gnuplot interface (see
18.7) to create a png file.
422 CHAPTER 18. NGSPICE USER INTERFACES
Usage
. control
* simulation commands here
set gnuplot_terminal = png / quit
gnuplot plot_1 vss # branch vss2 # branch
+ title ’ Drain current versus drain voltage ’
+ xlabel ’ Drain voltage / V ’ ylabel ’ Drain current / uA ’
* plot to screen commands here
. endc
This command sequence will generate a png file plot_1.png in the current directory. You
will need to have gnuplot installed.
A few remarks are due: Generally you should use a text editor for the input files that
allows to set the character encoding to utf-8. you may give a true µA in the label text,
not only the uA. Otherwise a µ in the input file may lead ngspice to fail the utf-8 syntax
test. For sake of having not enough characters per line available in the final pdf manual
to fitting the gnuplot command, the line continuation is used in the above example with
a + character in the first column. Unfortunately this has a strange side effect in a real
ngspice input file, in that all letters become lower case in the continuation lines. So better
create a single (long) line containing the complete gnuplot command.
Plotting the png file to the screen can be achieved from within the .control section by
Plot to screen commands
You will need to install a suitable viewer program (e.g. irfanview or feh).
18.6.1.4 VCD
Value Change Dump (VCD) (also known less commonly as "Variable Change Dump") is
an ASCII-based format for dumpfiles generated by envent based logic simulation. The
eprvcd command is used by ngspice to print out the digital event nodes versus time.
General Form:
Example usage:
The file addr_x.vcd may be displayd by the following .control section (gtkwave has to be
installed):
Plot to screen commands
# tcl script for gtkwave : show vcd file data created by ngspice
set nfacs [ gtkwave :: getNumFacs ]
for { set i 0} { $i < $nfacs } { incr i } {
set facname [ gtkwave :: getFacName $i ]
set num_added [ gtkwave :: addSignalsFromList $facname ]
}
gtkwave ::/ Edit / UnHighlight_All
gtkwave ::/ Time / Zoom / Zoom_Full
18.6.2.1 Rawfile
This is the traditional spice-compatible output file for simulation data. It will be generated
during simulation if ngspice is started in batch mode (16.4.1) like
where mysim.raw, following the -r flag, is the rawfile. It may be created as well from
inside a control section using the write command (17.5.96) like
If not all result vetcors are to be stored in the rawfile, the .save command (15.6.1) will
limit the number of vectors to the ones liste after the command. One also may limit their
numbers if the vectors are explicitely stated in the write command
The rawfile consists of an ascii header, followed by the data, either in ascii or binary
format.
filetype This can be either ascii or binary, and determines the format of the raw file
(compact binary or text editor readable ascii). The default is binary.
All simulations (e.g. if .tran follow .ac) will be saved consecutively. If using the write
command, setting variable appendwrite will allow storing several sim outputs in a single
file.
appendwrite Append to the file when a write command is issued, if one already exists.
wrdata generates a file containing simulation data in a tabular fashion. For details please
see 17.5.95. The following variables and options are aknowledged:
appendwrite Append to the file when a write command is issued, if one already exists.
numdgt The number of digits to use when printing tables of data (print col). The de-
fault precision is 6 digits. On the PC, approximately 16 decimal digits are available
using double precision, so p should not be more than 16. If the output number is
negative, one digit less is printed to ensure constant widths in tables.
wr_singlescale The scale vector will be printed only once, if all scale vectors are of the
same length.
wr_vecnames Scale and data vector names are printed on the first row.
wrs2ps allows to write a file, containing S parameter data, in the Touchstone File Format
Version 1. For details please see 17.5.97 for the command and 17.9 for generating the
S-parameters.
Anything that is printable to the console by a control section command, may be redirected
into a file. See also 17.4.1.
Example usage:
Echos all text, variables and vectors to the screen or the redirected output location (see
also 17.5.23).
Example usage:
* variable
setcs myvar = great
set empty =""
* vector
let lineno =1
* empty line
echo
* vectors and variables may be included
echo This is a $myvar output with $ & lineno line ( s ).
* no line feed , empty var to allow blank
echo -n This is still a $myvar output $empty
echo with $ & lineno line ( s ).
General Form:
Prints the vector(s) described by the expression expr. Please see 17.5.51 for details.
Expression expr. may be a list of vectors, but also a mathematical expression combining
vectors and constants according to 17.2.
Example:
appendwrite Append to the file when a write command is issued, if one already exists.
moremode If moremode is set, whenever a large amount of data is being printed to the
screen (e.g, the print or asciiplot commands), the output is stopped every screen-
ful and continues when a carriage return is typed. If moremode is unset, then data
scrolls off the screen without pausing.
noprintscale Don’t print the scale in the leftmost column when a print col command
is given.
numdgt The number of digits to use when printing tables of data (print col). The de-
fault precision is 6 digits. On the PC, approximately 16 decimal digits are available
using double precision, so p should not be more than 16. If the output number is
negative, one digit less is printed to ensure constant widths in tables.
426 CHAPTER 18. NGSPICE USER INTERFACES
Prints event driven nodes to the console (or a file when using output redirection). See
17.5.26 and 27.2.2 for an example.
18.7 Gnuplot
Plotting with Gnuplot is directly available from the ngspice .control section or interactive
command. Install Gnuplot (on Linux available from the distribution, on Windows avail-
able here). On Windows, expand the zip file to a directory of your choice, add the path
<any directory>/gnuplot/bin to the PATH variable, and off you go... The command to
invoke Gnuplot (17.5.31) is limited to x/y plots (no polar etc.).
General Form:
plotargs is a list of vectors to be plotted. file may either be temp or tmp or a file name
(without file extension).
Plot window only:
ngspice generates temporary data and command files for Gnuplot, calls Gnuplot for ope-
nening the plot windows and then discards the temporary files.
Plot window plus command and data files:
Gnuplot command file newplot.plt and data file newplot.data are generated to stay in the
current directory. The command file may be modified to alter the plot, and then called
by gnuplot newplot.plt to draw the modified plot.
The following variables are aknowledged by the gnuplot command:
gnuplot_terminal May be one of the following: png (write png file and plot to screen),
png/quit (write png file but no plot, see 18.6.1.3), eps (write PostScript file and
plot to screen), eps/quit (write PostScript file, but no plot), xterm (open gnu-
plot in an xterm window).
xbrushwidth Linewidth for graph (see xgridwidth for border and grid). Valid for MS
Windows GUI, X11, gnuplot and Postscript.
xgridwidth Linewidth for border and grid. Valid for MS Windows GUI, X11, gnuplot
and Postscript.
18.8. INTEGRATION WITH CAD SOFTWARE AND ‘THIRD PARTY’ GUIS 427
18.8.1 KiCad
KiCad is a cross platform and open source electronics design automation suite. Its
schematic editor Eeschema fully integrates shared ngspice (see Chapt. 19) as the sim-
ulation tool. On the ngspice web pages there is a tutorial available which presents an
introduction to using ngspice from within KiCad..
18.8.2 Xschem
Xschem is a schematic capture program, it allows to create a hierarchical representation
of circuits with a top down approach . By focusing on interconnections, hierarchy and
properties a complex system (IC) can be described in terms of simpler building blocks.
A VHDL, Verilog or ngspice netlist can be generated from the drawn schematic, allowing
the simulation of the circuit.
18.8.4 XCircuit
CYGWIN and especially Linux users may find XCircuit valuable to establish a develop-
ment flow including schematic capture and circuit simulation.
428 CHAPTER 18. NGSPICE USER INTERFACES
18.8.5 GEDA
The gEDA project is developing a full GPL‘d suite and toolkit of Electronic Design
Automation tools for use with a Linux. Ngspice may be integrated into the development
flow. Two web sites offer tutorials using gschem and gnetlist with ngspice:
http://geda-project.org/wiki/geda:csygas
http://geda-project.org/wiki/geda:ngspice_and_gschem
18.8.6 MSEspice
A graphical front end to ngspice, using the Free Pascal cross platform RAD environment
MSEide+MSEgui.
ngspice may be compiled as a shared library. This allows adding ngspice to an application
that then gains control over the simulator. The shared module offers an interface that
exports functions controlling the simulator and callback functions for feedback.
So you may send an input ‘file’ with a netlist to ngspice, start the simulation in a separate
thread, read back simulation data at each time point, stop the simulator depending on
some condition, alter device or model parameters and then resume the simulation.
Shared ngspice does not have any user interface. The calling process is responsible for this.
It may offer a graphical user interface, add plotting capability or any other interactive
element. You may develop and optimize these user interface elements without a need to
alter the ngspice source code itself, using a console application or GUIs like gtk, Delphi,
Qt or others.
Currently (as of ngspice-27 being the actual release), you will have to use the direct
loading of the sources from the git repository (see Chapt. 32.1.2).
Compilation is done as described in Chapts. 32.1 or 32.2.2. Use the configure option
--with-ngshared instead of --with-x or --with-wingui. In addition you might add
(optionally) --enable-relpath to avoid absolute paths when searching for code models.
For MINGW you may edit compile_min.sh accordingly and compile using this script in
the MSYS2 window.
Other operation systems (Mac OS, BSD, ...) have not been tested so far. Your input is
welcome!
429
430CHAPTER 19. NGSPICE AS SHARED LIBRARY OR DYNAMIC LINK LIBRARY
Compilation is similar to what has been described in Chapt. 32.2.1. However, there is
a dedicated project file coming with the source code to generate ngspice.dll. Go to the
directory visualc and start the project with double clicking on sharedspice.vcxproj.
While creating the ngspice shared lib, not only the *.so (*.dll) file is created, but also a
small library file, which just includes references to the exported symbols. Depending on
the OS, these may be called libngspice.dll.a, ngspice.lib. Linux and MINGW also allow
linking to the shared object itself. The shared object is not included into the executable
component but is tied to the execution.
dlopen (Linux) or LoadLibrary (MS Windows) will load libngspice.so or ngspice.dll into
the address space of the caller at runtime. The functions return a handle that may be
used to acquire the pointers to the functions exported by libngspice.so. Detaching ngspice
at runtime is equally possible (using dlclose/FreeLibrary), after the background thread
has been stopped and all callbacks have returned.
vector_info
The next two structures are used by the callback function SendInitData (see 19.3.3.5).
Each time a new plot is generated during simulation, e.g. when a sequence of op, ac or
tran is used, or commands like linearize or fft are invoked, the function is called once
by ngspice. Among its parameters you find a pointer to a struct vecinfoall, which includes
an array of vecinfo, one for each vector. Pointers to the struct dvec, containing the vector,
are included.
vecinfo
vecinfoall
} vecinfoall , * pvecinfoall ;
The next two structures are used by the callback function SendData (see 19.3.3.4). Each
time a new data point (e.g. time value and simulation output value(s)) is added to the
vector structure of the current plot, the function SendData is called by ngspice, among
its parameters the actual pointer pvecvaluesall, which contains an array of pointers to
pvecvalues, one for each vector.
vecvalues
After caller has loaded ngspice.dll, the simulator has to be initialized by calling ngSpice_Init(...).
Address pointers of several callback functions (see 19.3.3), which are to be defined in the
caller, are sent to ngspice.dll. The int return value is not used.
SendChar* callback function for reading printf, fprintf, fputs (NULL allowed)
SendStat* callback function for reading status string and percent value (NULL allowed)
SendData* callback function for sending an array of structs containing data values of
all vectors in the current plot (simulation output) (NULL allowed)
SendInitData* callback function for sending an array of structs containing info on all
vectors in the current plot (immediately before simulation starts) (NULL allowed)
void* Using the void pointer, you may send the object address of the calling function
(’self’ or ’this’ pointer) to ngspice.dll. This pointer will be returned unmodified by
any callback function (see the *void pointers in Chapt. 19.3.3). Callback functions
are to be defined in the global section of the caller. Because they now have got the
object address of the calling function, they may direct their actions to the calling
object.
Send a valid command (see the control or interactive commands) from caller to ngspice.dll.
Will be executed immediately (as if in interactive mode). Some commands are rejected
(e.g. ’plot’, because there is no graphics interface). Command ’quit’ will remove internal
data, and then send a notice to caller via ngexit(). The function returns a ’1’ upon error,
otherwise ’0’.
Sending ngSpice_Command(NULL) will clear the internal control structures. Each com-
mand sent to ngspice is stored in the control structures. If you run scripts with 10.000 or
more commands, sending NULL from time to time will release this memory.
434CHAPTER 19. NGSPICE AS SHARED LIBRARY OR DYNAMIC LINK LIBRARY
sends an array of null-terminated char* to ngspice.dll. Each char* contains a single line of
a circuit (Each line is like it is found in an input file *.sp.). The last entry to char** has to
be NULL. Upon receiving the array, ngspice.dll will immediately parse the input and set
up the circuit structure (as if the circuit is loaded from a file by the ’source’ command).
The function returns a ’1’ upon error, otherwise ’0’.
returns to the caller a pointer to the name of the current plot. For a definition of the
term ’plot’ see Chapt. 17.3.
returns to the caller a pointer to an array of all plots (listed by their typename).
returns to the caller a pointer to an array of all vector names in the plot named by the
string in the argument.
Get info about the event node vector. If node_name is NULL, just delete previous data
int identification number of calling ngspice shared lib (default is 0, see Chapt. 19.6)
void* return pointer received from caller during initialization, e.g. pointer to object
having sent the request
Sending output from stdout, stderr to caller. ngspice printf, fprintf, fputs, fputc functions
are redirected to this function. The char* string is generated by assembling the print
outputs of the above mentioned functions according to the following rules: The string
commences with ‘stdout ’, if directed to stdout by ngspice (with ‘stderr ’ respectively);
all tokens are assembled in sequence, taking the printf format specifiers into account, until
‘\n’ is hit. If set addescape is given in .spiceinit, the escape character \ is added to any
character from $[]\" found in the string.
Each callback function has a void pointer as the last parameter. This is useful in object
oriented programming. You may have sent the this (or self) pointer of the caller’s class
object to ngspice.dll during calling ngSpice_Init (19.3.2.1). The pointer is returned un-
modified by each callback, so the callback function may identify the class object that has
initialized ngspice.dll.
436CHAPTER 19. NGSPICE AS SHARED LIBRARY OR DYNAMIC LINK LIBRARY
int identification number of calling ngspice shared lib (default is 0, see Chapt. 19.6)
bool if true: immediate unloading dll, if false: just set flag, unload is done when function
has returned
bool if true: exit upon ’quit’, if false: exit due to ngspice.dll error
int identification number of calling ngspice shared lib (default is 0, see Chapt. 19.6)
vecvaluesall* pointer to array of structs containing actual values from all vectors
int identification number of calling ngspice shared lib (default is 0, see Chapt. 19.6)
vecinfoall* pointer to array of structs containing data from all vectors right after ini-
tialization
int identification number of calling ngspice shared lib (default is 0, see Chapt. 19.6)
int identification number of calling ngspice shared lib (default is 0, see Chapt. 19.6)
double a real value for specified structure component for plotting purposes
Upon initialization, called once per event node to build up a dictionary of nodes.
438CHAPTER 19. NGSPICE AS SHARED LIBRARY OR DYNAMIC LINK LIBRARY
Basically the input to shared ngspice is the same as if you would start a ngspice batch
job, e.g. you enter a netlist and the simulation command (any .dot analysis command
like .tran, .op, or .dc etc. as found in Chapt. 15.3), as well as suitable options.
Typically you should not include a .control section in your input file. Any script
described in a .control section for standard ngspice should better be emulated by the
caller and be sent directly to ngspice.dll. Start the simulation according to Chapt. 19.4.2
in an extra thread.
As an alternative, only the netlist has to be entered (without analysis command), then you
may use any interactive command as listed in Chapt. 17.5 (except for the plot command).
However, for users without direct access to source code commands (e.g. KiCad users), it
might be advantageous to add a .control section to their netlist simulation dot commands.
please be careful and check for chapter 19.4.1.4.
The ‘typical usage’ examples given below are part of a caller written in C.
As with interactive ngspice, you may use the ngspice internal command source (17.5.78)
to load a complete netlist from a file.
Typical usage:
As with interactive ngspice, you may use the ngspice internal command circbyline (17.5.11)
to send a netlist line by line to the ngspice circuit parser.
Typical usage:
The first line is a title line, which will be ignored during circuit parsing. As soon as the
line .end has been sent to ngspice, circuit parsing commences.
19.4. GENERAL REMARKS ON USING THE API 439
Typical usage:
An array of char pointers is malloc’d, each netlist line is then copied to the array. strdup
will care for the memory allocation. The first entry to the array is a title line, the last
entry has to contain NULL. ngSpice_Circ(circarray); sends the array to ngspice, where
circuit parsing is started immediately. Don’t forget to free the array after sending it, to
avoid a memory leak.
If the simulation is started with the background thread (command bg_run), the .control
section commands are executed immediately after bg_run has been given, i.e. typically
before the simulation has finished. This often is not very useful because you want to
evaluate the simulation results. If the predefined variable controlswait is set in .spiceinit
or spice.rc, the command execution is delayed until the background thread has returned
(aka the simulation has finished). If set controlswait is given inside of the .control
section, only the commands following this statement are delayed.
The following commands are used to start the simulator in its own thread, halt the
simulation and resume it again. The extra (background) thread enables the caller to
continue with other tasks in the main thread, e.g. watching its own event loop. Of course
you have to take care that the caller will not exit before ngspice is finished, otherwise
you immediately will loose all data. After having halted the simulator by suspending the
background thread, you may assess data, change ngspice parameters, or read output data
using the caller’s main thread, before you resume simulation using a background thread
again. While the background thread is running, ngspice will reject any other command
sent by ngSpice_Command.
440CHAPTER 19. NGSPICE AS SHARED LIBRARY OR DYNAMIC LINK LIBRARY
Typical usage:
Basically you may send the commands ’run’ or ’resume’ (no prefix bg_), starting ngspice
within the main thread. The caller then has to wait until ngspice returns from simulation.
A command ’halt’ is not available then.
After simulation is finished (test with callback 19.3.3.6), you may send other commands
from Chapt. 17.5, emulating any .control script. These commands are executed in the
main thread, which should be okay because execution time is typically short.
The callback functions SendInitData (19.3.3.5) and SendData (19.3.3.4) allow access
to simulator output data synchronized with the simulation progress.
Each time a new plot is generated during simulation, e.g. when a sequence of op, ac and
tran is used or commands like linearize or fft are invoked, the callback SendInitData
is called by ngspice. Immediately after setting up the vector structure of the new plot,
the function is called once. Its parameter is a pointer to the structure vecinfoall (19.3.1),
which contains an array of structures vecinfo, one for each vector in the actual plot. You
may simply use vecname to get the name of any vector. This time the vectors are still
empty, but pointers to the vector structure are available.
Each time a new data point (e.g. time value and simulation output value(s)) is added to
the vector structure of the current plot, the function SendData is called by ngspice. This
allows you to immediately access the simulation output synchronized with the simulation
time, e.g. to interface it to a runtime plot or to use it for some controlled simulation
by stopping the simulation based on a condition, altering parameters and resume the
simulation. SendData returns a structure vecvaluesall as parameter, which contains an
array of structures vecvalues, one for each vector.
Some code to demonstrate the callback function usage is referenced below (19.5).
During simulation, while the background thread is running, or after it is finished, you
may use the functions ngSpice_CurPlot (19.3.2.7), ngSpice_AllPlots (19.3.2.8),
ngSpice_AllVecs (19.3.2.9) to retrieve information about vectors available, and func-
tion ngGet_Vec_Info (19.3.2.5) to obtain data from a vector and its corresponding
scale vector. The timing of the caller and the simulation progress are independent from
each other and not synchronized.
Again some code to demonstrate the callback function usage is referenced below (19.5).
19.4. GENERAL REMARKS ON USING THE API 441
After starting the simulation, in a first step the callback function SendInitEvtData is
called once for each event node. All nodes are numbered in ascending order. The first
function argument is the actual node number, the second sets the total amount of nodes,
then node name and node type follow. You may set up an array to store name and type,
indexed by the node number.
During simulation, after each time step ngspice checks if a node has changed. If so,
SendEvtData is called for each node that changed, returning the simulation time, the
node number, and the node value as a char* string, consisting of one out of 0s, 1s, Us, 0r,
1r, Ur, 0z, 1z, Uz, 0u, 1u, Uu (see 12.5.1). The double real value and the void* binary
data structure arguments are for future enhancements of the data interface. The int mode
returns 0 for op, 1 for dc, 2 for ac , and 3 for tran simulation. The final int is useful to
identify the ngspice lib by number if you run several in parallel (see 19.6). The final *void
just returns the pointer received from caller. e.g. to identify the calling object.
After halting ngspice by stopping the background thread (19.4.2), nearly all ngspice com-
mands are available. Especially alter (17.5.3) and altermod (17.5.4) may be used to
change device or model parameters. After the modification, the simulation may be re-
sumed immediately. Changes to a circuit netlist, however, are not possible. You would
need to load a complete new netlist (19.4.1) and restart the simulation from the beginning.
19.4.5 Output
After the simulation is finished, use the ngspice commands write (17.5.96) or wrdata
(17.5.95) to output data to a file as usual, use the print command (17.5.51) to retrieve
data via callback SendChar (19.3.3.1), or refer to accessing the data as described in
Chapt. 19.4.3.
Typical usage:
There are several occasions where standard ngspice suffers from an error, cannot recover
internally and then exits. If this is happening to the shared module this would mean that
the parent application, the caller, is also forced to exit. Therefore (if not suffering from
a segfault) ngspice.dll will call the function controlled_exit as usual, this now calls the
callback function ’ControlledExit’ (19.3.3.3), which hands over the request for exiting to
the caller. The caller now has the task to handle the exit code for ngspice.
442CHAPTER 19. NGSPICE AS SHARED LIBRARY OR DYNAMIC LINK LIBRARY
If ngspice has been linked at runtime by dlopen/LoadLibrary (see 19.2.2), the callback may
close all threads, and then detach ngspice.dll by invoking dlclose/FreeLibrary. The caller
may then restart ngspice by another loading and initialization (19.3.2.1).
If ngspice is included during linking the caller (see 19.2.1), there is not yet a good and
general solution to error handling, if the error is non-recoverable from inside ngspice.
19.6.1 Go parallel!
A simple way to run several invocations of ngspice in parallel for transient simulation is to
define a caller that loads two or more ngspice shared libraries. There is one prerequisite
however to do so: the shared libraries have to have different names. So compile ngspice
shared lib (see 19.1), then copy and rename the library file, e.g. ngspice.dll may become
ngspice1.dll, ngspice2.dll etc. Then dynamically load ngspice1.dll, retrieve its address,
initialize it by calling ngSpice_init() (see 19.3.2.1), then continue initialization by calling
ngSpice_init_Sync() (see 19.6.2.1). An integer identification number may be sent during
19.6. NGSPICE PARALLEL 443
this step to later uniquely identify each invocation of the shared library, e.g. by having
any callback use this identifier. Repeat the sequence with ngspice2.dll and so on.
Inter-process communication and synchronization is now done by using three callback
functions. To understand their interdependence, it might be useful to have a look at the
transient simulation sequence as defined in the ngspice source file dctran.c. The following
listing includes the shared library option (It differs somewhat from standard procedure)
and disregards XSPICE.
1. initialization
3. next time step: set new breakpoints (VSRC, ISRC, TRA, LTRA)
7. breakpoint handling (e.g. enforce breakpoint, set new small cktdelta if directly after
the breakpoint)
8. calling ngspice internal function sharedsync() that invokes callback function Get-
SyncData* getsync with location flag loc = 0
11. save cktdelta to olddelta, set new time point by adding cktdelta to ckttime
12. new iteration of circuit at new time point, which uses callback functions GetVS-
RCData* getvdat and GetISRCData* getidat to retrieve external voltage or
current inputs, returns redostep=0, if converged, redostep=1 if not converged
14. check for truncation error with all non-linear devices, if necessary create a new
(smaller) cktdelta to limit the error, optionally change integration order
15. calling ngspice internal function sharedsync() that invokes callback function Get-
SyncData* getsync with location flag loc = 1: as a result either goto 3 (next
time step) or to 10 (loop start), depending on ngspice and user data, see the next
paragraph.
The code of the synchronization procedure is handled in the ngspice internal function
sharedsync() and its companion user defined callback function GetSyncData* getsync.
The actual setup is as follows:
If no synchronization is asked for (GetSyncData* set to NULL), program control jumps
to ’next time step’ (3) if redostep==0, or subtracts olddelta from ckttime and jumps to
’loop start’ (9) if redostep <> 0. This is the standard ngspice behavior.
444CHAPTER 19. NGSPICE AS SHARED LIBRARY OR DYNAMIC LINK LIBRARY
GetVSRCData* callback function for retrieving a voltage source value from caller
(NULL allowed)
GetISRCData* callback function for retrieving a current source value from caller (NULL
allowed)
More pointers
void* pointer to user-defined data, will not be modified, but handed over back to caller
during Callback, e.g. address of calling object. If NULL is sent here, userdata
info from ngSpice_Init() will be kept, otherwise userdata will be overridden by new
value from here.
Sets a breakpoint in ngspice, a time point that the simulator is enforced to hit during the
transient simulation. After the breakpoint time has been hit, the next delta time starts
with a small value and is ramped up again. A breakpoint should be set only when the
background thread in ngspice is not running (before the simulation has started, or after the
19.6. NGSPICE PARALLEL 445
simulation has been paused by bg_halt). The time sent to ngspice should be larger than
the current time (which is either 0 before start or given by the callback GetSyncData
(19.6.3.3). Several breakpoints may be set.
Ask for a VSRC EXTERNAL voltage value. The independent voltage source (see Chapt.
4.1) with EXTERNAL option sets a voltage value to the node defined in the netlist and
named here at the time returned by the simulator.
Ask for ISRC EXTERNAL value. The independent current source (see Chapt. 4.1) with
EXTERNAL option allows setting a current value to the node defined by the netlist and
named here at the time returned by the simulator.
Ask for new delta time depending on synchronization requirements. See 19.6.1 for an
explanation.
446CHAPTER 19. NGSPICE AS SHARED LIBRARY OR DYNAMIC LINK LIBRARY
TCLspice
Spice historically comes as a simulation engine with a Command Line Interface. The
Spice engine can also be used with a Graphical User Interface. Tclspice represents a third
approach to interfacing ngspice simulation functionality. Tclspice is nothing more than
a new way of compiling and using SPICE source code. Spice is no longer considered as
a standalone program but as a library invoked by a TCL interpreter. It either permits
direct simulation in a TCL shell (this is quite analogous to the command line interface
of ngspice), or it permits the elaboration of more complex, more specific, or more user
friendly simulation programs, by writing TCL scripts.
The technical difference between the ngspice CLI interface and tclspice is that the CLI
interface is compiled as a standalone program, whereas tclspice is a shared object. Tclspice
is designed to work with tools that expand the capabilities of ngspice: TCL for the
scripting and programming language interface and BLT for data processing and display.
This two tools give tclspice all of its relevance, with the insurance that the functionality
is maintained by competent people.
Making tclspice (see 20.6) produces two files: libspice.so and pkgIndex.tcl. libspice.so is the
executable binary that the TCL interpreter calls to handle SPICE commands. pkgIndex.tcl
take place in the TCL directory tree, providing the SPICE package1 to the TCL user.
BLT is a TCL package. It is quite well documented. It permits handling mathematical
vector data structures for calculus and display, in a Tk interpreter like wish.
447
448 CHAPTER 20. TCLSPICE
20.3 spicetoblt
Tclspice opens its doors to TCL and BLT with a single specific command spicetoblt.
TCLspice gets its identity in the command spice::vectoblt . This command copies data
computed by the simulation engine into a tcl variable. vectoblt is composed of three
words: vec, to and blt. Vec means SPICE vector data. To is the English preposition, and
blt is a useful tcl package providing a vector data structure. Example:
Here an empty blt vector is created. It is then filled with the vector representation of the
current flowing out of source Vex. Vex#branch is native SPICE syntax. Iex is the name
of the BLT vector.
The reverse operation is handled by native SPICE commands, such as alter, let and
set.
Then you can execute any native SPICE command by preceding it with spice::. For
example if you want to source the testCapa.cir netlist, type the following:
Plotting data is not a matter of SPICE, but of tcl. Once the data is stored in a blt vector,
it can be plotted. Example:
With blt::graph a plotting structure is allocated in memory. With pack it is placed into
the output window, and becomes visible. The last command, and not the least, plots the
function Cim = f (Vcmd ), where Cim and Vcmd are two BLT vectors.
20.5. EXAMPLES 449
20.5 examples
This is a crude implementation of a circuit described by Marc Kodrnja, in his PhD thesis
that was found on the Internet. The simulation outputs a graph representing virtual
capacitance versus a control voltage. The function C = f (V ) is calculated point by
point. For each control voltage value, the virtual capacitance is calculated in a frequency
simulation. A control value that should be as close to zero as possible is calculated to
assess simulation success.
20.5.1.1 Invocation:
20.5.1.2 testbench1.tcl
This is a comment (Quite useful if you intend to live with other Human beings)
BLT vector is the structure used to manipulate data. Instantiate the vectors
Data is, in my coding style, plotted into graph objects. Instantiate the graph
450 CHAPTER 20. TCLSPICE
pack . freqanal
spice :: let Cim = real ( mean ( Vex # branch /(2* Pi * i * frequency *( V (5) - V (6))
spice :: vectoblt Cim Ctmp
Plot
pack . cimvd
. cimvd element create line1 - xdata Vcmd - ydata Cim
pack . checkvd
. checkvd element create line1 - xdata Vcmd - ydata check
This example is both the first and the last optimization program written for an electronic
circuit. It is far from perfect.
The temperature response of a CTN is exponential. It is thus nonlinear. In a battery
charger application floating voltage varies linearly with temperature. A TL431 voltage
reference sees its output voltage controlled by two resistors (r10, r12) and a thermistor
(r11). The simulation is run at a given temperature. The thermistor is modeled in
SPICE by a regular resistor. Its resistivity is assessed by the TCL script. It is set
with a spice::alter command before running the simulation. This script uses an iterative
optimization approach to try to converge to a set of two resistor values that minimizes
the error between the expected floating voltage and the TL431 output.
20.5.2.1 Invocation:
This script can be executed by the user by simply executing the file in a terminal.
./ testbench3 . tcl
• The simulation result remains in memory until the libspice library is unloaded (typ-
ically: when the tcl script ends) or when a spice::clean command is performed. In
this kind of simulation, not cleaning the memory space will freeze your computer
and you’ll have to restart it. Be aware of that.
20.5.2.2 testbench3.tcl
This calls the shell sh who then runs wish with the file itself.
#!/ bin / sh
# WishFix \
exec wish " $0 " $ {1+" $@ "}
#
#
#
Here the important line is source differentiate.tcl that contains the optimization library
generates the expected floating value as a vector, typically run: tref_calc res B [ temper-
atures_calc temp_inf temp_sup points ]
In the optimization algorithm, this function computes the effective floating voltage at the
given temperature.
### NOTE :
### As component values are modified by a spice ::
alter
### Component values can be considered as global
variable .
### R10 and R12 are not passed to iteration function
### because it is expected to be correct , i . e . to
### have been modified soon before
proc iteration { t } { set tzero 273.15 spice :: alter
r11 = [ thermistance_calc 10000 3900 $t ]
# Temperature simulation often crashes . Comment it
out ...
# spice :: set temp = [ expr " $tzero + $t " ]
spice :: op
spice :: vectoblt vref_temp tref_tmp
### NOTE :
### As the library is executed once for the
### whole script execution , it is important to manage
the memory
### and regularly destroy unused data set . The data
### computed here will not be reused . Clean it
spice :: destroy all return [ tref_tmp range 0 0 ] }
454 CHAPTER 20. TCLSPICE
This is the cost function optimization algorithm will try to minimize. It is a 2-norm
(Euclidean norm) of the error across the temperature range [-25:75]°C.
This function displays the expected and effective value of the voltage, as well as the r10
and r12 resistor values
#
# Optimization
# blt :: vector create tref_tmp
blt :: vector create tref_blt
blt :: vector create expected_blt
blt :: vector create temperatures_blt temperatures_blt
append [ temperatures_calc -25 75 30 ] expected_blt
append [ tref_calc [ temperatures_blt range 0
+ [ expr " [ temperatures_blt length ] - 1" ] ]
]
blt :: graph . g
pack . g - side top - fill both - expand true
. g element create real - pixels 4 - xdata
temperatures_blt
+ - ydata tref_blt
. g element create expected - fill red - pixels 0 -
dashes
+ dot - xdata temperatures_blt - ydata
expected_blt
Source the circuit and optimize it. The result is retrieved in the variable r10r12e and put
into r10 and r12 with a regular expression. A bit ugly.
20.5. EXAMPLES 455
#
# Results
# spice :: alter r10 = $r10
spice :: alter r12 = $r12
foreach point [ temperatures_blt range 0
+ [ expr " [ temperatures_blt length ] - 1" ] ] {
tref_blt append [ iteration $point ]
}
disp_curve $r10 $r12
This example is quite simple but it is very interesting. It displays a transient simulation
result on the fly. You may now be familiar with most of the lines of this script. It uses
the ability of BLT objects to automatically update. When the vector data is modified,
the strip-chart display is modified accordingly.
20.5.3.1 testbench2.tcl
#!/ bin / sh
# WishFix \
exec wish -f " $0 " $ {1+" $@ "}
###
package require BLT package require spice
A strip chart with labels but without data is created and displayed (packed)
456 CHAPTER 20. TCLSPICE
stripchart . chart
pack . chart - side top - fill both - expand true
. chart axis configure x - title " Time " spice :: source example . cir
spice :: bg
run after 1000 vector
create a0 vector
create b0 vectorry
create a1 vector
create b1 vector
create stime
proc bltupdate {} {
puts [ spice :: spice_data ]
spice :: spicetoblt a0 a0
spice :: spicetoblt b0 b0
spice :: spicetoblt a1 a1
spice :: spicetoblt b1 b1
spice :: spicetoblt time stime
after 100 bltupdate }
bltupdate . chart element create a0 - color red - xdata
+ stime - ydata a0
. chart element create b0 - color blue - xdata stime - ydata b0
. chart element create a1 - color yellow - xdata stime - ydata a1
. chart element create b1 - color black - xdata stime - ydata b1
20.6 Compiling
20.6.1 Linux
Get tcl8.4 from your distribution. You will need the blt plotting package (compatible to
the old tcl 8.4 only) from here. See also the actual blt wiki.
./configure --with-tcl ..
make
sudo make install
20.6.2 MS Windows
Can be done, but is tedious. Here it is described by a procedure on Windows 7, 64 Bit
Home Edition.
20.6.2.1 Downloads
20.6.2.2 Tcl
20.6.2.3 Tk
edit D:\software\tk8.6b2\win\buildall.vc.bat
line 31 to
call C:\Program Files (x86)\Microsoft Visual Studio 9.0\VC\vcvarsall.bat
line 53 to
if "%TCLDIR%" == "" set TCLDIR=..\..\tcl8.6b2
open cmd window
cd to
d:\software\tk8.6b2\win>
then
d:\software\tk8.6b2\win> buildall.vc.bat debug
tk will be made as tk86t.dll, in addition wish86t.exe is generated.
20.6.2.4 blt
blt source files have been downloaded from the blt web page and modified for compatibility
with TCL8.6. To facilitate making blt24.dll, the modified source code is available as a 7z
compressed file, including a project file for MS Visual Studio 2008.
20.6.2.5 tclspice
ngspice is compiled and linked into a dll called spice.dll that may be loaded by wish86t.exe.
MS Visual Studio 2008 is the compiler applied. A project file may be downloaded as a 7z
compressed file. Expand this file in the ngspice main directory. The links to tcl and tk are
hard-coded, so both have to be installed in the places described above (d:\software\...).
spice.dll may be generated in Debug, Release or ReleaseOMP mode.
Example Circuits
This section starts with an ngspice example to walk you through the basic features of
ngspice using its command line user interface. The operation of ngspice will be illustrated
through several examples (Chapt. 21.1 to 21.7).
The first example uses the simple one-transistor amplifier circuit illustrated in Fig. 21.1.
This circuit is constructed entirely with ngspice compatible devices and is used to intro-
duce basic concepts, including:
The remainder of the section (from Chapt. 21.1 onward) lists several circuits, which
have been accompanying any ngspice distribution, and may be regarded as the ‘classical’
SPICE circuits.
The circuit shown in Fig. 21.1 is a simple one-transistor amplifier. The input signal
is amplified with a gain of approximately -(Rc/Re) = -(3.9K/1K) = -3.9. The circuit
description file for this example is shown below.
459
460 CHAPTER 21. EXAMPLE CIRCUITS
Example:
To simulate this circuit, move into a directory under your user account and copy the
21.1. AC COUPLED TRANSISTOR AMPLIFIER 461
file xspice_c1.cir from directory /examples/xspice/. This file stems from the original
XSPICE introduction, therefore its name, but you do not need to have a version of ngspice
with the XSPICE option to run it.
$ cp /examples/xspice/xspice_c1.cir xspice_c1.cir
$ ngspice xspice_c1.cir
ngspice 1 ->
At this point, ngspice has read-in the circuit description and checked it for errors. If
any errors had been encountered, messages describing them would have been output to
your terminal. Since no messages were printed for this circuit, the syntax of the circuit
description was correct.
To see the circuit description read by the simulator you can issue the following command:
The title of this circuit is ‘A Berkeley SPICE3 compatible circuit’. The circuit descrip-
tion contains a transient analysis control command .TRAN 1E-5 2E-3 requesting a total
simulated time of 2ms with a maximum time-step of 10us. The remainder of the lines in
the circuit description describe the circuit of Fig. 21.1.
Now, execute the simulation by entering the run command:
462 CHAPTER 21. EXAMPLE CIRCUITS
The simulator will run the simulation and when execution is completed, will return with
the ngspice prompt. When the prompt returns, issue the rusage command again to see
how much time and memory has been used now.
To examine the results of this transient analysis, we can use the plot command. First we
will plot the nodes labeled ‘1’ and ‘base’.
The simulator responds by displaying an X Window System plot similar to that shown in
Fig. 21.2.
Notice that we have named one of the nodes in the circuit description with a number (‘1’),
while the others are words (‘base’). This was done to illustrate ngspice’s special require-
ments for plotting nodes labeled with numbers. Numeric labels are allowed in ngspice for
backwards compatibility with SPICE2. However, they require special treatment in some
commands such as plot. The plot command is designed to allow expressions in its argu-
ment list in addition to names of results data to be plotted. For example, the expression
plot (base - 1) would plot the result of subtracting 1 from the value of node ‘base’.
21.1. AC COUPLED TRANSISTOR AMPLIFIER 463
If we had desired to plot the difference between the voltage at node ‘base’ and node ‘1’, we
would need to enclose the node name ‘1’ in the construction v( ) producing a command
such as plot (base - v(1)).
Now, issue the following command to examine the voltages on two of the internal nodes
of the transistor amplifier circuit:
The plot shown in Fig. 21.3 should appear. Notice in the circuit description that the
power supply voltage source and the node it is connected to both have the name ‘vcc’. The
plot command above has plotted the node voltage ‘vcc’. However, it is also possible to
plot branch currents through voltage sources in a circuit. ngspice always adds the special
suffix #branch to voltage source names. Hence, to plot the current into the voltage source
named vcc, we would use a command such as plot vcc#branch.
Now let’s run a simple DC simulation of this circuit and examine the bias voltages with
the print command. One way to do this is to quit the simulator using the quit command,
edit the input file to change the .tran line to .op (for ’operating point analysis’), re-invoke
the simulator, and then issue the run command. However, ngspice allows analysis mode
changes directly from the ngspice prompt. All that is required is to enter the control line,
e.g. op (without the leading ‘.’). ngspice will interpret the information on the line and
start the new analysis run immediately, without the need to enter a new run command.
To run the DC simulation of the transistor amplifier, issue the following command:
ngspice 4 -> op
464 CHAPTER 21. EXAMPLE CIRCUITS
After a moment the ngspice prompt returns. Now issue the print command to examine
the emitter, base, and collector DC bias voltages.
This command runs a small-signal swept AC analysis of the circuit to compute the magni-
tude and phase responses. In this example, the sweep is logarithmic with ‘decade’ scaling,
10 points per decade, and lower and upper frequencies of 0.01 Hz and 100 Hz. Since the
command sweeps through a range of frequencies, the results are vectors of values and are
examined with the plot command. Issue to the following command to plot the response
curve at node ‘coll’:
This plot shows the AC gain from input to the collector. (Note that our input source in
the circuit description ‘vin’ contained parameters of the form ‘AC 1.0’ designating that
a unit-amplitude AC signal was applied at this point.) For plotting data from an AC
analysis, ngspice chooses automatically a logarithmic scaling for the frequency (x) axis.
To produce a more traditional ‘Bode’ gain phase plot (again with automatic logarithmic
scaling on the frequency axis), we use the expression capability of the plot command and
the built-in ngspice functions db( ) and ph( ):
The last analysis supported by ngspice is a swept DC analysis. To perform this analysis,
issue the following command:
This command sweeps the supply voltage ‘vcc’ from 0 to 15 volts in 0.1 volt increments.
To plot the results, issue the command:
Finally, to exit the simulator, use the quit command, and you will be returned to the
operating system prompt.
So long.
21.2. DIFFERENTIAL PAIR 465
times of 2ns and a pulse width of 30ns. The transient interval is 0 to 100ns, with printing
to be done every nanosecond.
Example:
The following deck simulates a four-bit binary adder, using several subcircuits to describe
various pieces of the overall circuit.
Example:
. SUBCKT ONEBIT 1 2 3 4 5 6
* NODES : INPUT (2) , CARRY - IN , OUTPUT , CARRY - OUT , VCC
X1 1 2 7 6 NAND
X2 1 7 8 6 NAND
X3 2 7 9 6 NAND
X4 8 9 10 6 NAND
X5 3 10 11 6 NAND
X6 3 11 12 6 NAND
X7 10 11 13 6 NAND
X8 12 13 4 6 NAND
X9 11 7 5 6 NAND
. ENDS ONEBIT
. SUBCKT TWOBIT 1 2 3 4 5 6 7 8 9
* NODES : INPUT - BIT0 (2) / BIT1 (2) , OUTPUT - BIT0 / BIT1 ,
* CARRY - IN , CARRY - OUT , VCC
X1 1 2 7 5 10 9 ONEBIT
X2 3 4 10 6 8 9 ONEBIT
. ENDS TWOBIT
. SUBCKT FOURBIT 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
* NODES : INPUT - BIT0 (2) / BIT1 (2) / BIT2 (2) / BIT3 (2) ,
* OUTPUT - BIT0 / BIT1 / BIT2 / BIT3 , CARRY - IN , CARRY - OUT , VCC
X1 1 2 3 4 9 10 13 16 15 TWOBIT
X2 5 6 7 8 11 12 16 14 15 TWOBIT
. ENDS FOURBIT
The following deck simulates a four-bit binary adder, using several subcircuits to describe
various pieces of the overall circuit.
Example:
*** POWER
VCC 99 0 DC 3.3 V
*** INPUTS
VIN1A 1 0 DC 0 PULSE (0 3 0 5 NS 5 NS 20 NS 50 NS )
VIN1B 2 0 DC 0 PULSE (0 3 0 5 NS 5 NS 30 NS 100 NS )
VIN2A 3 0 DC 0 PULSE (0 3 0 5 NS 5 NS 50 NS 200 NS )
VIN2B 4 0 DC 0 PULSE (0 3 0 5 NS 5 NS 90 NS 400 NS )
VIN3A 5 0 DC 0 PULSE (0 3 0 5 NS 5 NS 170 NS 800 NS )
VIN3B 6 0 DC 0 PULSE (0 3 0 5 NS 5 NS 330 NS 1600 NS )
VIN4A 7 0 DC 0 PULSE (0 3 0 5 NS 5 NS 650 NS 3200 NS )
VIN4B 8 0 DC 0 PULSE (0 3 0 5 NS 5 NS 1290 NS 6400 NS )
*** DEFINE NOMINAL CIRCUIT
X1 1 2 3 4 5 6 7 8 9 10 11 12
0 13 99 FOURBIT
. option acct
. save V (1) V (2) V (3) V (4) V (5) V (6) V (7) V (8) $ INPUTS
. save V (9) V (10) V (11) V (12) V (13) $ OUTPUTS
. TRAN 1 NS 6400 NS
. END
Example:
v1 1 0 pulse (0 1 0 0.1 n )
r1 1 2 50
x1 2 0 0 4 tline
r2 4 0 50
. subckt tline 1 2 3 4
t1 1 2 3 4 z0 =50 td =1.5 ns
t2 2 0 4 0 z0 =100 td =1 ns
. ends tline
. tran 0.1 ns 20 ns
. end
Chapter 22
22.1 Introduction
Real circuits do not operate in a world with fixed values of device parameters, power
supplies and environmental data. Even if a ngspice output offers 5 digits or more of preci-
sion, this should not mislead you thinking that your circuits will behave exactly the same.
All physical parameters influencing a circuit (e.g. MOS Source/drain resistance, thresh-
old voltage, transconductance) are distributed parameters, often following a Gaussian
distribution with a mean value µand a standard deviation σ.
To obtain circuits operating reliably under varying parameters, it might be necessary
to simulate them taking certain parameter spreads into account. ngspice offers several
methods supporting this task. A powerful random number generator is working in the
background. It is not providing true random numbers, but a long sequence of pseudo
random numbers. This sequence depends on a seed value. The same seed value will
deliver the same sequence of random numbers.
ngspice offers several methods to set this seed value. If no input is given, then ngspice
sets the seed (stored in variable rndseed) to 1 upon start up. With the option SEED
you may either set a value to rndseed upon start up of ngspice (option SEED=nn, nn is
an integer greater than 0), or obtain a “random” number as seed, that is the number of
seconds since 01.01.1970 (option SEED=random). This command is best set in .spiceinit
(16.6). With the command setseed (see chapt.17.5.70) you may choose any other seed
value (integer greater than 0).
The following three chapters offer a short introduction to the statistical methods available
in ngspice. The diversity of approaches stems from historical reasons, and from some
efforts to make ngspice compatible to other simulators.
The ngspice frontend (with its ’numparam’ parser) contains the .param (see Chapt. 2.9.1)
and .func (see Chapt. 2.10) commands. Among the built-in functions supported (see
2.9.5) you will find the following statistical functions:
471
472 CHAPTER 22. STATISTICAL CIRCUIT ANALYSIS
So v1, v2, and v3 will get the same value, whereas v4 might differ. v11, v12, and v13
will get different values, v14, v15, and v16 will obtain the values set above in the .param
statements. .func will start its replacement algorithm, rgauss(a,b,c) will be replaced
everywhere by 5*agauss(a,b,c).
Thus device and model parameters may obtain statistically distributed starting values.
You simply set a model parameter not to a fixed numerical value, but insert a ’parameter’
instead, which may consist of a token defined in a .param card, by calling .func or
by using a built-in function, including the statistical functions described above. The
parameter values will be evaluated once immediately after reading the input file.
All sources listed in the section header may contain parameters, which will be evaluated
before simulation starts, as described in the previous section (22.2). In addition the
nonlinear voltage or current sources (B-source, Chapt. 5) as well as their derivatives E
and G, but also the behavioral R, L, and C may be controlled during simulation by a
random independent voltage source V with TRRANDOM option (Chapt. 4.1.8).
* random resistor
. param res = 10 k
. param ttime =12000 m
. param varia =100
. param ttime10 = ’ ttime / varia ’
* random control voltage ( Gaussian distribution )
VR2 r2 0 dc 0 trrandom (2 ’ ttime10 ’ 0 1)
* behavioral resistor
R2 4 6 R = ’ res + 0.033 * res * V ( r2 ) ’
So within a single simulation run you will obtain 100 different frequency values issued by
the Wien bridge oscillator. The voltage sequence VR2 is shown below.
474 CHAPTER 22. STATISTICAL CIRCUIT ANALYSIS
The ngspice scripting language is described in detail in Chapt. 17.8. All commands listed
in Chapt. 17.5 are available, as well as the built-in functions described in Chapt. 17.2, the
control structures listed in Chapt. 17.6, and the predefined variables from Chapt. 17.7.
Variables and functions are typically evaluated after a simulation run. You may created
loops with several simulation runs and change device and model parameters with the
alter (17.5.3) or altermod (17.5.4) commands, as shown in the next section 22.5. You
may even interrupt a simulation run by proper usage of the stop (17.5.82) and resume
(17.5.59) commands. After stop you may change device or model parameters and then
go on with resume, continuing the simulation with the new parameter values.
The statistical functions provided for scripting are listed in the following table:
22.5. MONTE-CARLO SIMULATION 475
Name Function
rnd(vector) A vector with each component a random integer
between 0 and the absolute value of the input vector’s
corresponding integer element value.
sgauss(vector) Returns a vector of random numbers drawn from a
Gaussian distribution (real value, mean = 0 , standard
deviation = 1). The length of the vector returned is
determined by the input vector. The contents of the
input vector will not be used. A call to sgauss(0) will
return a single value of a random number as a vector of
length 1..
sunif(vector) Returns a vector of random real numbers uniformly
distributed in the interval [-1 .. 1]. The length of the
vector returned is determined by the input vector. The
contents of the input vector will not be used. A call to
sunif(0) will return a single value of a random number
as a vector of length 1.
poisson(vector) Returns a vector with its elements being integers
drawn from a Poisson distribution. The elements of the
input vector (real numbers) are the expected numbers
λ. Complex vectors are allowed, real and imaginary
values are treated separately.
exponential(vector) Returns a vector with its elements (real numbers)
drawn from an exponential distribution. The elements
of the input vector are the respective mean values (real
numbers). Complex vectors are allowed, real and
imaginary values are treated separately.
The ngspice scripting language may be used to run Monte-Carlo simulations with statis-
tically varying device or model parameters. Calls to the functions sgauss(0) or sunif(0)
(see 17.2) will return Gaussian or uniform distributed random numbers (real numbers),
stored in a vector. You may define (see 17.5.16) your own function using sgauss or sunif,
e.g. to change the mean or range. In a loop (see 17.6) then you may call the alter (17.5.3)
or altermod (17.5.4) statements with random parameters followed by an analysis like op,
dc, ac, tran or other.
22.5.1 Example 1
The first examples is a LC band pass filter, where L and C device parameters will be
changed 100 times. Each change is followed by an ac analysis. All graphs of output
voltage versus frequency are plotted. The file is available in the distribution as /exam-
ples/Monte_Carlo/MonteCarlo.sp as well as from the CVS repository.
476 CHAPTER 22. STATISTICAL CIRCUIT ANALYSIS
Monte-Carlo example 1
. end
22.5. MONTE-CARLO SIMULATION 477
22.5.2 Example 2
A more sophisticated input file for Monte Carlo simulation is distributed with the file /ex-
amples/Monte_Carlo/MC_ring.sp (or git repository). Due to its length it is not reproduced
here, but some comments on its enhancements over example 1 (22.5.1) are presented in
the following.
A 25-stage ring oscillator is the circuit used with a transient simulation. It comprises of
CMOS inverters, modeled with BSIM3. Several model parameters (vth, u0, tox, L, and
W) shall be varied statistically between each simulation run. The frequency of oscillation
will be measured by a fft and stored. Finally a histogram of all measured frequencies
will be plotted.
The function calls to sunif(0) and sgauss(0) return uniformly or Gaussian distributed
random numbers. A function unif, defined by the line
define unif(nom, var) (nom + (nom*var) * sunif(0))
will return a value with mean nom and deviation var relative to nom.
The line
set n1vth0=@n1[vth0]
will store the threshold voltage vth0, given by the model parameter set, into a variable
n1vth0, ready to be used by unif, aunif, gauss, or agauss function calls.
In the simulation loop the altermod command changes the model parameters before a call
to tran. After the transient simulation the resulting vector is linearized, a fft is calculated,
and the maximum of the fft signal is measured by the meas command and stored in a
vector maxffts. Finally the contents of the vector maxffts is plotted in a histogram.
For more details, please have a look at the strongly commented input file MC_ring.sp.
22.5.3 Example 3
The next example is contained in the files MC_2_control.sp and MC_2_circ.sp from folder
/examples/Monte_Carlo/. MC_2_control.sp is a ngspice script (see 17.8). It starts a loop
by setting the random number generator seed value to the value of the loop counter,
sources the circuit file MC_2_circ.sp, runs the simulation, stores a raw file, makes an
fft, saves the oscillator frequency thus measured, deletes all outputs, increases the loop
counter and restarts the loop. The netlist file MC_2_circ.sp contains the circuit, which
is the same ring oscillator as of example 2. However, now the MOS model parameter
set, which is included with this netlist file, inherits some AGAUSS functions (see 2.9.5)
to vary threshold voltage, mobility and gate oxide thickness of the NMOS and PMOS
transistors. This is an approach similar to what commercial foundries deliver within
their device libraries. So this example may be your source for running Monte Carlo with
commercial libs. Start example 3 by calling
ngspice -o MC_2_control.log MC_2_control.sp
478 CHAPTER 22. STATISTICAL CIRCUIT ANALYSIS
Open and run the command file in the Gnuplot command line window by
load ’pl-v4mag.p’
A Gaussian curve will be fitted to the simulation data. The mean oscillator frequency
and its deviation are printed in the curve fitting log in the Gnuplot window.
pl4mag.data is the simulation data, f2(x) the starting curve, f1(x) the fitted Gaussian
distribution.
This is just a simple example. You might explore the powerful built-in functions of
Gnuplot to do a much more sophisticated statistical data analysis.
480 CHAPTER 22. STATISTICAL CIRCUIT ANALYSIS
Chapter 23
481
482 CHAPTER 23. CIRCUIT OPTIMIZATION WITH NGSPICE
amp3.cfg This file contains all configuration data for this optimization. Of special
interest is the following section, which sets the required measurements and the constraints
on the measured parameters:
# Measurements #
ac_power:VDD:MIN:0
dc_gain:VOUT:GE:122
unity_gain_frequency:VOUT:GE:3.15E6
phase_margin:VOUT:GE:51.8
phase_margin:VOUT:LE:70
amp3_slew_rate:VOUT:GE:0.777E6
#
Each of these entries is linked to a file in the /extract subdirectory, having exactly
the same names as given here, e.g. ac_power, dc_gain, unity_gain, phase_margin, and
amp3_slew_rate. Each of these files contains an # Info # section, which is currently
not used. The # Commands # section may contain a measurement command (includ-
ing ASCO parameter #SYMBOL#, see file /extract/unity_gain_frequency). It also may
contain a .control section (see file /extract/phase_margin_min). During set-up #SYM-
BOL# is replaced by the file name, a leading ‘z’, and a trailing number according to the
above sequence, starting with 0.
amp3.sp This is the basic circuit description. Entries like #LM2# are ASCO-specific,
defined in the # Parameters # section of file amp3.cfg. ASCO will replace these parameter
placeholders with real values for simulation, determined by the optimization algorithm.
The .control ... .endc section is specific to ngspice. Entries to this section may deliver
workarounds of some commands not available in ngspice, but used in other simulators.
You may also define additional measurements, get access to variables and vectors, or
define some data manipulation. In this example the .control section contains an op
measurement, required later for slew rate calculation, as well as the ac simulation, which
has to occur before any further data evaluation. Data from the op simulation are stored
in a plot op1. Its name is saved in variable dt. The ac measurements sets another plot ac1.
To retrieve op data from the former plot, you have to use the {$dt}.<vector> notation
(see file /extract/amp3_slew_rate).
Copy asco-test.exe and ngspice_c.exe (console executable of ngspice) into the directory,
and run
484 CHAPTER 23. CIRCUIT OPTIMIZATION WITH NGSPICE
#Optimization Flow#
Alter:yes $ do we want to do corner analysis?
MonteCarlo:yes $ do we want to do MonteCarlo analysis?
AlterMC cost:3.00 $ point at which we want to start ALTER and/or
$ MONTECARLO
ExecuteRF:no $ Execute or no the RF module to add RF parasitics?
SomethingElse:
#
23.5. NGSPICE OPTIMIZER USING ASCO 485
Monte Carlo is switched on. It uses the AGAUSS function (see Chapt. 22.2). Its parame-
ters are generated by ASCO from the data supplied by the inv.cfg section #Monte Carlo#.
According to the paper by Pelgrom on MOS transistor matching [22] the AGAUSS pa-
rameters are calculated as
ABeta W −6
W = AGAU SS W, √ · · 10 , 1 (23.1)
2 · W · L · m 100
AV T −9
delvto = AGAU SS 0, √ · 10 , 1 (23.2)
2·W ·L·m
The .ALTER command is not available in ngspice. However, a new option in ngspice to
the altermod command (17.5.4) enables the simulation of design corners. The #Alter#
section in inv.cfg gives details. Specific to ngspice, again several .control section are
used.
# ALTER #
.control
* gate oxide thickness varied
altermod nm pm file [b3.min b3.typ b3.max]
.endc
.control
* power supply variation
alter vdd=[2.0 2.1 2.2]
.endc
.control
run
.endc
#
486 CHAPTER 23. CIRCUIT OPTIMIZATION WITH NGSPICE
NMOS (nm) and PMOS (pm) model parameter sets are loaded from three different model
files, each containing both NMOS and PMOS sets. b3.typ is assembled from the original
parameter files n.typ and p.typ, provided with original ASCO, with some adaptation to
ngspice BSIM3. The min and max sets are artificially created in that only the gate oxide
thickness deviates ±1 nm from what is found in model file b3.typ. In addition the power
supply voltage is varied, so in total you will find 3 x 3 simulation combinations in the
input file <computer-name>.sp (after running asco-test).
23.5.3 Bandpass
This example is taken from Chapt. 6.2.4 Tutorial #4 from the ASCO manual. S11 in
the passband is to be maximised. S21 is used to extract side lobe parameters. The .net
command is not available in ngspice, so S11 and S21 are derived with a script in file
bandpass.sp as described in Chapt. 17.9. The measurements requested in bandpass.cfg as
# Measurements #
Left_Side_Lobe:---:LE:-20
Pass_Band_Ripple:---:GE:-1
Right_Side_Lobe:---:LE:-20
S11_In_Band:---:MAX:---
#
are realized as ’measure’ commands inside of control sections (see files in directory ex-
tract). The result of a measure statement is a vector, which may be processed by com-
mands in the following lines. In file extract/S1_In_Band #Symbol# is made available
only after a short calculation (inversion of sign), using the print command. quit has
been added to this entry because it will become the final control section in <computer-
name>.sp. A disadvantage of measure inside of a .control section is that parameters
from .param statements may not be used (as is done in example 23.5.4).
The bandpass example includes the calculation of RF parasitic elements defined in rfmodule.cfg
(see Chapt. 7.5 of the ASCO manual). This calculation is invoked by setting
Notes
24.1 Glossary
card A logical SPICE input line. A card may be extended through the use of the ‘+’ sign
in SPICE, thereby allowing it to take up multiple lines in a SPICE deck.
code model A model of a device, function, component, etc. which is based solely on a
C programming language-based function. In addition to the code models included
with the XSPICE option of the ngspice simulator, you can use code models that
you develop for circuit modeling.
deck A collection of SPICE cards that together specify all input information required in
order to perform an analysis. A ‘deck’ of ‘cards’ will in fact be contained within a
file on the host computer system.
element card A single, logical line in an ngspice circuit deck that describes a circuit
element. Circuit elements are connected to each other to form circuits (e.g., a
logical card that describes a resistor, such as R1 2 0 10K, is an element card).
instance A unique occurrence of a circuit element. See ‘element card’, in which the
instance R1 is specified as a unique element (instance) in a hypothetical circuit
description.
macro A macro, in the context of this document, refers to a C language macro that
supports the construction of user-defined models by simplifying input/output and
parameter-passing operations within the Model Definition File.
.mod Refers to the Model Definition File in XSPICE. The file suffix reflects the file-name
of the model definition file: cfunc.mod.
.model Refers to a model card associated with an element card in ngspice. A model card
allows for data defining an instance to be conveniently located in the ngspice deck
such that the general layout of the elements is more readable.
Nutmeg The ngspice post-processor (now obsolete). This provides a simple stand-alone
simulator interface that can be used with the ngspice simulator to display and plot
simulator raw files.
487
488 CHAPTER 24. NOTES
IFS Refers to the Interface Specification File. The abbreviation reflects the file name of
the Interface Specification File: ifspec.ifs.
SI Simulator Interface
SPICE Simulation Program with Integrated Circuit Emphasis. This program was de-
veloped at the University of California at Berkeley and is the origin of ngspice.
XSPICE Extended SPICE; option to ngspice, integrating predefined or user defined code
models for event-driven mixed-signal simulation.
24.3. TO DO 489
24.3 To Do
1. Review of Chapt. 1.3
[1] A. Vladimirescu and S. Liu, ‘The Simulation of MOS Integrated Circuits Using
SPICE2’ ERL Memo No. ERL M80/7, Electronics Research Laboratory University
of California, Berkeley, October 1980
[2] T. Sakurai and A. R. Newton, ‘A Simple MOSFET Model for Circuit Analysis and
its application to CMOS gate delay analysis and series-connected MOSFET Struc-
ture’ ERL Memo No. ERL M90/19, Electronics Research Laboratory, University of
California, Berkeley, March 1990
[4] J. R. Pierret, ‘A MOS Parameter Extraction Program for the BSIM Model’ ERL
Memo Nos. ERL M84/99 and M84/100, Electronics Research Laboratory University
of California, Berkeley, November 1984
[5] Min-Chie Jeng, ‘Design and Modeling of Deep Submicrometer MOSFETSs’ ERL
Memo Nos. ERL M90/90, Electronics Research Laboratory, University of California,
Berkeley, October 1990
[6] Soyeon Park, ‘Analysis and SPICE implementation of High Temperature Effects on
MOSFET ’, Master’s thesis, University of California, Berkeley, December 1986.
[8] J.S. Roychowdhury and D.O. Pederson, ‘Efficient Transient Simulation of Lossy In-
terconnect’, Proc. of the 28th ACM/IEEE Design Automation Conference, June 17-21
1991, San Francisco
[9] A. E. Parker and D. J. Skellern, ‘An Improved FET Model for Computer Simulators’,
IEEE Trans CAD, vol. 9, no. 5, pp. 551-553, May 1990.
[10] R. Saleh and A. Yang, Editors, ‘Simulation and Modeling’, IEEE Circuits and De-
vices, vol. 8, no. 3, pp. 7-8 and 49, May 1992.
[11] H.Statz et al., ‘GaAs FET Device and Circuit Simulation in SPICE’, IEEE Trans-
actions on Electron Devices, V34, Number 2, February 1987, pp160-169.
[12] Weidong Liu et al.: ‘BSIM3v3.2.2 MOSFET Model User’s Manual’, BSIM3v3.2.2
491
492 BIBLIOGRAPHY
[13] Weidong Lui et al.: ‘BSIM3.v3.3.0 MOSFET Model User’s Manual’, BSIM3v3.3.0
[15] Thomas L. Quarles: SPICE3 Version 3C1 User’s Guide, Department of Electrical
Engineering and Computer Sciences, University of California, Berkeley, California,
April, 1989.
[16] Brian Kernighan and Dennis Ritchie: ‘The C Programming Language’, Second Edi-
tion, Prentice-Hall, Englewood Cliffs, New Jersey, 1988.
[17] ‘Code-Level Modeling in XSPICE’, F.L. Cox, W.B. Kuhn, J.P. Murray, and S.D.
Tynor, published in the Proceedings of the 1992 International Symposium on Circuits
and Systems, San Diego, CA, May 1992, vol 2, pp. 871-874.
[18] ‘A Physically Based Compact Model of Partially Depleted SOI MOSFETs for Analog
Circuit Simulation’, Mike S. L. Lee, Bernard M. Tenbroek, William Redman-White,
James Benson, and Michael J. Uren, IEEE JOURNAL OF SOLID-STATE CIR-
CUITS, VOL. 36, NO. 1, JANUARY 2001, pp. 110-121
[20] ‘Integrating RTS Noise into Circuit Analysis’, T. B. Tang and A. F. Murray, IEEE
ISCAS, 2009, Proc. of IEEE ISCAS, Taipei, Taiwan, May 2009, pp 585-588
[21] R. Storn, and K. Price: ‘Differential Evolution’, technical report TR-95-012, ICSI,
March 1995, see report download, or the DE web page
[22] M. J. M. Pelgrom e.a.: ‘Matching Properties of MOS Transistors’, IEEE J. Sol. State
Circ, vol. 24, no. 5, Oct. 1989, pp. 1433-1440
[24] George M. Kull e.a. ‘A Unified Circuit Model for Bipolar Transistors Including Quasi-
Saturation Effects’, IEEE TRANSACTIONS ON ELECTRON DEVICES, VOL. ED-
32, NO. 6, JUNE 1985
[25] Matthias Bucher, Christophe Lallement, Christian Enz, Fabien Théodoloz, François
Krummenacher, ‘The EPFL-EKV MOSFET Model Equations for Simulation’, Tech-
nical Report, Revision II, July 1998, Electronics Laboratories, Swiss Federal Institute
of Technology (EPFL), Lausanne, Switzerland
Part II
493
Chapter 25
XSPICE Basics
The XSPICE option allows you to add event-driven simulation capabilities to ngspice.
ngspice now is the main software program that performs mathematical simulation of a
circuit specified by you, the user. It takes input in the form of commands and circuit
descriptions and produces output data (e.g. voltages, currents, digital states, and wave-
forms) that describe the circuit’s behavior.
Plain ngspice is designed for analog simulation and is based exclusively on matrix solution
techniques. The XSPICE option adds even-driven simulation capabilities. Thus, designs
that contain significant portions of digital circuitry can be efficiently simulated together
with analog components. ngspice with XSPICE option also includes a ‘User-Defined Node’
capability that allows event-driven simulations to be carried out with any type of data.
The XSPICE option has been developed by the Computer Science and Information Tech-
nology Laboratory at Georgia Tech Research Institute of the Georgia Institute of Tech-
nology, Atlanta, Georgia 30332 at around 1990 and enhanced by the ngspice team. The
manual is based on the original XSPICE user’s manual, no longer available from Georgia
Tech, but from the ngspice web site.
In the following, the term ‘XSPICE’ may be read as ‘ngspice with XSPICE code model
subsystem enabled’. You may enable the option by adding --enable-xspice to the
./configure command. The MS Windows distribution already contains the XSPICE
option.
The new component of ngspice, the Code Model Subsystem, provides the tools needed to
model the various parts of your system. While ngspice is targeted primarily at integrated
circuit (IC) analysis, XSPICE includes features to model and simulate board-level and
system-level designs as well. The Code Model Subsystem is central to this new capability,
providing XSPICE with an extensive set of models to use in designs and allowing you to
add your own models to this model set.
495
496 CHAPTER 25. XSPICE BASICS
The ngspice simulator at the core of XSPICE includes built-in models for discrete com-
ponents commonly found within integrated circuits. These ‘model primitives’ include
components such as resistors, capacitors, diodes, and transistors. The XSPICE Code
Model Subsystem extends this set of primitives in two ways. First, it provides a library
of over 40 additional primitives, including summers, integrators, digital gates, controlled
oscillators, s-domain transfer functions, and digital state machines. See Chapt. 12 for a
description of the library entries. Second, it adds a code model generator to ngspice that
provides a set of programming utilities to make it easy for you to create your own models
by writing them in the C programming language.
The code models are generated upon compiling ngspice. They are stored in shared li-
braries, which may be distributed independently from the ngspice sources. During run-
time initialization, ngspice will load the code model libraries and make the code model
instances available for simulation.
Execution Procedures
This chapter covers operation of the XSPICE simulator and the Code Model Subsystem.
It begins with background material on simulation and modeling and then discusses the
analysis modes supported in XSPICE and the circuit description syntax used for modeling.
Detailed descriptions of the predefined Code Models and Node Types provided in the
XSPICE libraries are also included.
This section provides an overview of the circuit description syntax expected by the
XSPICE simulator. A general understanding of circuit description syntax will be help-
ful to you should you encounter problems with your circuit and need to examine the
simulator’s error messages, or should you wish to develop your own models.
This section will introduce you to the creation of circuit description input files using the
control language user interface. Note that this material is presented in an overview form.
Details of circuit description syntax are given later in this chapter and in the previous
chapters of this manual.
499
500 CHAPTER 26. EXECUTION PROCEDURES
This file exhibits many of the most important properties common to all SPICE circuit
description files including the following:
• The first line of the file is always interpreted as the title of the circuit. The title
may consist of any text string.
• Lines that provide user comments, but no circuit information, are begun by an
asterisk.
• The first character of a device name tells the simulator what kind of device it is
(e.g. R = resistor, C = capacitor, E = voltage controlled voltage source).
26.1. SIMULATION AND MODELING OVERVIEW 501
• Nodes may be labeled with any alphanumeric identifier. The only specific labeling
requirement is that 0 must be used for ground.
• A line that begins with a dot is a ‘control directive’ Control directives are used most
frequently for specifying the type of analysis the simulator is to carry out.
• An .end statement must be included at the end of the file.
• With the exception of the Title and .end statements, the order in which the circuit
file is defined is arbitrary.
• All identifiers are case insensitive - the identifier ‘npn’ is equivalent to ‘NPN’ and
to ‘nPn’.
• Spaces and parenthesis are treated as white space.
• Long lines may be continued on a succeeding line by beginning the next line with a
‘+’ in the first column.
In this example, the title of the circuit is ‘Small Signal Amplifier’. Three comment lines
are included before the actual circuit description begins. The first device in the circuit
is voltage source Vin, which is connected between node Input and ‘0’ (ground). The
parameters after the nodes specify that the source has an initial value of 0, a wave shape
of SIN, and a DC offset, amplitude, and frequency of 0, .1, and 500 respectively. The next
device in the circuit is resistor R_Source, which is connected between nodes Input and
Amp_In, with a value of 100 Ohms. The remaining device lines in the file are interpreted
similarly.
The control directive that begins with .tran specifies that the simulator should carry
out a simulation using the Transient analysis mode. In this example, the parameters to
the transient analysis control directive specify that the maximum time-step allowed is 1
microsecond and that the circuit should be simulated for 0.01 seconds of circuit time.
Other control cards are used for other analysis modes. For example, if a frequency response
plot is desired, perhaps to determine the effect of the capacitor in the circuit, the following
statement will instruct the simulator to perform a frequency analysis from 100 Hz to 10
MHz in decade intervals with ten points per decade.
To determine the quiescent operating point of the circuit, the following statement may be
inserted in the file.
.op
This statement specifies a DC sweep that varies the source Vin from -100 millivolts to
+200 millivolts in steps of 50 millivolts.
502 CHAPTER 26. EXECUTION PROCEDURES
The file discussed in the previous section illustrated the most basic syntax rules of a
circuit description file. However, ngspice (and other SPICE-based simulators) include
many other features that allow for accurate modeling of semiconductor devices such as
diodes and transistors and for grouping elements of a circuit into a macro or ‘subcircuit’
description that can be reused throughout a circuit description. For instance, the file
shown below is a representation of the schematic shown in Fig. 26.2.
Examples for control of a behavioral resistor:
Vin Input 0 DC 0
R_source Input Amp_In 100
D_Neg 0 Amp_In 1 n4148
D_Pos Amp_In 0 1 n4148
C1 Amp_In 0 1 uF
X1 Amp_In 0 Amp_Out Amplifier
R_Load Amp_Out 0 1000
. end
This is the same basic circuit as in the initial example, with the addition of two components
and some changes to the simulation file. The two diodes have been included to illustrate
the use of device models, and the amplifier is implemented with a subcircuit. Additionally,
this file shows the use of the swept DC control card.
Device Models Device models allow you to specify, when required, many of the
parameters of the devices being simulated. In this example, model statements are used
to define the silicon diodes. Electrically, the diodes serve to limit the voltage at the
amplifier input to values between about ±700 millivolts. The diode is simulated by first
declaring the ‘instance’ of each diode with a device statement. Instead of attempting
to provide parameter information separately for both diodes, the label ‘1n4148’ alerts
the simulator that a separate model statement is included in the file that provides the
26.1. SIMULATION AND MODELING OVERVIEW 503
necessary electrical specifications for the device (‘1n4148’ is the part number for the type
of diode the model is meant to simulate).
The model statement that provides this information is:
The model statement always begins with the string .model followed by an identifier and
the model type (D for diode, NPN for NPN transistors, etc).
The optional parameters (‘is’, ‘rs’, ‘n’, . . . ) shown in this example configure the simula-
tor’s mathematical model of the diode to match the specific behavior of a particular part
(e.g. a ‘1n4148’).
X1 Amp_In 0 Amp_Out
Amplifier Subcircuits are always identified by a device label beginning with ‘X’. Just as
with other devices, all of the connected nodes are specified. Notice, in this example, that
three nodes are used. Finally, the name of the subcircuit is specified. Elsewhere in the
circuit file, the simulator looks for a statement of the form:
. subckt < Name > < Node1 > < Node2 > < Node3 > ...
This statement specifies that the lines that follow are part of the Amplifier subcircuit,
and that the three nodes listed are to be treated wherever they occur in the subcircuit
definition as referring, respectively, to the nodes on the main circuit from which the
subcircuit was called. Normal device, model, and comment statements may then follow.
The subcircuit definition is concluded with a statement of the form:
504 CHAPTER 26. EXECUTION PROCEDURES
In the previous example, the specification of the amplifier was accomplished by using a
ngspice Voltage Controlled Voltage Source device. This is an idealization of the actual
amplifier. Practical amplifiers include numerous non-ideal effects, such as offset error
voltages and non-ideal input and output impedances. The accurate simulation of complex,
real-world components can lead to cumbersome subcircuit files, long simulation run times,
and difficulties in synthesizing the behavior to be modeled from a limited set of internal
devices known to the simulator.
To address these problems, XSPICE allows you to create Code Models that simulate
complex, non-ideal effects without the need to develop a subcircuit design. For example,
the following file provides simulation of the circuit in Fig. 26.2, but with the subcircuit
amplifier replaced with a Code Model called ‘Amp’ that models several non-ideal effects
including input and output impedance and input offset voltage.
Vin Input 0 DC 0
R_source Input Amp_In 100
D_Neg 0 Amp_In 1 n4148
D_Pos Amp_In 0 1 n4148
C1 Amp_In 0 1 uF
A1 Amp_In 0 Amp_Out Amplifier
R_Load Amp_Out 0 1000
A statement with a device label beginning with ‘A’ alerts the simulator that the device
uses a Code Model. The model statement is similar in form to the one used to specify
the diode. The model label ‘Amp’ directs XSPICE to use the code model with that
name. Parameter information has been added to specify a gain of -10, an input offset
of 1 millivolt, an input impedance of 1 meg ohm, and an output impedance of 0.4 ohm.
26.2. CIRCUIT DESCRIPTION SYNTAX 505
Subsequent sections of this document detail the steps required to create such a Code
Model and include it in the XSPICE simulator.
When a mixed-mode simulator is used, some method must be provided for translating
data between the different simulation algorithms. XSPICE’s Code Model support allows
you to develop models that work under the analog simulation algorithm, the event-driven
simulation algorithm, or both at once.
In XSPICE, models developed for the express purpose of translating between the different
algorithms or between different User-Defined Node types are called ‘Node Bridge’ models.
For translations between the built-in analog and digital types, predefined node bridge
models are included in the XSPICE Code Model Library.
In practice, developing models often involves using a combination of ngspice passive de-
vices, device models, subcircuits, and XSPICE Code Models. XSPICE’s Code Models
may be seen as an extension to the set of device models offered in standard ngspice. The
collection of over 40 predefined Code Models included with XSPICE provides you with
an enriched set of modeling primitives with which to build subcircuit models. In general,
you should first attempt to construct your models from these available primitives. This
is often the quickest and easiest method.
If you find that you cannot easily design a subcircuit to accomplish your goal using the
available primitives, then you should turn to the code modeling approach. Because they
are written in a general purpose programming language (C), code models enable you to
simulate virtually any behavior for which you can develop a set of equations or algorithms.
these features, there exist extensions to the ngspice capabilities that provide much more
flexibility in describing and simulating a circuit. The following sections describe these
capabilities, as well as the syntax required to make use of them.
When a simulation is failing to converge, the simulator can be asked to return convergence
diagnostic information that may be useful in identifying the areas of the circuit in which
convergence problems are occurring. When running through the interactive user interface,
these messages are written directly to the terminal.
Support is included for digital nodes that are simulated by an event-driven algorithm.
Because the event-driven algorithm is faster than the standard SPICE matrix solution
algorithm, and because all digital, real, int and User-Defined Node types make use of
the event-driven algorithm, reduced simulation time for circuits that include these models
can be anticipated compared to simulation of the same circuit using analog code models
and nodes.
Support is provided for User Defined Nodes that operate with the event-driven algorithm.
These nodes allow the passing of arbitrary data structures among models. The real and
integer node types supplied with XSPICE are actually predefined User-Defined Node
types.
Example:
Supply ramping option
*
* This circuit demonstrates the use of the option
* " ramptime " that ramps independent sources and the
* capacitor and inductor initial conditions from
* zero to their final value during the time period
* specified .
*
*
. tran 0.1 5
. option ramptime =0.2
* a1 1 0 cap
. model cap capacitor ( c =1000 uf ic =1)
r1 1 0 1 k
*
a2 2 0 ind
. model ind inductor ( l =1 H ic =1)
r2 2 0 1.0
*
v1 3 0 1.0
r3 3 0 1 k
*
i1 4 0 1e -3
r4 4 0 1 k
*
v2 5 0 0.0 sin (0 1 0.3 0 0 45.0)
r5 5 0 1 k
*
. end
mkdir d_xxor
For simplicity reasons we do only a very simple editing to these files here, in fact the
functionality is not changed, just the name translated to a new model. Edit the new
cfunc.mod: In lines 5, 28, 122, 138, 167, 178 replace the old name (d_xor) by the new
name d_xxor. Edit the new ifspec.ifs: In lines 16, 23, 24 replace cm_d_xor by cm_d_xxor
and d_xor by d_xxor.
make
And that’s it! In ngspice/release/src/xspice/icm/xtradev/ you now will find cfunc.c and
ifspec.c and the corresponding object files. The new code model d_xxor resides in the
shared library xtradev.cm, and is available after ngspice is started. As a test example you
may edit
ngspice/src/xspice/examples/digital_models1.deck, and change line 60 to the new model:
An analog input, delivered by the pwl voltage sources, is transformed into the digital
domain by an adc_bridge, processed by the new code model d_xxor, and then translated
back into the analog domain.
If you want to change the functionality of the new model, you have to edit ifspec.ifs for
the code model interface and cfunc.mod for the detailed functionality of the new model.
Please see Chapt. 28, especially Chapt. 28.6 ff. for any details. And of course you may
510 CHAPTER 26. EXECUTION PROCEDURES
take the existing analog, digital, mixed signal and other existing code models (to be found
in the subdirectories to ngspice/release/src/xspice/icm) as stimulating examples for your
work.
Chapter 27
Example circuits
The following chapter is designed to demonstrate XSPICE features. The first example
circuit models the circuit of Fig. 26.2 using the XSPICE gain block code model to
substitute for the more complex and computationally expensive ngspice transistor model.
This example illustrates one way in which XSPICE code models can be used to raise the
level of abstraction in circuit modeling to improve simulation speed.
The next example, shown in Fig. 27.1, illustrates many of the more advanced features
offered by XSPICE. This circuit is a mixed-mode design incorporating digital data, analog
data, and User-Defined Node data together in the same simulation. Some of the important
features illustrated include:
• The use of ‘node bridge’ models to translate data between the data types in the
simulation
Throughout these examples, we assume that ngspice with XSPICE option has already
been installed on your system and that your user account has been set up with the proper
search path and environment variable data.
The examples also assume that you are running under Linux and will use standard Linux
commands such as cp for copying files, etc. If you are using a different set up, with
different operating system command names, you should be able to translate the commands
shown into those suitable for your installation. Finally, file system path-names given
in the examples assume that ngspice + XSPICE has been installed on your system in
directory /usr/local/xspice-1-0. If your installation is different, you should substitute the
appropriate root path-name where appropriate.
511
512 CHAPTER 27. EXAMPLE CIRCUITS
Notice the component ‘aamp’. This is an XSPICE code model device. All XSPICE code
model devices begin with the letter ‘a’ to distinguish them from other ngspice devices.
The actual code model used is referenced through a user-defined identifier at the end
of the line - in this case gain_block. The type of code model used and its parameters
appear on the associated .model card. In this example, the gain has been specified as
-3.9 to approximate the gain of the transistor amplifier, and the output offset (out_offset)
has been set to 7.003 according to the DC bias point information obtained from the DC
analysis in Example 1 from Chapter 26.
Notice also that input and output impedances of the one-transistor amplifier circuit are
modeled with the resistors ‘rzin’ and ‘rzout’, since the gain code model defaults to an
ideal voltage-input, voltage-output device with infinite input impedance and zero output
impedance.
Lastly, note that a special resistor ‘rbig’ with value ‘1e12’ has been included at the opposite
side of the output impedance resistor ‘rzout’. This resistor is required by ngspice’s matrix
solution formula. Without it, the resistor ‘rzout’ would have only one connection to the
circuit, and an ill-formed matrix could result. One way to avoid such problems without
adding resistors explicitly is to use the ngspice ‘rshunt’ option described in this document
under ngspice Syntax Extensions/General Enhancements.
To simulate this circuit, copy the file xspice_c2.cir from the directory /src/xspice/ex-
amples into a directory in your account.
$ cp /examples/xspice/xspice_c2.cir xspice_c2.cir
$ ngspice xspice_c2.cir
ngspice 1 ->
Now issue the run command and when the prompt returns, issue the plot command to
examine the voltage at the node ‘coll’.
The resulting waveform closely matches that from the original transistor amplifier circuit
simulated in Example 1.
When you are done, enter the quit command to leave the simulator and return to the
command line.
Using the rusage command, you can verify that this abstract model of the transistor
amplifier runs somewhat faster than the full circuit of Example 1. This is because the
code model is less complex computationally. This demonstrates one important use of
XSPICE code models - to reduce run time by modeling circuits at a higher level of
abstraction. Speed improvements vary and are most pronounced when a large amount
of low-level circuitry can be replaced by a small number of code models and additional
components.
Example:
Mixed IO types
* This circuit contains a mixture of IO types , including
* analog , digital , user - defined ( real ) , and ’ null ’.
*
* The circuit demonstrates the use of the digital and
* user - defined node capability to model system - level designs
* such as sampled - data filters . The simulated circuit
* contains a digital oscillator enabled after 100 us . The
* square wave oscillator output is divided by 8 with a
* ripple counter . The result is passed through a digital
* filter to convert it to a sine wave .
*
. tran 1e -5 1e -3
*
v1 1 0 0.0 pulse (0 1 1e -4 1e -6)
r1 1 0 1 k
*
abridge1 [1] [ enable ] atod
. model atod adc_bridge
*
aclk [ enable clk ] clk nand
. model nand d_nand ( rise_delay =1 e -5 fall_delay =1 e -5)
*
adiv2 div2_out clk NULL NULL NULL div2_out dff
adiv4 div4_out div2_out NULL NULL NULL div4_out dff
adiv8 div8_out div4_out NULL NULL NULL div8_out dff
. model dff d_dff
27.2. XSPICE ADVANCED USAGE 515
Example (continued):
Example (continued):
Now copy the file xspice_c3.cir from directory /examples/xspice/ into the current directory:
$ cp /examples/xspice/xspice_c3.cir xspice_c3.cir
and invoke the new simulator executable as you did in the previous examples.
27.2. XSPICE ADVANCED USAGE 517
$ ngspice xspice_c3.cir
After a short time, the ngspice prompt should return. Results of this simulation are
examined in the manner illustrated in the previous two examples. You can use the plot
command to plot either analog nodes, event-driven nodes, or both. For example, you can
plot the values of the sampled-data filter input node and the analog low-pass filter output
node as follows:
You can also plot data from nodes inside a subcircuit. For example, to plot the data on
node ‘x1a’ in subcircuit ‘xfilter’, create a pathname to this node with a dot separator.
The output from this command is shown in Fig. 27.3. Note that the waveform contains
vertical segments. These segments are caused by the non-zero delays in the ‘real gain’
models used within the subcircuit. Each vertical segment is actually a step with a width
equal to the model delay (1e-9 seconds).
Plotting nodes internal to subcircuits works for both analog and event-driven nodes.
To examine data such as the closely spaced events inside the subcircuit at node ‘xfil-
ter.x1a’, it is often convenient to use the eprint command to produce a tabular listing
of events. Try this by entering the following command:
518 CHAPTER 27. EXAMPLE CIRCUITS
This command produces a tabular listing of event-times in the first column and node
values in the second column. The 1 ns delays can be clearly seen in the fifth decimal place
of the event times.
Note that the eprint command also gives statistics from the event-driven algorithm por-
tion of XSPICE. For this example, the simulator alternated between the analog solution
algorithm and the event-driven algorithm one time while performing the initial DC operat-
ing point solution prior to the start of the transient analysis. During this operating point
27.2. XSPICE ADVANCED USAGE 519
analysis, 37 total calls were made to event-driven code model functions, and two separate
event passes or iterations were required before the event nodes obtained stable values.
Once the transient analysis commenced, there were 4299 total calls to event-driven code
model functions. Lastly, the analog simulation algorithm performed 87 time-step backups
that forced the event-driven simulator to backup its state data and its event queues.
A similar output is obtained when printing the values of digital nodes. For example, print
the values of the node ‘div8 out’ as follows:
From this printout, we see that digital node values are composed of a two character
string. The first character (0, 1, or U) gives the state of the node (logic zero, logic one,
or unknown logic state). The second character (s, r, z, u) gives the ‘strength’ of the logic
state (strong, resistive, hi-impedance, or undetermined).
If you wish, examine other nodes in this circuit with either the plot or eprint commands.
When you are done, enter the quit command to exit the simulator and return to the
operating system prompt:
So long.
520 CHAPTER 27. EXAMPLE CIRCUITS
Chapter 28
The following sections explain the steps required to create code models and User-Defined
Nodes (UDNs), store them in shared libraries and load them into the simulator at runtime.
The ngspice simulator already includes XSPICE libraries of predefined models and node
types that span the analog and digital domains. These have been detailed earlier in this
document (see Sections 12.2, 12.3, and 12.4). However, the real power of the XSPICE
is in its support for extending these libraries with new models written by users. ngspice
includes an XSPICE code model generator. Adding code models to ngspice will require a
model definition plus some simple file operations, which are explained in this chapter.
The original manual cited an XSPICE ‘Code Model Toolkit’ that enabled one to define
new models and node data types to be passed between them offline, independent from
ngspice. Whereas this Toolkit is still available in the original source code distribution at
the XSPICE web page, it is neither required nor supported any more.
So we make use of the existing XSPICE infrastructure provided with ngspice to create
new code models. With an ’intelligent’ copy and paste, and the many available code
models serving as a guide you will be quickly able to create your own models. You have
to have a compiler (gcc) available under Linux, MS Windows (Cygwin, MINGW), maybe
also for other OSs, including supporting software (Flex, Bison, and the autotools if you
start from Git sources). The compilation procedures for ngspice are described in detail in
Chapt. 32. Adding a code model may then require defining the functionality, interface,
and eventually user defined nodes. Compiling into a shared library is only a simple ’make’,
loading the shared lib(s) into ngspice is done by the ngspice command codemodel... (see
Chapt. 17.5.12). This will allow you to either add some code model to an existing library,
or you may generate a new library with your own code models. The latter is of interest
if you want to distribute your code models independently from the ngspice sources or
executables.
These new code models are handled by ngspice in a manner analogous to its treating
of SPICE devices and XSPICE Predefined Code Models. The basic steps required to
create sources for new code models or User-Defined Nodes, compile them and load them
into ngspice are similar. They consist of 1) creating the code model or UserDefined
Node (UDN) directory and its associated model or data files, 2) inform ngspice about
the code model or UDN directories that have to be compiled and linked into ngspice, 3)
521
522 CHAPTER 28. CODE MODELS AND USER-DEFINED NODES
compile them into a shared lib, and 4) load them into the ngspice simulator upon runtime.
All code models finally reside in dynamically linkable shared libraries (*.cm), which in
fact are .so files under Linux or dlls under MS Windows. Currently we have 5 of them
(analog.cm, digital.cm, spice2poly.cm, xtradev.cm, xtraevt.cm). Upon start up of ngspice
they are dynamically loaded into the simulator by the ngspice codemodel command (which
is located in file spinit (see Chapt. 16.5) for the standard code models). Once you have
added your new code model into one of these libraries (or have created a new library
file, e.g. my-own.cm), instances of the model can be placed into any simulator deck that
describes a circuit of interest and simulated along with all of the other components in
that circuit.
A quick entry to get a new code model has already been presented in Chapt. 26.3. You
may find the details of the XSPICE language in Chapt. 28.6 ff.
Boolean_t The Boolean type is an enumerated type that can take on values of FALSE
(integer value 0) or TRUE (integer value 1). Alternative names for these enumerations
are MIF FALSE and MIF TRUE, respectively.
Complex_t The Complex type is a structure composed of two double values. The
first of these is the .real field, and the second is the .imag field. Typically these values are
accessed as shown:
For complex value ‘data’, the real portion is ‘data.real’, and the imaginary portion is
‘data.imag’.
Digital_State_t The Digital State type is an enumerated value that can be either
ZERO (integer value 0), ONE (integer value 1), or UNKNOWN (integer value 2).
cd ngspice/src/xspice/icm/digital
mkdir d_counter
Into this new directory you copy the following template files:
You may choose existing files that are similar to the new code model you intend to
integrate. The template Interface Specification File (ifspec.ifs) is edited to define the
model’s inputs, outputs, parameters, etc (see Chapt. 28.6). You then edit the template
Model Definition File (cfunc.mod) to include the C-language source code that defines the
model behavior (see Chapt. 28.7). As a final step you have to notify ngspice of the new
code model. You have to edit the file modpath.lst that resides in the library directory
ngspice/src/xspice/icm/digital. Just add the entry d_counter to this file.
The Interface Specification File is a text file that describes, in a tabular format, infor-
mation needed for the code model to be properly interpreted by the simulator when it is
placed with other circuit components into a SPICE deck. This information includes such
things as the parameter names, parameter default values, and the name of the model it-
self. The specific format presented to you in the Interface Specification File template must
be followed exactly, but is quite straightforward. A detailed description of the required
syntax, along with numerous examples, is included in Section 28.6.
The Model Definition File contains a C programming language function definition. This
function specifies the operations to be performed within the model on the data passed to
it by the simulator. Special macros are provided that allow the function to retrieve input
data and return output data. Similarly, macros are provided to allow for such things
as storage of information between iteration time-points and sending of error messages.
Section 28.7 describes the form and function of the Model Definition File in detail and
lists the support macros provided within the simulator for use in code models.
To allow compiling and linking (see Chapt. 28.5) you have at least to adapt the names of
the functions inside of the two copied files to get unique function and model names. If for
example you have chosen ifspec.ifs and cfunc.mod from model d_fdiv as your template,
simply replace all entries d_fdiv by d_counter inside of the two files.
Models may be constructed that pass information back and forth via these nodes. Such
models are constructed in the manner described in the previous sections, with appropriate
changes to the Interface Specification and Model Definition Files.
Because of the need of electrical engineers to have ready access to both digital and analog
simulation capabilities, the digital node type is provided as a built-in node type along
with standard SPICE analog nodes. For digital nodes, extensive support is provided
in the form of macros and functions so that you can treat this node type as a standard
type analogous to standard SPICE analog nodes when creating and using code models.
In addition to analog and digital nodes, the node types real and int are also provided
with the simulator. These were created using the User-Defined Node (UDN) creation
facilities described below and may serve as a template for further node types.
The first step in creating a new node type within XSPICE is to set up a node type
directory along with the appropriate template files needed.
cd ngspice/src/xspice/icm/xtraevt
mkdir <directory name>
<directory name> should be the name of the new type to be defined. Copy file udnfunc.c
from /icm/xtraevt/int into the new directory. Edit this file according to the new type you
want to create.
Notify ngspice about this new UDN directory by editing
ngspice/src/xspice/icm/xtraevt/udnpath.lst. Add a new line containing <directory name>.
For compiling and linking see Chapt. 28.5.
The UDN Definition File contains a set of C language functions. These functions perform
operations such as allocating space for data structures, initializing them, and comparing
them to each other. Section 28.8 describes the form and function of the User-Defined
Node Definition File in detail and includes an example UDN Definition File.
cd ngspice/src/xspice/icm/
mkdir <directory name>
<directory name> is the name of the new library. Copy empty files modpath.lst and
udnpath.lst into this directory.
Edit file ngspice/src/xspice/icm/GNUmakefile.in, add <directory name> to the end of line
10, which starts with CMDIRS = ... .
That’s all you have to do about a new library! Of course it is empty right now, so you
have to define at least one code model according to the procedure described in Chapt.
28.2.
28.5. COMPILING AND LOADING THE NEW CODE MODEL (LIBRARY) 525
cd ngspice/release
make
sudo make install
if you have installed ngspice according to Chapt. 32.1.4. This procedure will install
the code model libraries into a directory <prefix>/lib/spice/, e.g. C:/Spice/lib/spice/ for
standard Windows install or /usr/local/lib/spice/ for Linux.
Thus the code model libraries are not linked into ngspice at compile time, but may be
loaded at runtime using the codemodel command (see Chapt. 17.5.12). This is done
automatically for the predefined code model libraries upon starting ngspice. The appro-
priate commands are provided in the start up file spinit (see Chapt. 16.5). So if you have
added a new code model inside of one of the existing libraries, nothing has to be done,
you will have immediate access to your new model.
If you have generated a new code model library, e.g. new_lib.cm, then you have to add
the line
to spinit.in in ngspice/src. This will create a new spinit if ngspice is recompiled from
scratch.
To avoid the need for recompilation of ngspice, you also may directly edit the file spinit
by adding the line
codemodel C:/Spice/lib/spice/new_lib.cm
(OS MS Windows) or the appropriate Linux equivalent. Upon starting ngspice, the new
library will be loaded and you have access to the new code model(s). The codemodel
command has to be executed upon start-up of ngspice, so that the model information is
available as soon as the circuit is parsed. Failing to do so will lead to an error message of
a model missing. So spinit (or .spiceinit for personal code model libraries) is the correct
place for codemodel.
NAME_TABLE:
C_Function_Name: ucm_xfer
Spice_Model_Name: xfer
Description: "arbitrary transfer function"
PORT_TABLE:
Port_Name: in out
Description: "input" "output"
Direction: in out
Default_Type: v v
Allowed_Types: [v,vd,i,id] [v,vd,i,id]
Vector: no no
Vector_Bounds: - -
Null_Allowed: no no
PARAMETER_TABLE:
Parameter_Name: in_offset gain
Description: "input offset" "gain"
Data_Type: real real
Default_Value: 0.0 1.0
Limits: - -
Vector: no no
Vector_Bounds: - -
Null_Allowed: yes yes
PARAMETER_TABLE:
Parameter_Name: num_coeff
Description: "numerator polynomial coefficients"
Data_Type: real
Default_Value: -
Limits: -
Vector: yes
Vector_Bounds: [1 -]
Null_Allowed: no
PARAMETER_TABLE:
Parameter_Name: den_coeff
Description: "denominator polynomial coefficients"
Data_Type: real
Default_Value: -
Limits: -
Vector: yes
Vector_Bounds: [1 -]
Null_Allowed: no
PARAMETER_TABLE:
Parameter_Name: int_ic
Description: "integrator stage initial conditions"
Data_Type: real
Default_Value: 0.0
Limits: -
Vector: yes
Vector_Bounds: den_coeff
28.6. INTERFACE SPECIFICATION FILE 527
Null_Allowed: yes
STATIC_VAR_TABLE:
Static_Var_Name: x
Data_Type: pointer
Description: "x-coefficient array"
The name table is introduced by the Name_Table: keyword. It defines the code model’s
C function name, the name used on a .MODEL card, and an optional textual description.
The following sections define the valid fields that may be specified in the Name Table.
The C function name is a valid C identifier that is the name of the function for the
code model. It is introduced by the C_Function_Name: keyword followed by a valid C
identifier. To reduce the chance of name conflicts, it is recommended that user-written
code model names use the prefix ucm_ for this entry. Thus, in the example given above, the
model name is xfer, but the C function is ucm_xfer. Note that when you subsequently
write the model function in the Model Definition File, this name must agree with that of
the function (i.e., ucm_xfer), or an error will result in the linking step.
The SPICE model name is a valid SPICE identifier that will be used on SPICE .MODEL
cards to refer to this code model. It may or may not be the same as the C function name.
It is introduced by the Spice_Model_Name: keyword followed by a valid SPICE identifier.
Description The description string is used to describe the purpose and function of the
code model. It is introduced by the Description: keyword followed by a C string literal.
The port table is introduced by the Port_Table: keyword. It defines the set of valid
ports available to the code model. The following sections define the valid fields that may
be specified in the port table.
The port name is a valid SPICE identifier. It is introduced by the Port_Name: keyword
followed by the name of the port. Note that this port name will be used to obtain and
return input and output values within the model function. This will be discussed in more
detail in the next section.
528 CHAPTER 28. CODE MODELS AND USER-DEFINED NODES
Default Types
Type Description Valid Directions
d digital in or out
g conductance (VCCS) inout
gd differential conductance (VCCS) inout
h resistance (CCVS) inout
hd differential resistance (CCVS) inout
i current in or out
id differential current in or out
v voltage in or out
vd differential voltage in or out
<identifier> user-defined type in or out
28.6.2.2 Description
The description string is used to describe the purpose and function of the code model. It
is introduced by the Description: keyword followed by a C string literal.
28.6.2.3 Direction
The direction of a port specifies the data flow direction through the port. A direction
must be one of n, out, or inout. It is introduced by the Direction: keyword followed
by a valid direction value.
The Default_Type field specifies the type of a port. These types are identical to those
used to define the port types on a SPICE deck instance card (see Table 12.1), but without
the percent sign (%) preceding them. Table 28.1 summarizes the allowable types.
A port must specify the types it is allowed to assume. An allowed type value must be a list
of type names (a blank or comma separated list of names delimited by square brackets,
e.g. [v vd i id] or [d]). The type names must be taken from those listed in Table 28.1.
28.6.2.6 Vector
A port that is a vector can be thought of as a bus. The Vector field is introduced with
the Vector: keyword followed by a Boolean value: YES, TRUE, NO or FALSE.
The values YES and TRUE are equivalent and specify that this port is a vector. Like-
wise, NO and FALSE specify that the port is not a vector. Vector ports must have a
corresponding vector bounds field that specifies valid sizes of the vector port.
28.6. INTERFACE SPECIFICATION FILE 529
If a port is a vector, limits on its size must be specified in the vector bounds field. The
Vector Bounds field specifies the upper and lower bounds on the size of a vector. The
Vector Bounds field is usually introduced by the Vector_Bounds: keyword followed by
a range of integers (e.g. ‘[1 7]’ or ‘[3, 20]’). The lower bound of the vector specifies
the minimum number of elements in the vector; the upper bound specifies the maximum
number of elements. If the range is unconstrained, or the associated port is not a vector,
the vector bounds may be specified by a hyphen (‘-’). Using the hyphen convention,
partial constraints on the vector bound may be defined (e.g., ‘[2, -]’ indicates that the
least number of port elements allowed is two, but there is no maximum number).
The parameter table is introduced by the Parameter_Table: keyword. It defines the set
of valid parameters available to the code model. The following sections define the valid
fields that may be specified in the parameter table.
A parameter name is a valid SPICE identifier that will be used on SPICE .MODEL cards
to refer to this parameter. It is introduced by the Parameter_Name: keyword followed
by a valid SPICE identifier.
28.6.3.2 Description
The description string is used to describe the purpose and function of the parameter. It
is introduced by the ‘Description:’ keyword followed by a string literal.
The parameter’s data type is specified by the Data Type field. The Data Type field is
introduced by the keyword ‘Data_Type:’ and is followed by a valid data type. Valid data
types include boolean, complex, int, real, and string.
530 CHAPTER 28. CODE MODELS AND USER-DEFINED NODES
If the Null_Allowed field specifies ‘TRUE’ for this parameter, then a default value may
be specified. This value is supplied for the parameter in the event that the SPICE .MODEL
card does not supply a value for the parameter. The default value must be of the correct
type. The Default Value field is introduced by the ‘Default_Value:’ keyword and is
followed by a numeric, boolean, complex, or string literal, as appropriate.
28.6.3.6 Limits
Integer and real parameters may be constrained to accept a limited range of values. The
following range syntax is used whenever such a range of values is required. A range is
specified by a square bracket followed by a value representing a lower bound separated
by space from another value representing an upper bound and terminated with a closing
square bracket (e.g.”[0 10]”). The lower and upper bounds are inclusive. Either the lower
or the upper bound may be replaced by a hyphen (‘-’) to indicate that the bound is
unconstrained (e.g. ‘[10 -]’ is read as ‘the range of values greater than or equal to 10’).
For a totally unconstrained range, a single hyphen with no surrounding brackets may be
used. The parameter value limit is introduced by the ‘Limits:’ keyword and is followed
by a range.
28.6.3.7 Vector
The Vector field is used to specify whether a parameter is a vector or a scalar. Like the
PORT TABLE Vector field, it is introduced by the ‘Vector:’ keyword and followed by a
boolean value. ‘TRUE’ or ‘YES’ specify that the parameter is a vector. ‘FALSE’ or ‘NO’
specify that it is a scalar.
The valid sizes for a vector parameter are specified in the same manner as are port sizes
(see Section 28.6.2.7). However, in place of using a numeric range to specify valid vector
bounds it is also possible to specify the name of a port. When a parameter’s vector
bounds are specified in this way, the size of the vector parameter must be the same as
the associated vector port.
28.6. INTERFACE SPECIFICATION FILE 531
28.6.4.1 Name
The Static variable name is a valid C identifier that will be used in the code model to refer
to this static variable. It is introduced by the ‘Static_Var_Name:’ keyword followed by
a valid C identifier.
28.6.4.2 Description
The description string is used to describe the purpose and function of the static variable.
It is introduced by the ‘Description:’ keyword followed by a string literal.
The static variable’s data type is specified by the Data Type field. The Data Type field is
introduced by the keyword Data_Type: and is followed by a valid data type. Valid data
types include boolean, complex, int, real, string and pointer.
Note that pointer types are used to specify vector values; in such cases, the allocation of
memory for vectors must be handled by the code model through the use of the malloc()
or calloc() C function. Such allocation must only occur during the initialization cycle of
the model (which is identified in the code model by testing the INIT macro for a value of
TRUE). Otherwise, memory will be unnecessarily allocated each time the model is called.
Following is an example of the method used to allocate memory to be referenced by
a static pointer variable ‘x’ and subsequently use the allocated memory. The example
assumes that the value of ‘size’ is at least 2, else an error would result. The references to
STATIC_VAR(x) that appear in the example illustrate how to set the value of, and then
access, a static variable named ‘x’. In order to use the variable ‘x’ in this manner, it must
be declared in the Static Variable Table of the code model’s Interface Specification File.
/* Assign the value from the static pointer value to the local */
532 CHAPTER 28. CODE MODELS AND USER-DEFINED NODES
/* pointer variable . */
local_x = STATIC_VAR ( x );
28.7.1 Macros
The use of the accessor macros is illustrated in the following example. Note that the
argument to most accessor macros is the name of a parameter or port as defined in the
Interface Specification File. Note also that all accessor macros except ‘ARGS’ resolve to
an lvalue (C language terminology for something that can be assigned a value). Accessor
macros do not implement expressions or assignments.
The full set of accessor macros is listed below. Arguments shown in parenthesis are
examples only. Explanations of the accessor macros are provided in the subsections below.
Circuit Data:
ARGS
CALL_TYPE
INIT
ANALYSIS
FIRST_TIMEPOINT
TIME
T(n)
RAD_FREQ
TEMPERATURE
Parameter Data:
PARAM(gain)
PARAM_SIZE(gain)
28.7. MODEL DEFINITION FILE 535
PARAM_NULL(gain)
Port Data:
PORT_SIZE(a)
PORT_NULL(a)
LOAD(a)
TOTAL_LOAD(a)
Input Data:
INPUT(a)
INPUT_STATE(a)
INPUT_STRENGTH(a)
Output Data:
OUTPUT(y)
OUTPUT_CHANGED(a)
OUTPUT_DELAY(y)
OUTPUT_STATE(a)
OUTPUT_STRENGTH(a)
Partial Derivatives:
PARTIAL(y,a)
AC Gains:
AC_GAIN(y,a)
Static Variable:
STATIC_VAR(x)
ARGS is a macro that is passed in the argument list of every code model. It is there
to provide a way of referencing each model to all of the remaining macro values. It
must be present in the argument list of every code model; it must also be the only
argument present in the argument list of every code model.
CALL_TYPE is a macro that returns one of two possible symbolic constants. These
are EVENT and ANALOG. Testing may be performed by a model using CALL
TYPE to determine whether it is being called by the analog simulator or the event-
driven simulator. This will, in general, only be of value to a hybrid model such as
the adc bridge or the dac bridge.
INIT is an integer (int) that takes the value 1 or 0 depending on whether this is the first
call to the code model instance or not, respectively.
536 CHAPTER 28. CODE MODELS AND USER-DEFINED NODES
TIME is a double representing the current analysis time in a transient analysis. T(n)
is a double vector giving the analysis time for a specified time-point in a transient
analysis, where n takes the value 0 or 1. T(0) is equal to TIME. T(1) is the last
accepted time-point. (T(0) - T(1)) is the time-step (i.e., the delta-time value)
associated with the current time.
PARAM(gain) resolves to the value of the scalar (i.e., non-vector) parameter ‘gain’ that
was defined in the Interface Specification File tables. The type of ‘gain’ is the type
given in the ifspec.ifs file. The same accessor macro can be used regardless of type.
If ‘gain’ is a string, then PARAM(gain) would resolve to a pointer. PARAM(gain[n])
resolves to the value of the nth element of a vector parameter ‘gain’.
PARAM_SIZE(gain) resolves to an integer (int) representing the size of the ‘gain’ vec-
tor (which was dynamically determined when the SPICE deck was read). PARAM_SIZE(gain)
is undefined if ‘gain’ is a scalar.
PORT_SIZE(a) resolves to an integer (int) representing the size of the ‘a’ port (which
was dynamically determined when the SPICE deck was read). PORT_SIZE(a) is
undefined if gain is a scalar.
TOTAL_LOAD(a) returns a double value that represents the total capacitive load seen
on a specified node to which a digital code model is connected. This information
may be used after the INIT pass by the code model to modify the delays it posts
with its output states and strengths. Note that this macro can also be used by
non-digital event-driven code models (see LOAD(), above).
INPUT(a) resolves to the value of the scalar input a that was defined in the Interface
Specification File tables (a can be either a scalar port or a port value from a vector;
in the latter case, the notation used would be a[i], where i is the index value for
the port). The type of a is the type given in the ifspec.ifs file. The same accessor
macro can be used regardless of type.
INPUT_STATE(a) resolves to the state value defined for digital node types. These
will be one of the symbolic constants ZERO, ONE, or UNKNOWN.
OUTPUT(y) resolves to the value of the scalar output ‘y’ that was defined in the
Interface Specification File tables. The type of ‘y’ is the type given in the ifspec.ifs
file. The same accessor macro can be used regardless of type. If ‘y’ is a vector, then
OUTPUT(y) would resolve to a pointer.
538 CHAPTER 28. CODE MODELS AND USER-DEFINED NODES
OUTPUT_CHANGED(a) may be assigned one of two values for any particular out-
put from a digital code model. If assigned the value TRUE (the default), then
an output state, strength and delay must be posted by the model during the
call. If, on the other hand, no change has occurred during that pass, the OUT-
PUT_CHANGED(a) value for an output can be set to FALSE. In this case, no
state, strength or delay values need subsequently be posted by the model. Remem-
ber that this macro applies to a single output port. If a model has multiple outputs
that have not changed, OUTPUT_CHANGED(a) must be set to FALSE for each
of them.
OUTPUT_STATE(a) may be assigned a state value for a digital output node. Valid
values are ZERO, ONE, and UNKNOWN. This is the normal way of posting an
output state from a digital code model.
PARTIAL(y,a) resolves to the value of the partial derivative of scalar output ‘y’ with
respect to scalar input ‘a’. The type is always double since partial derivatives are
only defined for nodes with real valued quantities (i.e., analog nodes).
The remaining uses of PARTIAL are shown for the cases in which either the output, the
input, or both are vectors.
Partial derivatives are required by the simulator to allow it to solve the non-linear equa-
tions that describe circuit behavior for analog nodes. Since coding of partial derivatives
can become difficult and error-prone for complex analog models, you may wish to con-
sider using the cm analog auto partial() code model support function instead of using this
macro.
28.7. MODEL DEFINITION FILE 539
28.7.1.8 AC Gains
AC_GAIN(y,a)
AC_GAIN(y[n],a)
AC_GAIN(y,a[m])
AC_GAIN(y[n],a[m])
AC_GAIN(y,a) resolves to the value of the AC analysis gain of scalar output ‘y’ from
scalar input ‘a’. The type is always a structure (Complex_t) defined in the standard
code model header file:
The remaining uses of AC_GAIN are shown for the cases in which either the output, the
input, or both are vectors.
Table 28.3 describes the accessor macros available to the Model Definition File program-
mer and their C types. The PARAM and STATIC_VAR macros, whose types are labeled
CD (context dependent), return the type defined in the Interface Specification File. Argu-
ments listed with ‘[i]’ take an optional square bracket delimited index if the corresponding
port or parameter is a vector. The index may be any C expression - possibly involving
calls to other accessor macros (e.g.,” OUTPUT(out[PORT_SIZE(out)-1])”)
Aside from the accessor macros, the simulator also provides a library of functions callable
from within code models. The header file containing prototypes to these functions is au-
tomatically inserted into the Model Definition File for you. The complete list of available
functions follows:
Smoothing Functions:
void cm_smooth_corner
void cm_smooth_discontinuity
double cm_smooth_pwl
Model State Storage Functions:
void cm_analog_alloc
void cm_event_alloc
void *cm_analog_get_ptr
void *cm_event_get_ptr
Integration and Convergence Functions:
int cm_analog_integrate
int cm_analog_converge
void cm_analog_not_converged
void cm_analog_auto_partial
double cm_analog_ramp_factor
Message Handling Functions:
char *cm_message_get_errmsg
void cm_message_send
Breakpoint Handling Functions:
int cm_analog_set_temp_bkpt
int cm_analog_set_perm_bkpt
int cm_event_queue
Special Purpose Functions:
542 CHAPTER 28. CODE MODELS AND USER-DEFINED NODES
void cm_climit_fcn
double cm_netlist_get_c
double cm_netlist_get_l
char *cm_get_path
Complex Math Functions:
complex_t cm_complex_set
complex_t cm_complex_add
complex_t cm_complex_sub
complex_t cm_complex_mult
complex_t cm_complex_div
void
cm_smooth_discontinuity(x_input, x_lower, y_lower, x_upper, y_upper
y_output, dy_dx)
double
cm_smooth_pwl(x_input, x, y, size, input_domain, dout_din)
at a single center point. You specify the center point (x_center, y_center), plus a do-
main (x-valued delta) above and below x_center. This defines a smoothing region about
the center point. Then, the slopes of the meeting lines outside of this smoothing region
are specified (lower_slope, upper_slope). The function then interpolates a smoothly-
varying output (*y_output) and its derivative (*dy_dx) for the x_input value. This
function helps to automate the smoothing of piecewise-linear functions, for example. Such
smoothing aids the simulator in achieving convergence.
cm_smooth_discontinuity() allows you to obtain a smoothly-transitioning output (*y_output)
that varies between two static values (y_lower, y_upper) as an independent variable
(x_input) transitions between two values (x_lower, x_upper). This function is useful
in interpolating between resistances or voltage levels that change abruptly between two
values.
cm_smooth_pwl() duplicates much of the functionality of the predefined pwl code model.
The cm smooth pwl() takes an input value plus x-coordinate and y-coordinate vector
values along with the total number of coordinate points used to describe the piecewise
linear transfer function and returns the interpolated or extrapolated value of the output
based on that transfer function. More detail is available by looking at the description of
the pwl code model. Note that the output value is the function’s returned value.
cm_analog_alloc() and cm_event_alloc() allow you to allocate storage space for analog
and event-driven model state information. The storage space is not static, but rather
represents a storage vector of two values that rotate with each accepted simulator time-
point evaluation. This is explained more fully below. The ‘tag’ parameter allows you to
specify an integer tag when allocating space. This allows more than one rotational storage
location per model to be allocated. The ‘size’ parameter specifies the size in bytes of the
544 CHAPTER 28. CODE MODELS AND USER-DEFINED NODES
int cm_analog_converge(state)
void cm_analog_not_converged()
void cm_analog_auto_partial()
double cm_ramp_factor()
itself serves to notify the simulator that for each time-step taken, that variable must be
iterated upon until it converges.
cm_analog_not_converged() is a function that can and should be called by an analog
model whenever it performs internal limiting of one or more of its inputs to aid in reaching
convergence. This causes the simulator to call the model again at the current time-point
and continue solving the circuit matrix. A new time-point will not be attempted until
the code model returns without calling the cm_analog_not_converged() function. For
circuits that have trouble reaching a converged state (often due to multiple inputs changing
too quickly for the model to react in a reasonable fashion), the use of this function is
virtually mandatory.
cm_analog_auto_partial() may be called at the end of a code model function in lieu of
calculating the values of partial derivatives explicitly in the function. When this function
is called, no values should be assigned to the PARTIAL macro since these values will be
computed automatically by the simulator. The automatic calculation of partial derivatives
can save considerable time in designing and coding a model, since manual computation of
partial derivatives can become very complex and error-prone for some models. However,
the automatic evaluation may also increase simulation run time significantly. Function
cm_analog_auto_partial() causes the model to be called N additional times (for a
model with N inputs) with each input varied by a small amount (1e-6 for voltage inputs
and 1e-12 for current inputs). The values of the partial derivatives of the outputs with
respect to the inputs are then approximated by the simulator through divided difference
calculations.
cm_analog_ramp_factor() will then return a value from 0.0 to 1.0 that indicates whether
or not a ramp time value requested in the SPICE analysis deck (with the use of .option
ramptime=<duration>) has elapsed. If the RAMPTIME option is used, then cm_analog_ramp_factor
returns a 0.0 value during the DC operating point solution and a value that is between 0.0
and 1.0 during the ramp. A 1.0 value is returned after the ramp is over or if the RAMP-
TIME option is not used. This value is intended as a multiplication factor to be used with
all model outputs that would ordinarily experience a ‘power-up’ transition. Currently, all
sources within the simulator are automatically ramped to the ‘final’ time-zero value if a
RAMPTIME option is specified.
cm_message_send() sends messages to either the standard output screen or to the sim-
ulator interface, depending on which is in use.
int cm_analog_set_temp_bkpt(time)
int cm_event_queue(time)
double cm_netlist_get_c()
double cm_netlist_get_l()
char* cm_get_path()
CKTcircuit *cm_get_circuit()
cm_climit_fcn() is a very specific function that mimics the behavior of the climit code
model (see the Predefined Models section). In brief, the cm_climit_fcn() takes as input
an in value, an offset, and controlling upper and lower values. Parameter values include
delta values for the controlling inputs, a smoothing range, gain, and fraction switch values.
Outputs include the final value, plus the partial derivatives of the output with respect to
signal input, and both control inputs. These all operate identically to the similarly-named
inputs and parameters of the climit model.
The function performs a limit on the in value, holding it to within some delta of the
controlling inputs, and handling smoothing, etc. The cm_climit_fcn() was originally
used in the ilimit code model to handle much of the primary limiting in that model,
and can be used by a code model developer to take care of limiting in larger models that
require it. See the detailed description of the climit model a for more in-depth description.
cm_netlist_get_c() and cm_netlist_get_l() functions search the analog circuitry
to which their input is connected, and total the capacitance or inductance, respectively,
found at that node. The functions, as they are currently written, assume they are called
by a model that has only one single-ended analog input port.
cm_get_path() fetches the path of the first netlist input file found on the ngspice com-
mand line or in the source command, which ngspice saves to the global variable Infile_Path.
548 CHAPTER 28. CODE MODELS AND USER-DEFINED NODES
cm_complex_set() takes as input two doubles, and converts these to a Complex_t. The
first double is taken as the real part, and the second is taken as the imaginary part of the
resulting complex value.
cm_complex_add(), cm_complex_sub(), cm_complex_mult(), and cm_complex_div()
each take two complex values as inputs and return the result of a complex addition,
subtraction, multiplication, or division, respectively.
copying, and comparison. Unlike the Model Definition File that uses the Code Model
Preprocessor to translate Accessor Macros, the User-Defined Node Definition file is a
pure C language file. This file uses macros to isolate you from data structure definitions,
but the macros are defined in a standard header file (EVTudn.h), and translations are
performed by the standard C Preprocessor.
When you create a directory for a new User-Defined Node, e.g.
/ngspice/src/xspice/icm/xtraevt/new_type/, add a new User-Defined Node Defini-
tion File udnfunc.c (see the example in Chapt. 28.8.3), and place a structure of type
’Evt_Udn_Info_t’ at its bottom.
This structure contains the type name for the node, a description string, and pointers to
each of the functions that define the node. This structure is complete except for a text
string that describes the node type. This string is stubbed out and may be edited by you
if desired.
28.8.1 Macros
You must code the functions described in the following section using the macros appro-
priate for the particular function. You may elect whether not to provide the optional
functions.
550 CHAPTER 28. CODE MODELS AND USER-DEFINED NODES
It is an error to use a macro not defined for a function. Note that a review of the sample
directories for the real and int UDN types will make the function usage clearer.
The macros used in the User-Defined Node Definition File to access and assign data
values are defined in Table 28.4. The translations of the macros and of macros used in the
function argument lists are defined in the Interface Diesign Document for the XSPICE
Simulator.
Optional functions:
The required actions for each of these functions are described in the following subsections.
In each function, you have to replace the XXX with the node type name specified. The
macros used in implementing the functions are described in a later section.
28.8. USER-DEFINED NODE DEFINITION FILE 551
Allocate space for the data structure defined for the User-Defined Node to pass data
between models. Then assign pointer created by the storage allocator (e.g. malloc) to
MALLOCED_PTR.
Assign STRUCT_PTR to a pointer variable of defined type and then initialize the value
of the structure.
Assign STRUCT_PTR to a pointer variable of defined type and then free any allocated
substructures (but not the structure itself!). If there are no substructures, the body of
this function may be left null.
Assign STRUCT_PTR to a pointer variable of the defined type, and then invert the
logical value of the structure.
<type> **struct_array;
struct_array = INPUT_STRUCT_PTR_ARRAY;
Then, the number of elements in the array may be determined from the integer valued
INPUT_STRUCT_PTR_ARRAY_SIZE macro.
Assign OUTPUT_STRUCT_PTR to a pointer variable of the defined type. Scan through
the array of structures, compute the resolved value, and assign it into the output structure.
552 CHAPTER 28. CODE MODELS AND USER-DEFINED NODES
Assign STRUCT_PTR to a pointer variable of the defined type. Then, access the member
of the structure specified by the string in STRUCT_MEMBER_ID and assign some real
valued quantity for this member to PLOT_VALUE.
Assign STRUCT_PTR to a pointer variable of the defined type. Then, access the member
of the structure specified by the string in STRUCT_MEMBER_ID and assign some string
valued quantity for this member to PRINT_VALUE.
If the string is not static, a new string should be allocated on each call. Do not free the
allocated strings.
Use STRUCT_PTR to access the value of the node data. Assign to IPC_VAL a bi-
nary representation of the data. Typically this can be accomplished by simply assigning
STRUCT_PTR to IPC_VAL.
Assign to IPC_VAL_SIZE an integer representing the size of the binary data in bytes.
/* * * * * ** * * * * * * ** * * * * * * * * * * * * * ** * * * * * ** * * * * * * ** * * * * * */
/* * * * * ** * * * * * * ** * * * * * * * * * * * * * ** * * * * * ** * * * * * * ** * * * * * */
/* * * * * ** * * * * * * ** * * * * * * * * * * * * * ** * * * * * ** * * * * * * ** * * * * * */
/* Initialize to zero */
* int_struct = 0;
}
/* * * * * ** * * * * * * ** * * * * * * * * * * * * * ** * * * * * ** * * * * * * ** * * * * * */
/* * * * * ** * * * * * * ** * * * * * * * * * * * * * ** * * * * * ** * * * * * * ** * * * * * */
/* * * * * ** * * * * * * ** * * * * * * * * * * * * * ** * * * * * ** * * * * * * ** * * * * * */
int sum ;
int i;
/* * * * * ** * * * * * * ** * * * * * * * * * * * * * ** * * * * * ** * * * * * * ** * * * * * */
/* * * * * ** * * * * * * ** * * * * * * * * * * * * * ** * * * * * ** * * * * * * ** * * * * * */
/* * * * * ** * * * * * * ** * * * * * * * * * * * * * ** * * * * * ** * * * * * * ** * * * * * */
/* * * * * ** * * * * * * ** * * * * * * * * * * * * * ** * * * * * ** * * * * * * ** * * * * * */
Evt_Udn_Info_t udn_int_info = {
" int " ,
" integer valued data " ,
udn_int_create ,
udn_int_dismantle ,
udn_int_initialize ,
udn_int_invert ,
udn_int_copy ,
udn_int_resolve ,
udn_int_compare ,
udn_int_plot_val ,
udn_int_print_val ,
udn_int_ipc_val
};
556 CHAPTER 28. CODE MODELS AND USER-DEFINED NODES
Chapter 29
Error Messages
2. Error messages generated by the simulator during a simulation run (Simulator Error
Messages).
3. Error messages generated by individual code models (Code Model Error Messages).
The Code Model Preprocessor (cmpp) command was invoked with too few arguments.
The Code Model Preprocessor (cmpp) command was invoked with too many arguments.
557
558 CHAPTER 29. ERROR MESSAGES
The Code Model Preprocessor (cmpp) command was invoked with an invalid argument.
The specified file was not found, or could not be opened for read access.
The indicated modpath.lst file does not have pathnames properly listed.
The Interface Specification File (ifspec.ifs) for the code model could not be read.
ERROR - Model name <model name> is same as internal SPICE model name
A model has been given the same name as an intrinsic SPICE device.
Two C language functions in separate model directories have the same names; these would
cause a collision when linking the final executable.
The temporary file CMextern.h used in building the XSPICE simulator executable could
not be created or opened. Check permissions on directory.
The temporary file CMinfo.h used in building the XSPICE simulator executable could not
be created or opened. Check permissions on directory.
The temporary file objects.inc used in building the XSPICE simulator executable could
not be created or opened. Check permissions on directory.
The Model Definition File that contains the definition of the Code Model’s behavior
(usually cfunc.mod) was not found or could not be read.
The indicated C language file that the preprocessor creates could not be created or opened.
Check permissions on directory.
Problems were encountered by the preprocessor in interpreting the indicated Model Def-
inition File.
The indicated file could not be created or opened. Check permissions on directory.
There must be at least one port type specified in the list of allowed types.
560 CHAPTER 29. ERROR MESSAGES
Unterminated comment
The indicated port name was not found in the Interface Specification File.
The port type vnam was used for a port with direction out or inout. This type is only
allowed on in ports.
Port types ’g’, ’gd’, ’h’, ’hd’ are only valid for ’inout’ ports
Port type g, gd, h, or hd was used for a port with direction out or in. These types are
only allowed on inout ports.
The type POINTER was used in a section of the Interface Specification file other than
the STATIC_VAR section.
A default type was specified that is not one of the allowed types for the port.
Port types listed under ‘Allowed_Types’ in the Interface Specification File must all have
the same underlying data type. It is illegal to mix analog and event driven types in a list
of allowed types.
Invalid parameter type (saw <parameter type 1> - expected <parameter type 2>)
29.1. PREPROCESSOR ERROR MESSAGES 561
A parameter value was not compatible with the specified type for the parameter.
A problem exists with the direction of one of the elements of a port vector.
A port was referenced that is specified as an array (vector) in the Interface Specification
File. A subscript is required (e.g. myport[i])
A parameter was referenced that is specified as an array (vector) in the Interface Specifi-
cation File. A subscript is required (e.g. myparam[i])
A port was referenced that is not specified as an array (vector) in the Interface Specifica-
tion File. A subscript is not allowed.
A parameter was referenced that is not specified as an array (vector) in the Interface
Specification File. A subscript is not allowed.
Array static variables are not supported. Use a POINTER type for the static variable.
Unmatched )
Unmatched ]
A scalar connection was expected for a particular port on the code model, but the symbol
[ , which is used to begin a vector connection list, was found.
ERROR - Unexpected ]
A [ character was found within an array list already begun with another [ character.
The tilde character ~ was found on an analog connection. This symbol, which performs
state inversion, is only allowed on digital nodes and on User-Defined Nodes only if the
node type definition allows it.
An insufficient number of node connections was supplied on the instance line. Check the
Interface Specification File for the model to determine the required connections and their
types.
A special token (e.g. [ ] < > ...) was found when not expected.
A special token (e.g. [ ] < > ...) was found when not expected.
An array (vector) parameter was expected on the .model card, but enclosing [ ] characters
were not found to delimit its values.
The end of the indicated .model line was reached before all required information was
supplied.
A bad values was supplied for a Boolean. Value used must be TRUE, FALSE, T, or F.
A badly formed complex number was found. Complex numbers must be enclosed in < >
delimiters.
This message occurs as a result of the cntl_off and cntl_on values being less than 1.0e-12
volts/amperes apart.
564 CHAPTER 29. ERROR MESSAGES
This message occurs whenever the d source model has experienced any difficulty in loading
the source.txt (or user-specified) file. This will occur with any of the following problems:
• One of the output values was not a valid 12-State value (0s, 1s, Us, 0r, 1r, Ur, 0z,
1z, Uz, 0u, 1u, Uu).
This error occurs when the state.in file (or user-named state machine input file) has not
been read successfully. This is due to one of the following:
• The counted number of tokens in one of the file’s input lines does not equal that
required to define either a state header or a continuation line (Note that all comment
lines are ignored, so these will never cause the error to occur).
• An output state value was defined using a symbol that was invalid (i.e., it was not
one of the following: 0s, 1s, Us, 0r, 1r, Ur, 0z, 1z, Uz, 0u, 1u, Uu).
• An input value was defined using a symbol that was invalid (i.e., it was not one of
the following: 0, 1, X, or x).
index_error:
***ERROR***
D_STATE: An error exists in the ordering of states values
in the states->state[] array. This is usually caused
by non-contiguous state definitions in the state.in file
This error is caused by the different state definitions in the input file being non-contiguous.
In general, it will refer to the different states not being defined uniquely, or being ‘broken
up’ in some fashion within the state.in file.
566 CHAPTER 29. ERROR MESSAGES
oneshot_array_error:
**** Error ****
ONESHOT: Size of control array different than pulse-width array
This error indicates that the control array and pulse-width arrays are of different sizes.
oneshot_pw_clamp:
**** Warning ****
ONESHOT: Extrapolated Pulse-Width Limited to zero
This error indicates that for the current control input, a pulse-width of less than zero is
indicated. The model will consequently limit the pulse width to zero until the control
input returns to a more reasonable value.
limit_error:
***ERROR***
PWL: Violation of 50% rule in breakpoints!
This error message indicates that the pwl model has an absolute value for its input domain,
and that the x_array coordinates are so close together that the required smoothing regions
would overlap. To fix the problem, you can either spread the x_array coordinates out or
make the input domain value smaller.
This error message indicates that the order of the numerator polynomial specified is
greater than that of the denominator. For the s_xfer model, the orders of numerator
and denominator polynomials must be equal, or the order of the denominator polynomial
must be greater than that or the numerator.
29.3. CODE MODEL ERROR MESSAGES 567
sine_freq_clamp:
**** Warning ****
SINE: Extrapolated frequency limited to 1e-16 Hz
This error occurs whenever the controlling input value is such that the output frequency
ordinarily would be set to a negative value. Consequently, the output frequency has been
clamped to a near-zero value.
array_error:
**** Error ****
SINE: Size of control array different than frequency array
This error message normally occurs whenever the controlling input array and the fre-
quency array are different sizes.
square_freq_clamp:
**** WARNING ****
SQUARE: Frequency extrapolation limited to 1e-16
This error occurs whenever the controlling input value is such that the output frequency
ordinarily would be set to a negative value. Consequently, the output frequency has been
clamped to a near-zero value.
square_array_error:
**** Error ****
SQUARE: Size of control array different than frequency array
This error message normally occurs whenever the controlling input array and the fre-
quency array are different sizes.
568 CHAPTER 29. ERROR MESSAGES
triangle_freq_clamp:
**** Warning ****
TRIANGLE: Extrapolated Minimum Frequency Set to 1e-16 Hz
This error occurs whenever the controlling input value is such that the output frequency
ordinarily would be set to a negative value. Consequently, the output frequency has been
clamped to a near-zero value.
triangle_array_error:
**** Error ****
TRIANGLE: Size of control array different than frequency array
This error message normally occurs whenever the controlling input array and the fre-
quency array are different sizes.
Part III
CIDER
569
Chapter 30
The CIDER User’s Manual that follows is derived from the original manual being part of
the PhD thesis from David A. Gates from UC Berkeley. Unfortunately the manual here
is not yet complete, so please refer to the thesis for detailed information. Literature on
CODECS, the predecessor of CIDER, is available here from UCB: TechRpt ERL-90-96
and TechRpt ERL-88-71.
30.1 SPECIFICATION
Overview of numerical-device specification
The input to CIDER consists of a SPICE-like description of a circuit, its analyses and
its compact device models, and PISCES-like descriptions of numerically analyzed device
models. For a description of the SPICE input format, consult the SPICE3 Users Manual
[JOHN92].
To simulate devices numerically, two types of input must be added to the input file. The
first is a model description in which the common characteristics of a device class are
collected. In the case of numerical models, this provides all the information needed to
construct a device cross-section, such as, for example, the doping profile. The second type
of input consists of one or more element lines that specify instances of a numerical model,
describe their connection to the rest of the circuit, and provide additional element-specific
information such as device layout dimensions ans initial bias information.
The format of a numerical device model description differs from the standard approach
used for SPICE3 compact models. It begins the same way with one line containing the
.MODEL keyword followed by the name of the model, device type and modeling level.
However, instead of providing a single long list of parameters and their values, numerical
model parameters are grouped onto cards. Each type of card has its own set of valid
parameters. In all cases, the relative ordering of different types of cards is unimportant.
However, for cards of the same type (such as mesh-specification cards), their order in the
input file can be important in determining the device structure.
Each card begins on a separate line of the input file. In order to let CIDER know that
card lines are continuations of a numerical model description, each must begin with the
continuation character ‘+’. If there are too many parameters on a given card to allow it
fit on a single line, the card can be continued by adding a second ‘+’ to the beginning of
571
572 CHAPTER 30. CIDER USER’S MANUAL
the next line. However, the name and value of a parameter should always appear on the
same line.
Several features are provided to make the numerical model format more convenient.
Blank space can follow the initial ‘+’ to separate it from the name of a card or the
card continuation ‘+’. Blank lines are also permitted, as long as they also begin with an
initial ‘+’. Parentheses and commas can be used to visually group or separate parameter
definitions. In addition, while it is common to add an equal sign between a parameter
and its value, this is not strictly necessary.
The name of any card can be abbreviated, provided that the abbreviation is unique. Pa-
rameter name abbreviations can also be used if they are unique in the list of a card’s
parameters. Numeric parameter values are treated identically as in SPICE3, so expo-
nential notation, engineering scale factors and units can be attached to parameter val-
ues: tau=10ns, nc=3.0e19cm^-3. In SPICE3, the value of a FLAG model parameter is
changed to TRUE simply by listing its name on the model line. In CIDER, the value of
a numerical model FLAG parameter can be turned back to FALSE by preceding it by
a caret ‘^’. This minimizes the amount of input change needed when features such as
debugging are turned on and off. In certain cases it is necessary to include file names in
the input description and these names may contain capital letters. If the file name is part
of an element line, the inout parser will convert these capitals to lowercase letters. To
protect capitalization at any time, simply enclose the string in double quotes ‘”’.
The remainder of this manual describes how numerically analyzed elements and models
can be used in CIDER simulations. The manual consists of three parts. First, all of the
model cards and their parameters are described. This is followed by a section describing
the three basic types of numerical models and their corresponding element lines. In the
final section, several complete examples of CIDER simulations are presented.
Several conventions are used in the card descriptions. In the card synopses, the name of a
card is followed by a list of parameter classes. Each class is represented by a section in the
card parameter table, in the same order as it appears in the synopsis line. Classes that
contain optional parameters are surrounded by brackets: [...]. Sometimes it only makes
sense for a single parameter to take effect. (For example, a material can not simultaneously
be both Si and SiO2.) In such cases, the various choices are listed sequentially, separated
by colons. The same parameter often has a number of different acceptable names, some
of which are listed in the parameter tables.1 These aliases are separated by vertical bars:
‘|’. Finally, in the card examples, the model continuation pluses have been removed from
the card lines for clarity’s sake.
30.1.1 Examples
The model description for a two-dimensional numerical diode might look something like
what follows. This example demonstrates many of the features of the input format de-
1
Some of the possibilities are not listed in order to shorten the lengths of the parameter tables.
This makes the use of parameter abbreviations somewhat troublesome since an unlisted parameter may
abbreviate to the same name as one that is listed. CIDER will produce a warning when this occurs.
Many of the undocumented parameter names are the PISCES names for the same parameters. The
adventurous soul can discover these names by delving through the ‘cards’ directory of the source code
distribution looking for the C parameter tables.
30.2. BOUNDARY, INTERFACE 573
scribed above. Notice how the .MODEL line and the leading pluses form a border around
the model description:
Example: Numerical diode
The element line for an instance of this model might look something like the following.
Double quotes are used to protect the file name from decapitalization:
30.2.1 DESCRIPTION
The boundary and interface cards are used to set surface physics parameters along the
boundary of a specified domain. Normally, the parameters apply to the entire boundary,
but there are two ways to restrict the area of interest. If a neighboring domain is also
specified, the parameters are only set on the interface between the two domains. In
addition, if a bounding box is given, only that portion of the boundary or interface inside
the bounding box will be set.
If a semiconductor-insulator interface is specified, then an estimate of the width of any
inversion or accumulation layer that may form at the interface can be provided. If the
surface mobility model (cf. models card) is enabled, then the model will apply to all
semiconductor portions of the device within this estimated distance of the interface. If a
point lies within the estimated layer width of more than one interface, it belong to the
interface specified first in the input file. If the layer width given is less than or equal
to zero, it is automatically replaced by an estimate calculated from the doping near the
interface. As a consequence, if the doping varies so will the layer width estimate.
Each edge of the bounding box can be specified in terms of its location or its mesh-index
in the relevant dimension, or defaulted to the respective boundary of the simulation mesh.
574 CHAPTER 30. CIDER USER’S MANUAL
30.2.2 PARAMETERS
Name Type Description Units
Domain Integer ID number of primary domain
Neighbor Integer ID number of neighboring domain
X.Low Real Lowest X location of bounding box µm
: IX.Low Integer Lowest X mesh-index of bounding box
X.High Real Highest X location of bounding box µm
: IX.High Integer Highest X mesh-index of bounding box
Y.Low Real Lowest Y location of bounding box µm
: IY.Low Integer Lowest Y mesh-index of bounding box
Y.High Real Highest Y location of bounding box µm
: IY.High Integer Highest Y mesh-index of bounding box
Qf Real Fixed interface charge C/cm2
30.2.3 EXAMPLES
The following shows how the surface recombination velocities at an Si-SiO2 interface
might be set:
In a MOSFET with a 2.0µm gate width and 0.1µm source and drain overlap, the surface
channel can be restricted to the region between the metallurgical junctions and within
100Ȧ (0.01 µm) of the interface:
The inversion layer width in the previous example can be automatically determined by
setting the estimate to 0.0:
30.3 COMMENT
Add explanatory comments to a device definition.
SYNOPSIS
comment [ text ]
* [ text ]
$ [ text ]
# [ text ]
30.4. CONTACT 575
30.3.1 DESCRIPTION
Annotations can be added to a device definition using the comment card. All text on a
comment card is ignored. Several popular commenting characters are also supported as
aliases: ‘*’ from SPICE, ‘$’ from PISCES, and ‘#’ from Linux shell scripts.
30.3.2 EXAMPLES
30.4 CONTACT
Specify properties of an electrode
SYNOPSIS
30.4.1 DESCRIPTION
The properties of an electrode can be set using the contact card. The only changeable
property is the work-function of the electrode material and this only affects contacts made
to an insulating material. All contacts to semiconductor material are assumed to be ohmic
in nature.
30.4.2 PARAMETERS
Name Type Description
Number Integer ID number of the electrode
Work-function Real Work-function of electrode material. ( eV )
30.4.3 EXAMPLES
The following shows how the work-function of the gate contact of a MOSFET might be
changed to a value appropriate for a P+ polysilicon gate:
30.5.1 DESCRIPTION
A device is divided into one or more rectilinear domains, each of which has a unique
identification number and is composed of a particular material.
Domain (aka region) cards are used to build up domains by associating a material type
with a box-shaped section of the device. A single domain may be the union of multiple
boxes. When multiple domain cards overlap in space, the one occurring last in the input
file will determine the ID number and material type of the overlapped region.
Each edge of a domain box can be specified in terms of its location or mesh-index in the
relevant dimension, or defaulted to the respective boundary of the simulation mesh.
30.5.2 PARAMETERS
Name Type Description
Number Integer ID number of this domain
Material Integer ID number of material used by this domain
X.Low Real Lowest X location of domain box, ( µm )
: IX.Low Integer Lowest X mesh-index of domain box
X.High Real Highest X location of domain box, ( µm )
: IX-High Integer Highest X mesh-index of domain box
Y.Low Real Lowest Y location of domain box, ( µm )
: IY.Low Integer Lowest Y mesh-index of domain box
Y.High Real Highest Y location of domain box, ( µm )
: IY.High Integer Highest Y mesh-index of domain box
30.5.3 EXAMPLES
Create a 4.0 pm wide by 2.0 pm high domain out of material #1:
The next example defines the two domains that would be typical of a planar MOSFET
simulation. One occupies all of the mesh below y = 0 and the other occupies the mesh
above y = 0. Because the x values are left unspecified, the low and high x boundaries
default to the edges of the mesh:
domain n = l m = l y . l = O . O
domain n =2 m =2 y . h = O . O
30.6 DOPING
Add dopant to regions of a device
SYNOPSIS
30.6.1 DESCRIPTION
Doping cards are used to add impurities to the various domains of a device. Initially each
domain is dopant-free. Each new doping card creates a new doping profile that defines
the dopant concentration as a function of position. The doping at a particular location is
then the sum over all profiles of the concentration values at that position. Each profile can
be restricted to a subset of a device’s domains by supplying a list of the desired domains.
Otherwise, all domains are doped by each profile.
A profile has uniform concentration inside the constant box. Outside this region, it varies
according to the primary an lateral profile shapes. In 1D devices the lateral shape is
unused and in 2D devices the y-axis is the default axis for the primary profile. Several
analytic functions can be used to define the primary profile shape. Alternatively, empirical
or simulated profile data can be extracted from a file. For the analytic profiles, the doping
is the product of a profile function (e.g. Gaussian) and a reference concentration, which
is either the constant concentration of a uniform profile, or the peak concentration for
any of the other functions. If concentration data is used instead take from an ASCII file
containing a list of location-concentration pairs or a SUPREM3 exported file, the name of
the file must be provided. If necessary, the final concentration at a point is then found by
multiplying the primary profile concentration by the value of the lateral profile function
at that point. Empirical profiles must first be normalized by the value at 0.0 to provide a
usable profile functions. Alternatively, the second dimension can be included by assigning
the same concentration to all points equidistant from the edges of the constant box. The
contours of the profile are the circular.
578 CHAPTER 30. CIDER USER’S MANUAL
Unless otherwise specified, the added impurities are assumes to be N type. However, the
name of a specific dopant species is needed when extracting concentration information for
that impurity from a SUPREM3 exported file.
Several parameters are used to adjust the basic shape of a profile functions so that the
final, constructed profile, matches the doping profile in the real device. The constant box
region should coincide with a region of constant concentration in the device. For uniform
profiles its boundaries default to the mesh boundaries. For the other profiles the constant
box starts as a point and only acquires width or height if both the appropriate edges are
specified. The location of the peak of the primary profile can be moved away from the
edge of the constant box. A positive location places the peak outside the constant box
(cf. Fig. 30.1), and a negative value puts it inside the constant box (cf. Fig. 30.2).
The concentration in the constant box is then equal to the value of the profile when it
intersects the edge of the constant box. The argument of the profile function is a distance
expressed in terms of the characteristic length (by default equal to 1µm). The longer this
length, the more gradually the profile will change. For example, in Fig. 30.1 and Fig.
30.2, the profiles marked (a) have characteristic lengths twice those of the profiles marked
(b). The location and characteristic length for the lateral profile are multiplied by the
lateral ratio. This allows the use of different length scales for the primary and lateral
profiles. For rotated profiles, this scaling is taken into account, and the profile contours
30.6. DOPING 579
30.6.2 PARAMETERS
Name Type Description
Domains Int List List of domains to dope
Uniform : Flag Primary profile type
Linear :
Erfc :
Exponential :
Suprem3 :
Ascii :
Ascii Suprem3
InFile String Name of Suprem3, Ascii or Ascii Suprem3 input file
Lat.Rotate : Flag Lateral profile type
Lat.Unif :
Lat.Lin :
Lat.Gauss :
Lat.Erfc :
Lat.Exp
X.Axis:Y.Axis Flag Primary profile direction
N.Type : P.Type : Flag Impurity type
Donor : Acceptor :
Phosphorus :
Arsenic :
Antimony :
Boron
X.Low Real Lowest X location of constant box, (µm)
X.High Real Highest X location of constant box, (µm)
Y.Low Real Lowest Y location of constant box, (µm)
Y.High Real Highest Y location of constant box, (µm)
Conic | Peak.conic Real Dopant concentration, (cm−3 )
Location | Range Real Location of profile edge/peak, (µm)
Char.Length Real Characteristic length of profile, (µm)
Ratio.Lat Real Ratio of lateral to primary distances
30.6.3 EXAMPLES
This first example adds a uniform background P-type doping of 1.0 × 1016 cm−3 to an
entire device:
A Gaussian implantation with rotated lateral falloff, such as might be used for a MOSFET
source, is then added:
30.7. ELECTRODE 581
30.7 ELECTRODE
Set location of a contact to the device
SYNOPSIS
30.7.1 DESCRIPTION
Each device has several electrodes that are used to connect the device to the rest of the
circuit. The number of electrodes depends on the type of device. For example, a MOSFET
needs 4 electrodes. A particular electrode can be identified by its position in the list of
circuit nodes on the device element line. For example, the drain node of a MOSFET
is electrode number 1, while the bulk node is electrode number 4. Electrodes for which
an ID number has not been specified are assigned values sequentially in the order they
appear in the input file.
For lD devices, the positions of two of the electrodes are predefined to be at the ends
of the simulation mesh. The first electrode is at the low end of the mesh, and the last
electrode is at the high end. The position of the special lD BJT base contact is set on
the options card. Thus, electrode cards are used exclusively for 2D devices.
Each card associates a portion of the simulation mesh with a particular electrode. In
contrast to domains, which are specified only in terms of boxes, electrodes can also be
582 CHAPTER 30. CIDER USER’S MANUAL
specified in terms of line segments. Boxes and segments for the same electrode do not
have to overlap. If they don’t, it is assumed that the electrode is wired together outside
the area covered by the simulation mesh. However, pieces of different electrodes must not
overlap, since this would represent a short circuit. Each electrode box or segment can
be specified in terms of the locations or mesh-indices of its boundaries. A missing value
defaults to the corresponding mesh boundary.
30.7.2 PARAMETERS
30.7.3 EXAMPLES
The following shows how the four contacts of a MOSFET might be specified:
* DRAIN
electrode x . l =0.0 x . h =0.5 y . l =0.0 y . h =0.0
* GATE
electrode x . l =1.0 x . h =3.0 iy . l =0 iy . h =0
* SOURCE
electrode x . l =3.0 x . h =4.0 y . l =0.0 y . h =0.0
* BULK
electrode x . l =0.0 x . h =4.0 y . l =2.0 y . h =2.0
The numbering option can be used when specifying bipolar transistors with dual base
contacts:
* EMITTER
electrode num =3 x . l =1.0 x . h =2.0 y . l =0.0 y . h =0.0
* BASE
electrode num =2 x . l =0.0 x . h =0.5 y . l =0.0 y . h =0.0
electrode num =2 x . l =2.5 x . h =3.0 y . l =0.0 y . h =0.0
* COLLECTOR
electrode num =1 x . l =0.0 x . h =3.0 y . l =1.0 y . h =1.0
30.8. END 583
domain, contact
30.8 END
SYNOPSIS
end
30.8.1 DESCRIPTION
The end card stops processing of a device definition. It may appear anywhere within a
definition. Subsequent continuation lines of the definition will be ignored. If no end card
is supplied, all the cards will be processed.
30.9 MATERIAL
SYNOPSIS
30.9.1 DESCRIPTION
The material card is used to create an entry in the list of materials used in a device. Each
entry needs a unique identification number and the type of the material. Default values
are assigned to the physical properties of the material. Most material parameters are
accessible either here or on the mobility or contact cards. However, some parameters
remain inaccessible (e.g. the ionization coefficient parameters). Parameters for most
physical effect models are collected here. Mobility parameters are handled separately by
the mobility card. Properties of electrode materials are set using the contact card.
584 CHAPTER 30. CIDER USER’S MANUAL
30.9.2 PARAMETERS
30.9.3 EXAMPLES
Set the type of material #1 to silicon, then adjust the values of the temperature-dependent
bandgap model parameters:
The recombination lifetimes can be set to extremely short values to simulate imperfect
semiconductor material:
30.10 METHOD
SYNOPSIS
30.10.1 DESCRIPTION
The method card controls which numerical methods are used during a simulation and the
parameters of these methods. Most of these methods are optimizations that reduce run
time, but may sacrifice accuracy or reliable convergence.
For majority-carrier devices such as MOSFETs, one carrier simulations can be used to
save simulation time. The systems of equations in AC analysis may be solved using either
direct or successive-over-relaxation techniques. Successive-over-relaxation is faster, but
at high frequencies, it may fail to converge or may converge to the wrong answer. In
some cases, it is desirable to obtain AC parameters as functions of DC bias conditions.
If necessary, a one-point AC analysis is performed at a predefined frequency in order to
obtain these small-signal parameters. The default for this frequency is 1 Hz. The Jacobian
matrix for DC and transient analyses can be simplified by ignoring the derivatives of the
mobility with respect to the solution variables. However, the resulting analysis may have
convergence problems. Additionally, if they are ignored during AC analyses, incorrect
results may be obtained.
A damped Newton method is used as the primary solution technique for the device-level
partial differential equations. This algorithm is based on an iterative loop that terminates
when the error in the solution is small enough or the iteration limit is reached. Error
tolerances are used when determining if the error is ‘small enough’. The tolerances are
expressed in terms of an absolute, solution-independent error and a relative, solution-
dependent error. The absolute-error limit can be set on this card. The relative error is
computed by multiplying the size of the solution by the circuit level SPICE parameter
RELTOL.
30.10.2 Parameters
30.10.3 Examples
Use one carrier simulation for a MOSFET, and choose direct method AC analysis to
ensure accurate, high frequency results:
Tolerate no more than 10−10 as the absolute error in device-level equations, and perform
no more than 15 Newton iterations in any one loop:
30.11 Mobility
Specify types and parameters of mobility models
SYNOPSIS
30.11.1 Description
The mobility model is one of the most complicated models of a material’s physical prop-
erties. As a result, separate cards are needed to set up this model for a given material.
Mobile carriers in a device are divided into a number of different classes, each of which has
different mobility modeling. There are three levels of division. First, electrons and holes
are obviously handled separately. Second, carriers in surface inversion or accumulation
layers are treated differently than carriers in the bulk. Finally, bulk carriers can be either
majority or minority carriers.
For surface carriers, the normal-field mobility degradation model has three user-modifiable
parameters. For bulk carriers, the ionized impurity scattering model has four controllable
parameters. Different sets of parameters are maintained for each of the four bulk carrier
types: majority-electron, minority-electron, majority-hole and minority-hole. Velocity
saturation modeling can be applied to both surface and bulk carriers. However, only two
sets of parameters are maintained: one for electrons and one for holes. These must be
changed on a majority carrier card (i.e. when the majority flag is set).
Several models for the physical effects are available, along with appropriate default values.
Initially, a universal set of default parameters usable with all models is provided. These
can be overridden by defaults specific to a particular model by setting the initialization
flag. These can then be changed directly on the card itself. The bulk ionized impurity
models are the Caughey-Thomas (CT) model and the Scharfetter-Gummel (SG) model
[CAUG671, [SCHA69]. Three alternative sets of defaults are available for the Caughey-
Thomas expression. They are the Arora (AR) parameters for Si [AROR82], the University
of Florida (UF) parameters for minority carriers in Si [SOLL90], and a set of parameters
30.11. MOBILITY 587
appropriate for GaAs (GA). The velocity-saturation models are the Caughey-Thomas
(CT) and Scharfetter-Gummel (SG) models for Si, and the PISCES model for GaAs
(GA). There is also a set of Arora (AR) parameters for the Caughey-Thomas model.
30.11.2 Parameters
30.11.3 Examples
The following set of cards completely updates the bulk mobility parameters for material
#1:
Finally, the default Scharfetter-Gummel parameters can be used in Si with the GaAs
velocity-saturation model (even though it doesn’t make physical sense!):
588 CHAPTER 30. CIDER USER’S MANUAL
material
30.11.5 BUGS
The surface mobility model does not include temperature-dependence for the transverse-
field parameters. Those parameters will need to be adjusted by hand.
30.12 MODELS
30.12.1 DESCRIPTION
The models card indicates which physical effects should be modeled during a simulation.
Initially, none of the effects are included. A flag can be set false by preceding by a caret.
30.12.2 Parameters
Name Type Description
BGN Flag Bandgap narrowing
SRH Flag Shockley-Reed-Hall recombination
ConcTau Flag Concentration-dependent SRH lifetimes
Auger Flag Auger recombination
Avalanche Flag Local avalanche generation
TempMob Flag Temperature-dependent mobility
ConcMob Flag Concentration-dependent mobility
FieldMob Flag Lateral-field-dependent mobility
TransMob Flag Transverse-field-dependent surface mobility
SurfMob Flag Activate surface mobility model
30.13. OPTIONS 589
30.12.3 Examples
Turn on bandgap narrowing, and all of the generation-recombination effects:
30.12.5 Bugs
The local avalanche generation model for 2D devices does not compute the necessary
contributions to the device-level Jacobian matrix. If this model is used, it may cause
convergence difficulties and it will cause AC analyses to produce incorrect results.
30.13 OPTIONS
Provide optional device-specific information
SYNOPSIS
30.13.1 DESCRIPTION
The options card functions as a catch-all for various information related to the circuit-
device interface. The type of a device can be specified here, but will be defaulted if
none is given. Device type is used primarily to determine how to limit the changes in
voltage between the terminals of a device. It also helps determine what kind of boundary
conditions are used as defaults for the device electrodes.
A previously calculated state, stored in the named initial-conditions file, can be loaded at
the beginning of an analysis. If it is necessary for each instance of a numerical model to
start in a different state, then the unique flag can be used to generate unique filenames
for each instance by appending the instance name to the given filename. This is the same
method used by CIDER to generate unique filenames when the states are originally saved.
590 CHAPTER 30. CIDER USER’S MANUAL
If a particular state file does not fit. this pattern, the filename can be entered directly on
the instance line.
Mask dimension defaults can be set so that device sizes can be specified in terms of
area or width. Dimensions for the special lD BJT base contact can also be controlled.
The measurement temperature of material parameters, normally taken to be the circuit
default, can be overridden.
30.13.2 Parameters
Name Type Description
Resistor Flag Resistor
: Capacitor Flag Capacitor
: Diode Flag Diode
: Bipolar|BJT Flag Bipolar transistor
: MOSFET Flag MOS field-effect transistor
: JFET Flag Junction field-effect transistor
: MESFET Flag MES field-effect transistor
IC.File String Initial-conditions filename
Unique Flag Append instance name to filename
DefA Real Default Mask Area, (m2)
DefW Real Default Mask Width, (m)
DefL Real Default Mask Length, (m)
Base.Area Real lD BJT base area relative to emitter area
Base.Length Real Real lD BJT base contact length, (µm)
Base.Depth Real lD BJT base contact depth, (µm)
TNom Real Nominal measurement temperature, (°C)
30.13.3 Examples
Normally, a ’numos’ device model is used for MOSFET devices. However, it can be
changed into a bipolar-with-substrate-contact model, by specifying a bipolar structure
using the other cards, and indicating the device-structure type as shown here. The default
length is set to 1.0 µm so that when mask area is specified on the element line it can be
divided by this default to obtain the device width.
Specify that a 1D BJT has base area 1/10th that of the emitter, has an effective depth
of 0.2 µm and a length between the internal and external base contacts
options base . area =0.1 base . depth =0.2 base . len =1.5
If a circuit contains two instances of a bipolar transistor model named ’q1’ and ’q2’, the
following line tells the simulator to look for initial conditions in the ’OP1.q2’, respectively.
The period in the middle of the names is added automatically:
30.14. OUTPUT 591
30.14 OUTPUT
30.14.1 DESCRIPTION
The output card is used to control the amount of information that is either presented to
or saved for the user. Three types of information are available. Debugging information is
available as a means to monitor program execution. This is useful during long simulations
when one is unsure about whether the program has become trapped at some stage of the
simulation. General information about a device such as material parameters and resource
usage can be obtained. Finally, information about the internal and external states of a
device is available. Since this data is best interpreted using a post-processor, a facility
is available for saving device solutions in auxiliary output files. Solution filenames are
automatically generated by the simulator. If the named file already exists, the file will be
overwritten. A filename unique to a particular circuit or run can be generated by providing
a root filename. This root name will be added onto the beginning of the automatically
generated name. This feature can be used to store solutions in a directory other than the
current one by specifying the root filename as the path of the desired directory. Solutions
are only saved for those devices that specify the ‘save’ parameter on their instance lines.
The various physical values that can be saved are named below. By default, the following
values are saved: the doping, the electron and hole concentrations, the potential, the
electric field, the electron and hole current densities, and the displacement current density.
Values can be added to or deleted from this list by turning the appropriate flag on or off.
For vector-valued quantities in two dimensions, both the X and Y components are saved.
The vector magnitude can be obtained during post-processing.
Saved solutions can be used in conjunction with the options card and instance lines to
reuse previously calculated solutions as initial guesses for new solutions.For example, it is
typical to initialize the device to a known state prior to beginning any DC transfer curve
or operating point analysis. This state is an ideal candidate to be saved for later use when
it is known that many analyses will be performed on a particular device structure.
592 CHAPTER 30. CIDER USER’S MANUAL
30.14.2 Parameters
Name Type Description
All.Debug Flag Debug all analyses
OP.Debug Flag .OP analyses
DC.Debug Flag .DC analyses
TRAN.Debug Flag .TRAN analyses
AC.Debug Flag .AC analyses
PZ.Debug Flag .PZ analyses
Material Flag Physical material information
Statistics | Resources Flag Resource usage information
RootFile String Root of output file names
Psi Flag Potential ( V )
Equ.Psi Flag Equilibrium potential ( V )
Vac.Psi Flag Vacuum potential ( V )
Doping Flag Net doping ( cm3 )
N.Conc Flag Electron concentration ( cm3 )
P.Conc Flag Hole concentration ( cm3 )
PhiN Flag Electron quasi-fermi potential ( V )
PhiP Flag Hole quasi-fermi potential ( V )
PhiC Flag Conduction band potential ( V )
PhiV Flag Valence band potential ( V )
E.Field Flag Electric field ( V/cm )
JC Flag Conduction current density ( A/cm2 )
JD Flag Displacement current density ( A/cm2 )
JN Flag Electron current density ( A/cm2 )
JP Flag Hole current density ( A/cm2 )
JT Flag Total current density ( A/cm2 )
Unet Flag Net recombination ( 1/cm3 s )
MuN Flag Electron mobility (low-field) ( cm2/Vs )
MuP Flag Hole mobility (low-field) ( cm2/Vs )
30.14.3 Examples
The following example activates all potentially valuable diagnostic output:
Energy band diagrams generally contain the potential, the quasi-fermi levels, the energies
and the vacuum energy. The following example enables saving of the r values needed to
make energy band diagrams:
Sometimes it is desirable to save certain key solutions, and then reload them for use in
subsequent simulations. In such cases only the essential values ( Ψ, n, and p ) need to be
saved. This example turns off the nonessential default values (and indicates the essential
ones explicitly):
30.15. TITLE 593
30.15 TITLE
Provide a label for this device’s output
SYNOPSIS
title [ text ]
30.15.1 DESCRIPTION
The title card provides a label for use as a heading in various output files. The text can
be any length, but titles that fit on a single line will produce more aesthetically pleasing
output.
30.15.2 EXAMPLES
Set the title for a minimum gate length NMOSFET in a 1.0µm BiCMOS process
30.15.3 BUGS
30.16.1 DESCRIPTION
The domains of a device are discretized onto a rectangular finite-difference mesh using
x.mesh cards for 1D devices, or x.mesh and y.mesh cards for 2D devices. Both uniform
and non-uniform meshes can be specified.
A typical mesh for a 2D device is shown in Fig. 30.3.
The mesh is divided into intervals by the reference lines. The other lines in each interval
are automatically generated by CIDER using the mesh spacing parameters. In general,
each new mesh card adds one reference line and multiple automatic lines to the mesh.
Conceptually, a 1D mesh is similar to a 2D mesh except that there are no reference or
automatic lines needed in the second dimension.
The location of a reference line in the mesh must either be given explicitly (using Location)
or defined implicitly relative to the location of the previous reference line (by using Width).
(If the first card in either direction is specified using Width, an initial reference line is
automatically generated at location 0.0.) The line number of the reference line can be
given explicitly, in which case the automatic lines are evenly spaced within the interval,
and the number of lines is determined from the difference between the current line number
and that of the previous reference line. However, if the interval width is given, then the
line number is interpreted directly as the number of additional lines to add to the mesh.
For a nonuniformly spaced interval, the number of automatic lines has to be determined
using the mesh spacing parameters. Nonuniform spacing is triggered by providing a
desired ratio for the lengths of the spaces between adjacent pairs of lines. This ratio
should always be greater than one, indicating the ratio of larger spaces to smaller spaces.
In addition to the ratio, one or both of the space widths at the ends of the interval must
30.16. X.MESH, Y.MESH 595
be provided. If only one is given, it will be the smallest space and the largest space will
be at the opposite end of the interval. If both are given, the largest space will be in
the middle of the interval. In certain cases it is desirable to limit the growth of space
widths in order to control the solution accuracy. This can be accomplished by specifying
a maximum space size, but this option is only available when one of the two end lengths
is given. Note that once the number of new lines is determined using the desired ratio,
the actual spacing ratio may be adjusted so that the spaces exactly fill the interval.
30.16.2 Parameters
Name Type Description
Location Real Location of this mesh line, ( µm )
:Width Real Width between this and previous mesh lines, ( µm )
Number | Node Integer Number of this mesh line
:Ratio Real Ratio of sizes of adjacent spaces
H.Start | H1 Real Space size at start of interval, ( µm )
H.End | H2 Real Space size at end of interval, ( µm )
H.Max | H3 Real Maximum space size inside interval, ( µm )
30.16.3 EXAMPLES
A 50 node, uniform mesh for a 5 µm long semiconductor resistor can be specified as:
An accurate mesh for a 1D diode needs fine spacing near the junction. In this example,
the junction is assumed to be 0.75 µm deep. The spacing near the diode ends is limited
to a maximum of 0.1 µm:
The vertical mesh spacing of a MOSFET can generally be specified as uniform through the
gate oxide, very fine for the surface inversion layer, moderate down to the so source/drain
junction depth, and then increasing all the way to the bulk contact:
30.17 NUMD
Diode / two-terminal numerical models and elements
SYNOPSIS Model:
SYNOPSIS Element:
SYNOPSIS Output:
30.17.1 DESCRIPTION
NUMD is the name for a diode numerical model. In addition, this same model can be
used to simulate other two-terminal structures such as semiconductor resistors and MOS
capacitors. See the options card for more information on how to customize the device
type.
Both 1D and 2D devices are supported. These correspond to the LEVEL=l and LEVEL=2
models, respectively. If left unspecified, it is assumed that the device is one-dimensional.
All numerical two-terminal element names begin with the letter ‘D. The element name is
then followed by the names of the positive (n1) and negative (n2) nodes. After this must
come the name of the model used for the element. The remaining information can come in
any order. The layout dimensions of an element are specified relative to the geometry of a
default device. For 1D devices, the default device has an area of 1m2, and for 2D devices,
the default device has a width of 1 m. However, these defaults can be overridden on an
options card. The operating temperature of a device can be set independently from that
of the rest of the circuit in order to simulate non-isothermal circuit operation. Finally,
the name of a file containing an initial state for the device can be specified. Remember
that if the filename contains capital letters, they must be protected by surrounding the
filename with double quotes. Alternatively, the device can be placed in an OFF state
(thermal equilibrium) at the beginning of the analysis. For more information on the use
of initial conditions, see the ngspice User’s Manual, Chapt. 7.1.
In addition to the element input parameters, there are output-only parameters that can
be shown using the ngspice show command (17.5.74) or captured using the save/.SAVE
(17.5.63/15.6.1) command. These parameters are the elements of the indefinite con-
ductance (G), capacitance (C), and admittance (Y) matrices where Y = G + jωC. By
default, the parameters are computed at 1 Hz. Each element is accessed using the name
of the matrix (g, c or y) followed by the node indices of the output terminal and the input
terminal (e.g. g11). Beware that names are case-sensitive for save/show, so lower-case
letters must be used.
30.17. NUMD 597
30.17.2 Parameters
30.17.3 EXAMPLES
The next example shows how both the width and area factors can be used to create a
power diode with area twice that of a 6µm-wide device (i.e. a 12µm-wide device). The
device is assumed to be operating at a temperature of 100°C:
This example saves all the small-signal parameters of the previous diode:
options, output
30.17.5 BUGS
Convergence problems may be experienced when simulating MOS capacitors due to sin-
gularities in the current-continuity equations.
30.18 NBJT
Bipolar / three-terminal numerical models and elements
SYNOPSIS Model:
SYNOPSIS Element:
SYNOPSIS Output:
30.18.1 DESCRIPTION
NBJT is the name for a bipolar transistor numerical model. In addition, the 2D model
can be used to simulate other three-terminal structures such as a JFET or MESFET.
However, the 1D model is customized with a special base contact, and cannot be used
for other purposes. See the options card for more information on how to customize the
device type and setup the 1D base contact.
Both 1”and 2D devices are supported. These correspond to the LEVEL=l and models,
respectively. If left unspecified, it is assumed that the device is one-dimensional.
All numerical three-terminal element names begin with the letter ’Q’. If the device is a
bipolar transistor, then the nodes are specified in the order: collector (nl), base (n2),
emitter (n3). For a JFET or MESFET, the node order is: drain (n1), gate (n2), source
(n3). After this must come the name of the model used for the element. The remaining
information can come in any order. The layout dimensions of an element are specified
relative to the geometry of a default device. For the 1D BJT, the default device has an
area of lm2, and for 2D devices, the default device has a width of lm. In addition, it
is assumed that the default 1D BJT has a base contact with area equal to the emitter
30.18. NBJT 599
area, length of 1µm and a depth automatically determined from the device doping profile.
However, all these defaults can be overridden on an options card.
The operating temperature of a device can be set independently from the rest of that of
the circuit in order to simulate non-isothermal circuit operation. Finally, the name of a file
containing an initial state for the device can be specified. Remember that if the filename
contains capital letters, they must be protected by surrounding the filename with double
quotes. Alternatively, the device can be placed in an OFF state (thermal equilibrium) at
the beginning of the analysis. For more information on the use of initial conditions, see
the ngspice User’s Manual.
In addition to the element input parameters, there are output-only parameters that can
be shown using the SPICE show command or captured using the save/.SAVE command.
These parameters are the elements of the indefinite conductance (G), capacitance (C), and
admittance (Y) matrices where Y = G + jωC. By default, the parameters are computed
at 1Hz. Each element is accessed using the name of the matrix (g, c or y) followed by
the node indices of the output terminal and the input terminal (e.g. g11). Beware that
parameter names are case-sensitive for save/show, so lower-case letters must be used.
30.18.2 Parameters
Name Type Description
Level Integer Dimensionality of numerical model
Area Real Multiplicative area factor
W Real Multiplicative width factor
Temp Real Element operating temperature
IC.File String Initial-conditions filename
Off Flag Device initially in OFF state
gIJ Flag Conductance element Gij , ( Ω )
cIJ Flag Capacitance element Cij , ( F )
yIJ Flag Admittance element Yij , ( Ω )
30.18.3 EXAMPLES
Q2 1 2 3 M_BJT AREA =4
This example saves the output conductance (go), transconductance (gm) and input con-
ductance (gpi) of the previous transistor in that order:
The second example is for a two-dimensional JFET with a width of 5pm and initial
conditions obtained from file IC.jfet:
600 CHAPTER 30. CIDER USER’S MANUAL
A final example shows how to use symmetry to simulate half of a 2D BJT, avoiding having
the user double the area of each instance:
options, output
30.18.5 BUGS
MESFETs cannot be simulated properly yet because Schottky contacts have not been
implemented.
30.19 NUMOS
SYNOPSIS Element:
SYNOPSIS Output:
30.19.1 DESCRIPTION
NUMOS is the name for a MOSFET numerical model. In addition, the 2D model can
be used to simulate other four-terminal structures such as integrated bipolar and JFET
devices with substrate contacts. However, silicon controlled rectifiers (SCRs) cannot be
simulated because of the snapback in the transfer characteristic. See the options card
for more information on how to customize the device type. The LEVEL parameter of
two- and three-terminal devices is not needed, because only 2D devices are supported.
However, it will accepted and ignored if provided.
All numerical four-terminal element names begin with the letter ‘M’. If the device is a
MOSFET, or JFET with a bulk contact, then the nodes are specified in the order: drain
(n1), gate (n2), source (n3), bulk (n4). If the device is a BJT, the node order is: collector
(n1), base (n2), emitter (n3), substrate (n4). After this must come the name of the model
1used for the element. The remaining information can come in any order. The layout
dimensions of an element are specified relative to the geometry of a default device. The
default device has a width of lm. However, this default can be overridden on an options
card. In addition, the element line will accept a length parameter, L, but does not use it
in any calculations. This is provided to enable somewhat greater compatibility between
numerical MOSFET models and the standard SPICE3 compact MOSFET models.
The operating temperature of a device can be set independently from that of the rest of
the circuit in order to simulate non-isothermal circuit operation. Finally, the name of a file
containing an initial state for the device can be specified. Remember that if the filename
contains capital letters, they must be protected by surrounding the filename with double
quotes. Alternatively, the device can be placed in an OFF state (thermal equilibrium) at
the beginning of the analysis. For more information on the use of initial conditions, see
the ngspice User’s Manual.
In addition to the element input parameters, there are output-only parameters that can
be shown using the SPICE show command or captured using the save/.SAVE command.
These parameters are the elements of the indefinite conductance (G), capacitance (C), and
admittance (Y) matrices where Y = G + jωC. By default, the parameters are computed
at 1 Hz. Each element is accessed using the name of the matrix (g, c or y) followed by
the node indices of the output terminal and the input terminal (e.g. g11). Beware that
parameter names are case-sensitive for save/show, so lower-case letters must be used.
30.19.2 Parameters
Name Type Description
Level Integer Dimensionality of numerical model
Area Real Multiplicative area factor
W Real Multiplicative width factor
L Real Unused length factor
Temp Real Element operating temperature
IC.File String Initial-conditions filename
Off Flag Device initially in OFF state
gIJ Flag Conductance element Gij , ( Ω )
cIJ Flag Capacitance element Cij , ( F )
yIJ Flag Admittance element Yij , ( Ω )
602 CHAPTER 30. CIDER USER’S MANUAL
30.19.3 EXAMPLES
A numerical MOSFET with a gate width of 5µm and length of 1µm is described below.
However, the model can only be used for lµm length devices, so the length parameter is
redundant. The device is initially biased near its threshold by taking an initial state from
the file NM1.vth.
This example saves the definite admittance matrix of the previous MOSFET where the
source terminal (3) is used as the reference. (The definite admittance matrix is formed
by deleting the third row and column from the indefinite admittance matrix.)
Bipolar transistors are usually specified in terms of their area relative to a unit device.
The following example creates a unit-sized device:
MQ1 NC NB NE NS N_BJT
. MODEL M_BJT NUMOS LEVEL =2
+ options bipolar defw =5 um
+ ...
Miscellaneous
603
Chapter 31
The following tables summarize the parameters available on each of the devices and models
in ngspice. There are two tables for each type of device supported by ngspice. Input
parameters to instances and models are parameters that can occur on an instance or
model definition line in the form keyword=value where keyword is the parameter name
as given in the tables. Default input parameters (such as the resistance of a resistor or
the capacitance of a capacitor) obviously do not need the keyword specified.
given before a transient simulation causes the specified capacitance value to be saved at
each time-point, and a subsequent command such as
produces the desired plot. (Note that the show command does not use this format).
Some variables are listed as both input and output, and their output simply returns
the previously input value, or the default value after the simulation has been run. Some
parameters are input only because the output system can not handle variables of the given
type yet, or the need for them as output variables has not been apparent. Many such
input variables are available as output variables in a different format, such as the initial
condition vectors that can be retrieved as individual initial condition values. Finally,
internally derived values are output only and are provided for debugging and operating
point output purposes.
605
606 CHAPTER 31. MODEL AND DEVICE PARAMETERS
If you want to access a device parameter of a device used inside of a subcircuit, you may
use the syntax as shown below.
General form:
The device identifier is the first letter extracted from the device name, e.g. m for a MOS
transistor.
Please note that the parameter tables presented below do not provide the detailed infor-
mation available about the parameters provided in the section on each device and model,
but are provided as a quick reference guide.
31.2. ELEMENTARY DEVICES 607
31.2.1 Resistor
31.5 BJTs
237 cqbc Out real Cap. due to charge storage in B-C jct.
238 qbx Out real Charge storage B-X junction
239 cqbx Out real Cap. due to charge storage in B-X jct.
258 sens_dc Out real DC sensitivity
253 sens_real Out real Real part of AC sensitivity
254 sens_imag Out real DC sens. & imag part of AC sens.
255 sens_mag Out real Sensitivity of AC magnitude
256 sens_ph Out real Sensitivity of AC phase
257 sens_cplx Out complex AC sensitivity
31.6 MOSFETs
31.6.8 BSIM3
The accessible device parameters (see Chapt. 31.1 for the syntax) are listed here.
The parameters are available in the BSIM3 models (level=8 or level=49) version=3.2.4
and version=3.3.0 only. Negative capacitance values may occur, depending on the internal
calculation. Please see the note in Chapt. 31.6.9.1.
Further detailed descriptions will not be given here. Unfortunately the details on these
parameters are not documented, even not in the otherwise excellent pdf manual issued
31.6. MOSFETS 655
31.6.9 BSIM4
The accessible device parameters (see Chapt. 31.1 for the syntax) are listed here.
The parameters are available in all BSIM4 models (level=14 or level=54) version=4.2.1
to version=4.8.
Negative capacitance values may occur, depending on the internal calculation. To compare
with measured data, please just use the absolute values of the capacitance data. For an
explanation of negative values and the basics on how capacitance values are evaluated in
a BSIM model, please refer to the book BSIM4 and MOSFET Modeling for IC Simulation
by Liu and Hu, Chapt. 5.2.
Detailed descriptions will not be given here. Unfortunately the details on these parameters
are not documented, even not in the otherwise excellent pdf manual issued by University
of California at Berkeley.
Chapter 32
Compilation notes
657
658 CHAPTER 32. COMPILATION NOTES
You will find the sources in directory /home/myname/software/ngspice. Now enter the
ngspice top level directory ngspice (where the installation instruction file INSTALL can
be found).
The project uses the GNU build process. You should be able to do the following:
$ ./compile_linux.sh
This script will run autogen.sh, create a release directory, run ./configure, clean, make and
make install, all with suitable parameters to compile a 64 bit version of ngspice, including
the XSPICE code models.
A suitable manual approach for compiling (without release directory) might be:
$ ./autogen.sh
$ ./configure --enable-xspice --enable-cider
--disable-debug --with-readline=yes CFLAGS="-m64 -O2" LDFLAGS="-m64 -s"
$ make clean
$ make
$ sudo make install
See the section titled ’Advanced Install’ (32.1.7) for instructions about arguments that
can be passed to ./configure to customize the build and installation. The following
arguments are already used here and may be called sort of ‘standard’:
--enable-xspice Include the XSPICE extensions (see Chapt. 12 and 28)
--enable-cider Include CIDER numerical device simulator (see Chapt. 30)
--disable-debug No debugging information included (optimized and compact code)
--with-readline=yes Include an editor for the input command line (command history,
backspace, insert etc.). If readline is not available, editline may be used.
--enable-openmp Compile ngspice for multi-core processors. Paralleling is done by
OpenMP (see Chapt. 16.10), and is enabled for certain MOS models.
CFLAGS="-m64 -O2" LDFLAGS="-m64 -s" will enable a 64 bit build (-m64) and stress the
optmisation (-O2). -s will yield a minimum size executable (debug information stripped).
On most systems --disable-debug will have the same effect. A 32bit build can be made
if all 32 bit tools (compiler etc.) are installed and -m32 is given instead of -m64.
$make clean may sometimes help avoiding mixing up old and newly created object files.
For your convenience a shell script compile_linux.sh is available in ngspice directory. to
be started with ./compile_linux.sh 64 for a 64 bit build.
If a problem is found with the build process, please submit a report to the Ngspice
development team. Please provide information about your system and any ./configure
32.1. NGSPICE INSTALLATION UNDER LINUX (AND OTHER ’UNIXES’) 659
arguments you are using, together with any error messages. Ideally you would have tried
to fix the problem yourself first. If you have fixed the problem then the development team
will love to hear from you.
If you need updating your local source code tree from Git, just enter ngspice directory
and issue the command
git pull
git pull will not overwrite modified files in your working directory. To drop your local
changes first, you can run
To learn more about Git, which can be both powerful and difficult to master, please
consult http://git-scm.com/, especially: http://git-scm.com/documentation, which has
links to documentation and tutorials.
file tree like ngspice/ngbuild/release, you may do the following, starting from the default
directory ngspice:
mkdir -p release
cd release
../configure --enable-xspice --disable-debug --with-readline=yes <more options>
make install
This will create an object file directory tree, similar to the source file directory tree, the
object files are now separated from the source files. For the debug version, you may do
the same as described above, replacing ’release’ by ’debug’, and obtain another separated
object file directory tree. If you already have run ./configure in ngspice, you have to do a
maintainer-clean, before the above procedure will work. The script ./compile_linux.sh
is made according to the procedure described above.
It sets relative search paths for the file spinit and the XSPICE code models *.cm. spinit
will be look up in ../share/ngspice/scripts. The search path for the code models (as
set by the parameter to the codemodel command in spinit) is set to ../lib/ngspice. The
binary is found in ../bin. All these paths are relative to the current directory. Under
MS Windows, this is the directory of ngspice.exe as per default, but may be set to any
other directory with the cd (chapt. 17.5.9) command.
The install path for the ngspice executable is determined by the –-prefix flag of ./configure.
The current directory for the ngspice shared library is determined by the calling program.
--enable-relpath This options introduces a search path for spinit relative to the calling
executable (ngspice or the caller using the ngspice shared library) as ../share/ngspice.
In spinit the search path for code models is also set as relative as ../lib. This option
may be effective especially when not using standard installation paths in Linux, but
especially for ngspice.dll under MS Windows, if to be installed in other directories than
in C:\Spice64.
--disable-debug This option will remove the ’-g’ option passed to the compiler. This
speeds up execution time, creates a small executable, and is recommended for normal use.
If you want to run ngspice in a debugger (e.g. gdb), you should not select this option.
--enable-pss This is an experimental feature to enable Periodic Steady State Analysis.
--enable-oldapps Beginning with ngspice-28, only ngspice executable is made. If you
need old apps like ngnutmeg, ngmakeidx, ngmultidec, ngproc2mod, ngsconvert, use this
./configure flag.
--with-fftw3=no Do not check for and use the fftw fast fourier transform library (www.fftw.org).
Use an internal fft algorithm instead. Default is yes.
--disable-utf8 Switch off UNICODE support, use extended ASCII with Western char-
acter support instead.
The following options are seldom used today, not tested, some may even no longer be
implemented (correctly) and lead to errors.
--enable-capbypass Bypass calculation of cbd/cbs in the mosfets if the vbs/vbd volt-
ages are unchanged.
--enable-capzerobypass Bypass all the cbd/cbs calculations if Czero is zero. This is
enabled by default since rework-18.
--enable-cluster Clustering code for distributed simulation. This is a contribution
never tested. This code comes from TCLspice implementation and is implemented for
transient analysis only.
--enable-expdevices Enable experimental devices. This option is used by developers
to mask devices under development. Almost useless for users.
--enable-experimental This may be used to enable some experimental code. The
code has to be encapsuated into #ifdef EXPERIMENTAL_CODE ... #endif constructs.
Currently there is no such code available.
--enable-help Force building nghelp. This is deprecated.
--enable-newpred Enable the NEWPRED symbol in the code.
--enable-newtrunc Enable the newtrunc option
--enable-ndev Enable NDEV interface, (experimental) A TCP/IP interface to external
device simulators such as GSS. For more information, please visit the homepage of GSS
at http://gss-tcad.sourceforge.net
--enable-nodelimiting Experimental damping scheme
--enable-nobypass Don’t bypass recalculations of slowly changing variables
32.1. NGSPICE INSTALLATION UNDER LINUX (AND OTHER ’UNIXES’) 663
The following options are seldom used today, not tested, some may even no longer be
implemented. Only experienced users should switch on these options, often they are
effective only in conjunction with looking at the respective source code.
--enable-ansi Configure will try to find an option for your compiler so that it expects
ansi-C.
--enable-asdebug Debug sensitivity code *ASDEBUG*.
--enable-blktmsdebug Debug distortion code *BLOCKTIMES*
--enable-checkergcc Option for compilation with checkergcc.
--enable-cpdebug Enable ngspice shell code debug.
--enable-ftedebug Enable ngspice frontend debug.
--enable-gc Enable the Boehm-Weiser Conservative Garbage Collector.
--enable-pzdebug Debug pole/zero code.
--enable-sensdebug Debug sensitivity code *SENSDEBUG*.
--enable-smltmsdebug Debug distortion code *SMALLTIMES*
--enable-smoketest Enable smoketest compile.
--enable-stepdebug Turns on debugging of convergence steps in transient analysis
Some systems require unusual options for compilation or linking that the configure script
does not know about. You can give configure initial values for variables by setting them
in the environment. Using a Bourne-compatible shell, you can do that on the command
line like this:
CC=c89
CFLAGS=-O2
LIBS=-lposix
./configure
Or on systems that have the env program, you can do it like this:
env CPPFLAGS=-I/usr/local/include
LDFLAGS=-s
./configure
664 CHAPTER 32. COMPILATION NOTES
that out, but if it prints a message saying it can not guess the host type, give it the
–host=TYPE option. TYPE can either be a short name for the system type, such as
‘sun4’, or a canonical name with three fields: CPU-COMPANY-SYSTEM
See the file config.sub for the possible values of each field. If config.sub isn’t included in
this package, then this package doesn’t need to know the host type.
If you are building compiler tools for cross-compiling, you can also use the –target=TYPE
option to select the type of system they will produce code for and the –build=TYPE option
to select the type of system on which you are compiling the package.
If you want to set default values for configure scripts to share, you can create a site shell
script called config.site that gives default values for variables like CC, cache_file, and prefix.
configure looks for PREFIX/share/config.site if it exists, then PREFIX/etc/config.site if it
exists. Or, you can set the CONFIG_SITE environment variable to the location of the site
script. A warning: not all configure scripts look for a site script.
ngspice may be compiled and linked with MS Visual Studio 2019. A free version is offered
by Microsoft as the Visual Studio Community Edition. XSPICE project files are located
in visualc/XSPICE and are automatically invoked if you start the build procedure. The
projects are in the format for Visual Studio 2019, but any later version of Visual Studio
can upgrade the projects to its version.
CIDER and XSPICE are included, as well as the code models for XSPICE (*.cm). Verilog-
A models compiled with ADMS however are not available.
666 CHAPTER 32. COMPILATION NOTES
After compilation the executable, code models and initialization files are available in
directory C:\ as C:\Spice, C:\Spice64, C:\Spice64, or C:\Spice64d, depending on 32 or
64 bit and release or debug. A typical installation tree (64-bit, release) is shown below.
A true Windows installer is however not yet available. The project’s ’home’ directory
for Windows OS (ngspice/visualc) with its files vngspice.sln (solution) and vngspice.vcxproj
(project) allows compiling and linking ngspice with MS Visual Studio.
On Windows 10 with its strict security model, some complications will arise. A normal
user is not allowed to create directories in C:\. You will need admin access rights. So
how to cope with this situation? Three different methods are listed below:
Procedure:
Download ngspice. You may obtain a snapshot from ngspice git page at SourceForge,
where you will find on top of the page a link named ’Download Snapshot’. On the left you
may select any of the branches which are of interest. Branch ’master’ is the most mature
code selection, branch ’pre-master’ is an actual development branch. Another approach is
to install ’git’ from git for Windows and installing ngspice source code with the command
32.2. NGSPICE COMPILATION UNDER WINDOWS OS 667
C:\Spice\
bin\
ngspice.exe
vcomp14xx.dll
lib\
ngspice\
analog.cm
digital.cm
spice2poly.cm
extradev.cm
extravt.cm
table.cm
share\
ngspice\
scripts\
spinit
The exact directory names depend on the configuration and platform you have selected
(C:\Spice, C:\Spice64, C:\Spiced, C:\Spice64d). If you intend to install ngspice into an-
other directory, e.g. D:\MySpice, you may simply copy the contents from C:\Spice to the
new location. This becomes possible because the paths to the code models or spinit are
set relative to ngspice.exe. As an alternative, you may edit make-install-vngspice.bat and
alter the following entries from:
set dst=c:\Spice
set dst=c:\Spice64
to
set dst=D:\MySpice
set dst=D:\MySpice64
668 CHAPTER 32. COMPILATION NOTES
To use the FFTW-3 library for a ’calibrated’ fast Fourier analysis with the fft command
(see 17.5.28), download the precompiled MS Windows FFTW distribution (either 32
bit or 64 bit) from http://www.fftw.org/install/windows.html. Extract at least the files
fftw3.h, libfftw3-3.def, and libfftw3-3.dll to directory ../../fftw-3.3-dll32 (from 32 bit fftw3
for ngspice 32 bit), or to directory ../../fftw-3.3-dll64 (from 64 bit fftw3 for ngspice 64 bit).
So both directories are at the same level as the ngspice directory. Then select the MS
VC++ project file visualc/vngspice-fftw.vcxproj for starting VC++, select the appropriate
configuration and platform, and off you go. This is how the installed directory tree looks
like:
D:\MySpiceSources\
ngspice\
visualc\
...
flex-bison\
...
fftw-3.3-dll32\
...
fftw-3.3-dll64\
...
If you use the debugging features of Visual Studio, ngspice is started with a special
spinit file located in visualc\vngspice\share\ngspice\scripts. Your user-defined start-up
commands are best addressed in a .spiceinit file located in C:\users\<username>.
For compiling ngspice as a dll (shared library) there is a dedicated project file coming
with the source code to generate ngspice.dll. Go to the directory visualc and start the
project with double clicking on sharedspice.vcxproj.
Creating ngspice with MINGW is a straightforward procedure, if you have MSYS2 and
MINGW installed properly. Go to https://www.msys2.org/ and install the 64-bit version
of MSYS2, e.g. to C:\msys64. There are now several ways to move on. A very nice
description of the installation procedure for all the tools required to compile some source
code is given in this link. In addition to the compiler gcc you will need the packages
libtool, autoconf, automake, bison, git, and make.
64-bit ngspice is now the standard, making 32-bit ngspice is still possible if a suitable
gcc is installed. The procedure of compiling a distribution (for example, the most recent
stable distribution from the ngspice website, e.g. ngspice-33.tar.gz), is as follows:
$ cd ngspice
$ mkdir release
$ cd release
$ ../configure --with-wingui ...and other options (32.1.7.1)
32.2. NGSPICE COMPILATION UNDER WINDOWS OS 669
$ make
$ make install
The useful options to ../configure are
--enable-xspice
--enable-cider
--disable-debug (-O2 optimization, no debug information)
An option to make is
-j8
If you have a processor with 4 real (or 8 logical) cores, this will speed up compilation
considerably.
A complete ngspice (release version, no debug info, 64-bit optimized executable) may be
made available just by
$ cd ngspice
$ ./compile_min.sh
A debug version without optimization will be available by
$ ./compile_min.sh d
Options used in the script:
–adms and –enable-adms ADMS is an experimental model compiler that translates Verilog-
A compact models into C code that can be compiled into ngspice. This is still experimen-
tal, but working with some limitations to the models (e.g. no noise models). If you want
to use it, please refer to the ADMS section on ngspice web site .
CIDER, XSPICE, and OpenMP may be selected at will.
–disable-debug will give O2 optimization (versus O0 for debug) and removes all debugging
info.
The install script will copy all files to C:\Spice or C:\Spice64, the code models for XSPICE
will be stored in C:\Spice\lib\spice or C:\Spice64\lib\spice respectively.
If you don’t use the tarball, you may download the ngspice source code from the ngspice
Git distribution as described on the sourceforge ngspice Git page. Define and enter a
directory of your choice, e.g. /d/spice/. Download the complete ngspice repository from
Git, for example by anonymous access issuing the command
You will find the sources in directory /d/spice/ngspice/. Now enter the ngspice top
level directory ngspice. For compilation using
$ ./compile_min.sh
you have to edit this script and uncomment the two lines enabling ./autogen.sh. If you
want to compile ngspice manually, follow the procedure described below:
$ cd ngspice
670 CHAPTER 32. COMPILATION NOTES
$ ./autogen.sh
$ mkdir release
$ cd release
$ make -j8
$ make install
The user defined build tree saves the object files, instead of putting them into the source
tree, in a release (and a debug) tree. Please see Chapt. 32.1.4 for instructions.
If you need updating your local source code tree from Git, just enter ngspice directory
and issue the command
git pull
git pull will not overwrite modified files in your working directory. To drop your local
changes first, you can run
To learn more about Git, which can be both powerful and difficult to master, please
consult http://git-scm.com/, especially: http://git-scm.com/documentation, which has
pointers to documentation and tutorials.
The script ./compile_min.sh or the command make install will create a directory tree
with 64-bit ngspice as shown below:
32.2. NGSPICE COMPILATION UNDER WINDOWS OS 671
C:\Spice64\
bin\
ngspice.exe
cmpp.exe
lib\
ngspice\
analog.cm
digital.cm
spice2poly.cm
extradev.cm
extravt.cm
share\
info\
dir
ngspice.info
ngspice.info-1
..
ngspice.info-10
man\
man1\
ngspice.1
ngspice\
scripts\
ciderinit
devaxis
devload
setplot
spectrum
spinit
The ./configure flag --enable-relpath may be useful if the install path (e.g. C:\Spice64)
is only preliminary, because a Windows installer is preferred. Then all search paths for
spinit and code models are made relative to the executable (either ngspice.exe or the caller
to ngspice.dll), see 32.1.7.
For compiling ngspice as a dll (shared library) use the configure option --with-ngshared
instead of --with-wingui. In addition you might add (optionally) --enable-relpath
to avoid absolute paths when searching for code models. You may edit compile_min.sh
accordingly and compile using this script in the MSYS2 window.
$ mkdir release-cyg
$ cd release-cyg
$ ../configure --with-x --disable-debug --with-readline=yes --enable-xspice
--enable-pss --enable-cider --enable-openmp
$ make clean 2>&1 | tee make_clean.log
$ make 2>&1 -j8 | tee make.log
$ make install 2>&1 | tee make_install.log
The (optional) statement -j8 (or -jn, n is the number of logical cores available) will speed
up compilation considerably.
The CYGWIN console executable you have been creating is an X11 application. This is
a not a Windows native environment. So you have to add an X11 graphics interface by
installing the XServer from the CYGWIN project. Before starting ngspice, you have to
start the XServer by the following commands within the CYGWIN window:
$ export DISPLAY=:0.0
$ xwin -multiwindow -clipboard &
If you don’t have libdl.a you may need to link libcygwin.a to libdl.a symbolically, for
example:
$ cd /lib $ ln -s libcygwin.a libdl.a.
If you omit the configure flag –with-wingui or –with-x, you will obtain a console application
without graphics interface.
is an example for TDM mingw, 32 Bit ngspice console. No graphics interface is pro-
vided. A warning message will be issued upon starting ngspice. However, you may invoke
Gnuplot for plotting (see 17.5.31).
The ngspice main directory contains two scripts that provide cross compiling ngspice.exe
or ngspice.dll from a Linux setup. For details and prerequisites please have a look at
cross-compile.sh or cross-compile-shared.sh.
32.3. REPORTING ERRORS 673
33.3.1 CC-BY-SA
This is a human-readable summary of (and not a substitute for) the license CC-BY-SA.
You are free to:
Share — copy and redistribute the material in any medium or format Adapt — remix,
transform, and build upon the material for any purpose, even commercially.
This license is acceptable for Free Cultural Works.
The licensor cannot revoke these freedoms as long as you follow the license terms.
675
676 CHAPTER 33. COPYRIGHTS AND LICENSES
Code added to SPICE3 to create the XSPICE Simulator and the XSPICE Code Model
Subsystem was developed at the Computer Science and Information Technology Labora-
tory, Georgia Tech Research Institute, Atlanta GA, and is covered by license agreement
the following copyright:
Copyright © 1992 Georgia Tech Research Corporation All Rights Reserved. This material
may be reproduced by or for the U.S. Government pursuant to the copyright license under
the clause at DFARS 252.227-7013 (Oct. 1988)
Refer to U.C. Berkeley and Georgia Tech license agreements for additional information.
This license is now superseded by Chapt. 33.4.4
This chapter specifies the terms under which the CIDER software and documentation
coming with the original distribution are provided. This agreement is superseded by
33.4.3, the ‘modified’ BSD license.
Software is distributed as is, completely without warranty or service support. The Uni-
versity of California and its employees are not liable for the condition or performance of
the software.
The University does not warrant that it owns the copyright or other proprietary rights
to all software and documentation provided under this agreement, notwithstanding any
copyright notice, and shall not be liable for any infringement of copyright or proprietary
rights brought by third parties against the recipient of the software and documentation
provided under this agreement.
THE UNIVERSITY OF CALIFORNIA HEREBY DISCLAIMS ALL IMPLIED WAR-
RANTIES, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY
678 CHAPTER 33. COPYRIGHTS AND LICENSES
All ‘old’ BSD licenses (of SPICE or CIDER) have been changed to the ‘modified’ BSD
license according to the following publication
(see ftp://ftp.cs.berkeley.edu/pub/4bsd/README.Impt.License.Change):
July 22, 1999
To All Licensees, Distributors of Any Version of BSD:
As you know, certain of the Berkeley Software Distribution (‘BSD’) source code files re-
quire that further distributions of products containing all or portions of the software,
acknowledge within their advertising materials that such products contain software de-
veloped by UC Berkeley and its contributors.
Specifically, the provision reads:
‘3. All advertising materials mentioning features or use of this software must display the
following acknowledgment: This product includes software developed by the University
of California, Berkeley and its contributors.’
Effective immediately, licensees and distributors are no longer required to include the
acknowledgment within advertising materials. Accordingly, the foregoing paragraph of
those BSD Unix files containing it is hereby deleted in its entirety.
William Hoskins
Director, Office of Technology Licensing
University of California, Berkeley
33.4. ON THE HISTORICAL EVOLVEMENT OF THE NGSPICE LICENSES 679
33.4.4 XSPICE
According to https://web.archive.org/web/20161030172156/http://users.ece.gatech.edu/∼mrichard/Xs
(as of Feb. 2012) the XSPICE source code and documentation have been put into the
public domain by the Georgia Institute of Technology.