Review of Mosfet Capacitances: The Capacitances Usually Given in FF/ M
Review of Mosfet Capacitances: The Capacitances Usually Given in FF/ M
Review of Mosfet Capacitances: The Capacitances Usually Given in FF/ M
This capacitance is
seen from both the
input and the output of
an inverter
CALCULATION OF CFANOUT
This is the load capacitance component due to the inputs
of subsequent gates.
C fanout CG
CG CGN 2Co L p CGP 2Co Ln
CG Cox LW p 2ColW p Cox LWn 2ColWn
CG [Cox L 2Col ][Wn W p ]
CALCULATION OF CFANOUT
C fanout CG
CG [Cox L 2Col ][Wn W p ]
C G C g (Wn W p )
where C g C ox L 2C ol
For 0.13 μm process, the value of
C ox L 1.6 x10 6 F / cm 2 * 0.1m
1.6 fF / m
Overlap capacitance is 0.25 fF/μm
C g C ox L 2C ol 1.6 2(0.25) 2 fF / m
Ceff C J 2Col
Cself Ceff (Wn W p )
Wp /L p µ n 580 cm 2 /V.s
2
2.5
Wn /L n µ p 230 cm /V.s
Wp /L p
2.5
Wn /L n
Wp =2.5 Wn
Usually the width of PMOS is taken 3 times the width
of a NMOS (but sometimes 2).
This allows equal rise and fall times at the output for
a square wave signal at the inverter input.
Increasing ratios cause inverter switching point to
move to left.
n = µnCox Wn/Ln p = µpCox Wp/Lp
VOH
VOL
input while
goes output We will calculate 50% delay.
low rises
This corresponds to the
voltage level VDD/2 on the
capacitor.
NMOS
cutoff
t PLH 0.69 RP C L
Since RN=RP=Reqn(L/W)n=Reqp(L/W)P
Here,
CL = Cself+Cwire+Cfanout
where
NMOS
cutoff
Energy taken from the supply during signal
transition:
Energy taken from the supply
Energy dissipated in PMOS
We got f cycles in a second: