Ada4661 2
Ada4661 2
Ada4661 2
FEATURES
Low power at high voltage (18 V): 725 A maximum Low offset voltage 150 V maximum at VSY/2 300 V maximum over entire common-mode range Low input bias current: 15 pA maximum Gain bandwidth product: 4 MHz typical at AV = 100 Unity-gain crossover: 4 MHz typical 3 dB closed-loop bandwidth: 2.1 MHz typical Single-supply operation: 3 V to 18 V Dual-supply operation: 1.5 V to 9 V Unity-gain stable
V+ OUT B
11366-001
ADA4661-2
TOP VIEW (Not to Scale)
7 6 5
IN B +IN B
ADA4661-2
TOP VIEW (Not to Scale)
7 OUT B 6 IN B 5 +IN B
11366-002
APPLICATIONS
Current shunt monitors Active filters Portable medical equipment Buffer/level shifting High impedance sensor interfaces Battery powered instrumentation
VOS (V)
250
GENERAL DESCRIPTION
The ADA4661-2 is a dual, precision, rail-to-rail input/output amplifier optimized for low power, high bandwidth, and wide operating supply voltage range applications. The ADA4661-2 performance is guaranteed at 3.0 V, 10 V, and 18 V power supply voltages. It is an excellent selection for applications that use single-ended supplies of 3.3 V, 5 V, 10 V, 12 V and 15 V, and dual supplies of 2.5 V, 3.3 V, and 5 V. It uses the Analog Devices, Inc., patented DigiTrim trimming technique, which achieves low offset voltage. Additionally, the unique design architecture of the ADA4661-2 allows it to have excellent power supply rejection, common-mode rejection, and offset voltage when operating in the common-mode voltage range of VSY + 1.5 V to +VSY 1.5 V. The ADA4661-2 is specified over the extended industrial temperature range (40C to +125C) and is available in 8-lead MSOP and 8-lead LFCSP (3 mm 3 mm) packages.
250
1.5
3.0
4.5
6.0
7.5
VCM (V)
Quad
Rev. 0
Document Feedback One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 2013 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.
Data Sheet
Input Stage ................................................................................... 22 Gain Stage .................................................................................... 23 Output Stage................................................................................ 23 Maximum Power Dissipation ................................................... 23 Rail-to-Rail Input and Output .................................................. 23 Comparator Operation .............................................................. 24 EMI Rejection Ratio .................................................................. 25 Current Shunt monitor .............................................................. 25 Active Filters ............................................................................... 25 Capacitive Load Drive ............................................................... 26 Noise Considerations with High Impedance Sources ........... 28 Outline Dimensions ....................................................................... 29 Ordering Guide .......................................................................... 29
REVISION HISTORY
7/13Revision 0: Initial Version
Rev. 0 | Page 2 of 32
ADA4661-2
Max 150 150 500 300 600 3.1 15 100 900 11 30 300 18
Unit V V V V V V/C pA pA pA pA pA pA V dB dB dB dB dB dB G G pF pF V V V V mV mV mV mV mA mA dB dB A A
VOS/T IB
0.6 0.5
Large Signal Voltage Gain Input Resistance Differential Mode Common Mode Input Capacitance Differential Mode Common Mode OUTPUT CHARACTERISTICS Output Voltage High
AVO
RINDM RINCM CINDM CINCM VOH RL = 10 k to VCM 40C TA +125C RL = 1 k to VCM 40C TA +125C RL = 10 k to VCM 40C TA +125C RL = 1 k to VCM 40C TA +125C Dropout voltage = 1 V Pulse width = 10 ms; refer to the Maximum Power Dissipation section f = 100 kHz, AV = 1 VSY = 3.0 V to 18 V 40C TA +125C IOUT = 0 mA 40C TA +125C 17.95 17.94 17.6 17.58
>10 >10 8.5 3 17.97 17.79 14 120 40 220 0.2 120 120 145 630 725 975 25 40 200 300
VOL
Continuous Output Current Short-Circuit Current Closed-Loop Output Impedance POWER SUPPLY Power Supply Rejection Ratio Supply Current per Amplifier
Rev. 0 | Page 3 of 32
ADA4661-2
Parameter DYNAMIC PERFORMANCE Slew Rate Gain Bandwidth Product Unity-Gain Crossover 3 dB Closed-Loop Bandwidth Phase Margin Settling Time to 0.1% Channel Separation EMI Rejection Ratio of +IN x f = 400 MHz f = 900 MHz f = 1800 MHz f = 2400 MHz NOISE PERFORMANCE Total Harmonic Distortion Plus Noise Bandwidth = 80 kHz Bandwidth = 500 kHz Peak-to-Peak Noise Voltage Noise Density Current Noise Density Symbol SR GBP UGC f3 dB M tS CS EMIRR Test Conditions/Comments RS = 1 k, RL = 10 k, CL = 10 pF, AV = 1 VIN = 10 mV p-p, RL = 10 k, CL = 10 pF, AV = 100 VIN = 10 mV p-p, RL = 10 k, CL = 10 pF, AVO = 1 VIN = 10 mV p-p, RL = 10 k, CL = 10 pF, AV = 1 VIN = 10 mV p-p, RL = 10 k, CL = 10 pF, AVO = 1 VIN = 1 V step, RL = 10 k, CL = 10 pF VIN = 17.9 V p-p, f = 10 kHz, RL = 10 k VIN = 100 mV peak (200 mV p-p) Min Typ 2 4 4 2.1 60 1.3 80 34 42 50 60 THD + N AV = 1, VIN = 5.4 V rms at 1 kHz 0.0004 0.0008 3 18 14 360
Data Sheet
Max Unit V/s MHz MHz MHz Degrees s dB dB dB dB dB
en p-p en in
Rev. 0 | Page 4 of 32
Data Sheet
ELECTRICAL CHARACTERISTICS10 V OPERATION
VSY = 10 V, VCM = VSY/2 V, TA = 25C, unless otherwise specified. Table 3.
Parameter INPUT CHARACTERISTICS Offset Voltage Symbol VOS VCM = 1.5 V to 8.5 V VCM = 1.5 V to 8.5 V; 40C TA +125C VCM = 0 V to 10 V VCM = 0 V to 10 V; 40C TA +125C 40C TA +125C 40C TA +85C 40C TA +125C Input Offset Current IOS 40C TA +85C 40C TA +125C Input Voltage Range Common-Mode Rejection Ratio CMRR VCM = 1.5 V to 8.5 V VCM = 1.5 V to 8.5 V; 40C TA +125C VCM = 0 V to 10 V VCM = 0 V to 10 V; 40C TA +125C RL = 100 k, VOUT = 0.5 V to 9.5 V 40C TA +125C 0 115 115 95 86 120 120 140 114 145 Test Conditions/Comments Min Typ 30
ADA4661-2
Unit V V V V V V/C pA pA pA pA pA pA V dB dB dB dB dB dB G G pF pF V V V V mV mV mV mV mA mA dB dB A A
VOS/T IB
0.6 0.25
Large Signal Voltage Gain Input Resistance Differential Mode Common Mode Input Capacitance Differential Mode Common Mode OUTPUT CHARACTERISTICS Output Voltage High
AVO
RINDM RINCM CINDM CINCM VOH RL = 10 k to VCM 40C TA +125C RL = 1 k to VCM 40C TA +125C RL = 10 k to VCM 40C TA +125C RL = 1 k to VCM 40C TA +125C Dropout voltage = 1 V Pulse width = 10 ms; refer to the Maximum Power Dissipation section f = 100 kHz, AV = 1 VSY = 3.0 V to 18 V 40C TA +125C IOUT = 0 mA 40C TA +125C 9.96 9.96 9.7 9.7
>10 >10 8.5 3 9.98 9.88 10 77 40 220 0.2 120 120 145 620 725 975 15 30 110 200
VOL
Continuous Output Current Short-Circuit Current Closed-Loop Output Impedance POWER SUPPLY Power Supply Rejection Ratio Supply Current per Amplifier
Rev. 0 | Page 5 of 32
ADA4661-2
Parameter DYNAMIC PERFORMANCE Slew Rate Gain Bandwidth Product Unity-Gain Crossover 3 dB Closed-Loop Bandwidth Phase Margin Settling Time to 0.1% Channel Separation EMI Rejection Ratio of +IN x f = 400 MHz f = 900 MHz f = 1800 MHz f = 2400 MHz NOISE PERFORMANCE Total Harmonic Distortion Plus Noise Bandwidth = 80 kHz Bandwidth = 500 kHz Peak-to-Peak Noise Voltage Noise Density Current Noise Density Symbol SR GBP UGC f3 dB M tS CS EMIRR Test Conditions/Comments RS = 1 k, RL = 10 k, CL = 10 pF, AV = 1 VIN = 10 mV p-p, RL = 10 k, CL = 10 pF, AV = 100 VIN = 10 mV p-p, RL = 10 k, CL = 10 pF, AVO = 1 VIN = 10 mV p-p, RL = 10 k, CL = 10 pF, AV = 1 VIN = 10 mV p-p, RL = 10 k, CL = 10 pF, AVO = 1 VIN = 1 V step, RL = 10 k, CL = 10 pF VIN = 9.9 V p-p, f = 10 kHz, RL = 10 k VIN = 100 mV peak (200 mV p-p) Min Typ 1.8 4 4 2.1 60 1.3 85 34 42 50 60 THD + N AV = 1, VIN = 2.2 V rms at 1 kHz 0.0004 0.0008 3 18 14 360
Data Sheet
Max Unit V/s MHz MHz MHz Degrees s dB dB dB dB dB
en p-p en in
Rev. 0 | Page 6 of 32
Data Sheet
ELECTRICAL CHARACTERISTICS3.0 V OPERATION
VSY = 3.0 V, VCM = VSY/2 V, TA = 25C, unless otherwise specified. Table 4.
Parameter INPUT CHARACTERISTICS Offset Voltage Symbol VOS VCM = VSY/2; 40C TA +125C VCM = 0 V to 3.0 V VCM = 0 V to 3.0 V; 40C TA +125C 40C TA +125C 40C TA +85C 40C TA +125C Input Offset Current IOS 40C TA +85C 40C TA +125C Input Voltage Range Common-Mode Rejection Ratio Large Signal Voltage Gain Input Resistance Differential Mode Common Mode Input Capacitance Differential Mode Common Mode OUTPUT CHARACTERISTICS Output Voltage High CMRR AVO VCM = 0 V to 3.0 V VCM = 0 V to 3.0 V; 40C TA +125C RL = 100 k, VOUT = 0.5 V to 2.5 V 40C TA +125C 0 85 75 105 105 100 130 Test Conditions/Comments Min Typ 30
ADA4661-2
VOS/T IB
0.6 0.15
RINDM RINCM CINDM CINCM VOH RL = 10 k to VCM 40C TA +125C RL = 1 k to VCM 40C TA +125C RL = 10 k to VCM 40C TA +125C RL = 1 k to VCM 40C TA +125C Dropout voltage = 1 V Pulse width = 10 ms; refer to the Maximum Power Dissipation section f = 100 kHz, AV = 1 VSY = 3.0 V to 18 V 40C TA +125C IOUT = 0 mA 40C TA +125C RS = 1 k, RL = 10 k, CL = 10 pF, AV = 1 VIN = 10 mV p-p, RL = 10 k, CL = 10 pF, AV = 100 VIN = 10 mV p-p, RL = 10 k, CL = 10 pF, AVO = 1 VIN = 10 mV p-p, RL = 10 k, CL = 10 pF, AV = 1 VIN = 10 mV p-p, RL = 10 k, CL = 10 pF, AVO = 1 VIN = 1 V step, RL = 10 k, CL = 10 pF VIN = 2.9 V p-p, f = 10 kHz, RL = 10 k
Rev. 0 | Page 7 of 32
>10 >10 8.5 3 2.98 2.98 2.9 2.9 2.99 2.96 4 25 30 220 0.2 120 120 145 615 725 975 8 15 40 65
VOL
Continuous Output Current Short-Circuit Current Closed-Loop Output Impedance POWER SUPPLY Power Supply Rejection Ratio Supply Current per Amplifier DYNAMIC PERFORMANCE Slew Rate Gain Bandwidth Product Unity-Gain Crossover 3 dB Closed-Loop Bandwidth Phase Margin Settling Time to 0.1% Channel Separation
SR GBP UGC f3 dB M tS CS
ADA4661-2
Parameter EMI Rejection Ratio of +IN x f = 400 MHz f = 900 MHz f = 1800 MHz f = 2400 MHz NOISE PERFORMANCE Total Harmonic Distortion Plus Noise Bandwidth = 80 kHz Bandwidth = 500 kHz Peak-to-Peak Noise Voltage Noise Density Current Noise Density Symbol EMIRR Test Conditions/Comments VIN = 100 mV peak (200 mV p-p) Min Typ 34 42 50 60 THD + N AV = 1, VIN = 0.44 V rms at 1 kHz 0.002 0.003 3 18 14 360
Data Sheet
Max Unit dB dB dB dB
en p-p en in
Rev. 0 | Page 8 of 32
ADA4661-2
THERMAL RESISTANCE
Rating 20.5 V (V) 300 mV to (V+) + 300 mV 10 mA Limited by maximum input current Refer to the Maximum Power Dissipation section 65C to +150C 40C to +125C 65C to +150C 300C
JA is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages using a standard 4-layer JEDEC board. The exposed pad of the LFCSP package is soldered to the board. Table 6. Thermal Resistance
Package Type 8-Lead MSOP 8-Lead LFCSP
1
JA 142 83.5
JC 45 48.51
ESD CAUTION
4 kV 400 V 1.25 kV
The input pins have clamp diodes to the power supply pins and to each other. Limit the input current to 10 mA or less when input signals exceed the power supply rail by 0.3 V. 2 Applicable standard: MIL-STD-883, Method 3015.7. 3 Applicable standard: JESD22-A115-A (ESD machine model standard of JEDEC). 4 Applicable Standard JESD22-C101C (ESD FICDM standard of JEDEC).
Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
Rev. 0 | Page 9 of 32
Data Sheet
8 V+
ADA4661-2
TOP VIEW (Not to Scale)
7 OUT B 6 IN B 5 +IN B
11366-005
V+ OUT B
11366-004
V 4
ADA4661-2
TOP VIEW (Not to Scale)
7 6 5
IN B +IN B
Description Output, Channel A. Negative Input, Channel A. Positive Input, Channel A. Negative Supply Voltage. Positive Input, Channel B. Negative Input, Channel B. Output, Channel B. Positive Supply Voltage. Exposed Pad. For the 8-lead LFCSP only, connect the exposed pad to V or leave it unconnected.
N/A means not applicable. The exposed pad is not shown in the pin configuration diagram, Figure 5.
Rev. 0 | Page 10 of 32
ADA4661-2
90 80
NUMBER OF AMPLIFIERS
NUMBER OF AMPLIFIERS
60 50 40 30 20 10 0
70 60 50 40 30 20 10 0
60
20
40
60
80
20
40
80
100
120
80
60
40
80
60
40
20
100
120
140
140
120
11366-006
100
140
120
100
20
140
2.4
VOS (V)
VOS (V)
NUMBER OF AMPLIFIERS
14 12 10 8 6 4 2
16 14 12 10 8 6 4 2
11366-007
0.2
0.4
0.6
0.8
1.0
1.2
1.4
1.6
1.8
2.0
2.2
2.4
0.2
0.4
0.6
0.8
1.0
1.2
1.4
1.6
1.8
2.0
2.2
TCVOS (V/C)
TCVOS (V/C)
VSY = 3V 20 CHANNELS
1.5
3.0
4.5
6.0
7.5
VCM (V)
VCM (V)
Rev. 0 | Page 11 of 32
11366-011
250
11366-010
11366-009
ADA4661-2
350 VSY = 3V 20 CHANNELS AT 40C AND +85C 250 150
350
Data Sheet
VSY = 18V 20 CHANNELS AT 40C AND +85C
250 150
VOS (V)
VOS (V)
50 50 150 250
350
4.5
6.0
7.5
1.5
3.0
9.0
10.5
12.0
16.5
11366-012
13.5
15.0
18.0 18.0
0.3
0.6
0.9
1.2
1.8
2.1
2.4
2.7
3.0
VCM (V)
350
150
VOS (V)
VOS (V)
50 50 150
50 50 150
250
250 350
350
1.5
3.0
4.5
6.0
7.5
9.0
10.5
12.0
13.5
15.0
11366-013
16.5
0.3
0.6
0.9
1.2
1.8
2.1
2.4
2.7
3.0
VCM (V)
PSRR PSRR+
VCM (V)
5 6 VCM (V)
10
Rev. 0 | Page 12 of 32
11366-168
180
11366-016
11366-015
Data Sheet
1000 1000
ADA4661-2
VSY = 18V VCM = VSY/2
100
IB (pA)
10
IB (pA)
10
|IB| |IB|
1
|IB+|
1
|IB+|
11366-014
50
75 TEMPERATURE (C)
100
125
50
75 TEMPERATURE (C)
100
125
2 1 0 1 2 3 4
IB (nA)
IB (nA)
0.5
1.0
2.0
2.5
3.0
11366-018
8 10 VCM (V)
12
14
16
18
1000
1000
100
100
10
10
11366-019
0.01
0.1
10
100
0.01
0.1
10
100
Figure 20. Output Voltage (VOH) to Supply Rail vs. Load Current
Figure 23. Output Voltage (VOH) to Supply Rail vs. Load Current
Rev. 0 | Page 13 of 32
11366-022
1 0.001
1 0.001
11366-021
11366-017
0.1 25
0.1 25
ADA4661-2
OUTPUT VOLTAGE (VOL) TO SUPPLY RAIL (mV) OUTPUT VOLTAGE (VOL) TO SUPPLY RAIL (mV)
10000 VSY = 3V 1000 10000 VSY = 18V 1000
Data Sheet
100
100
10
10
11366-020
0.01
0.1
10
100
0.01
0.1
10
100
Figure 24. Output Voltage (VOL) to Supply Rail vs. Load Current
3.00
Figure 27. Output Voltage (VOL) to Supply Rail vs. Load Current
18.00
2.99
RL = 10k
OUTPUT VOLTAGE (VOH) (V)
17.95
RL = 10k
2.98
17.90
2.97
17.85
2.96
RL = 1k
17.80
RL = 1k
2.95
17.75
VSY = 3V
11366-024
2.94 50
25
17.70 50
TEMPERATURE (C)
VSY = 18V
180 160 140 120 100 80 60 40 20
11366-025
RL = 1k
30
RL = 1k
20
10
RL = 10k
0 50
RL = 10k
25
25
50
75
100
125
25
25
50
75
100
125
TEMPERATURE (C)
TEMPERATURE (C)
Rev. 0 | Page 14 of 32
11366-028
0 50
11366-023
0.1 0.001
0.1 0.001
Data Sheet
1000 1000
ADA4661-2
VSY = 18V
900 800
VSY = 3V
900 800
0.5
1.0
2.0
2.5
3.0
9 VCM (V)
12
15
18
VCM = VSY/2
800
900 800
VCM = VSY/2
600
400
200
10
12
14
16
18
11366-030
25
25
50
75
100
125
VSY (V)
TEMPERATURE (C)
135
90
PHASE (Degrees)
40 GAIN 20
45
40
45 GAIN
20
11366-033
20 10k
45
90 10M
20 10k
90 10M
FREQUENCY (Hz)
Rev. 0 | Page 15 of 32
PHASE (Degrees)
11366-133
0 50
ADA4661-2
60 VSY = 3V CL = 5pF 40 AV = 100 40 AV = 100 60 VSY = 18V CL = 5pF
Data Sheet
AV = 10
GAIN (dB) GAIN (dB)
AV = 10 20
20
AV = 1
AV = 1
20
20
11366-232
10k
1M
10M
10k
1M
10M
1k
1k
100
100
ZOUT ()
ZOUT ()
10
AV = 100
10
AV = 100
AV = 10 AV = 1
AV = 10
0.1
AV = 1
0.1
11366-038
1k
10k
100k
1M
10M
1k
10k
100k
1M
10M
FREQUENCY (Hz)
FREQUENCY (Hz)
100
100
80
80
CMRR (dB)
CMRR (dB)
60
60
40
40
1k
10k
100k
1M
10M
10k
100k
1M
10M
FREQUENCY (Hz)
FREQUENCY (Hz)
Rev. 0 | Page 16 of 32
11366-042
0 100
11366-041
0.01 100
0.01 100
11366-235
40 1k
40 1k
Data Sheet
100
ADA4661-2
100
PSRR+ PSRR
VSY = 3V
VSY = 18V
PSRR+ PSRR
80
80
PSRR (dB)
PSRR (dB)
60
60
40
40
20
20
11366-040
10k
100k
FREQUENCY (Hz)
1M
10M
10k
1M
10M
50
50
OVERSHOOT (%)
OVERSHOOT (%)
40
40 OS 30 OS+
30
OS+
20
20
10
10
11366-044
10
20
30
40
50
10
20
30
40
50
CAPACITANCE (pF)
CAPACITANCE (pF)
VOLTAGE (0.5V/DIV)
11366-045
TIME (5s/DIV)
TIME (5s/DIV)
Rev. 0 | Page 17 of 32
11366-048
11366-047
11366-043
0 1k
0 1k
ADA4661-2
Data Sheet
VOLTAGE (20mV/DIV)
VOLTAGE (20mV/DIV)
11366-046
TIME (2s/DIV)
TIME (2s/DIV)
0.2 0
Rev. 0 | Page 18 of 32
12
11366-049
Data Sheet
INPUT
ADA4661-2
INPUT
VOLTAGE (500mV/DIV)
VOLTAGE (500mV/DIV)
VOLTAGE (1mV/DIV)
OUTPUT
OUTPUT
ERROR BAND
11366-052
TIME (400ns/DIV)
TIME (400ns/DIV)
INPUT
INPUT
VOLTAGE (500mV/DIV)
VOLTAGE (500mV/DIV)
VOLTAGE (1mV/DIV)
11366-056
TIME (400ns/DIV)
TIME (400ns/DIV)
100
100
10
10
11366-057
100
1k
10k
100k
1M
10M
100
1k
10k
100k
1M
10M
FREQUENCY (Hz)
FREQUENCY (Hz)
Rev. 0 | Page 19 of 32
11366-060
1 10
1 10
11366-059
VOLTAGE (1mV/DIV)
11366-055
ERROR BAND
VOLTAGE (1mV/DIV)
ADA4661-2
VSY = 3V VCM = VSY/2 AV = 1
Data Sheet
VSY = 18V VCM = VSY/2 AV = 1
VOLTAGE (1V/DIV)
11366-058
VOLTAGE (1V/DIV)
TIME (2s/DIV)
TIME (2s/DIV)
100
1k
10k
100k
1M
100
1k
10k
100k
1M
FREQUENCY (Hz)
FREQUENCY (Hz)
0.1
THD + N (%)
THD + N (%)
0.01
0.01
0.001
11366-063
100
1k
FREQUENCY (Hz)
10k
100k
10
100
1k
FREQUENCY (Hz)
10k
100k
Rev. 0 | Page 20 of 32
11366-066
0.001 10
0.0001
11366-065
0 10
11366-061
Data Sheet
100 VSY = 3V AV = 1 RL = 10k f = 1kHz
100
ADA4661-2
VSY = 18V AV = 1 RL = 10k f = 1kHz
10
10
THD + N (%)
THD + N (%)
0.1
0.1
0.01
0.001
0.01
10
0.01
0.1
AMPLITUDE (V rms)
10
10k
100k
10k
100k
Rev. 0 | Page 21 of 32
11366-069
11366-067
0.001 0.001
0.0001 0.001
Data Sheet
I2
M11
M12
M17
M18 M22
+IN x
R1 D1 D2
M9 M3 M4
M10 Q1 Q2
C1
C2 OUT x V1 C3
IN x
R2 M1 M2 M7 M8
The ADA4661-2 is a low power, rail-to-rail input and output, precision CMOS amplifier that operates over a wide supply voltage range of 3 V to 18 V. This amplifier uses the Analog Devices DigiTrim technique to achieve a higher degree of precision than is available from other CMOS amplifiers. The DigiTrim technique is a method of trimming the offset voltage of an amplifier after assembly. The advantage of postpackage trimming is that it corrects any offset voltages caused by mechanical stresses of assembly. To achieve a rail-to-rail input and output range with very low supply current, the ADA4661-2 uses unique input and output stages.
graphs (see Figure 8, Figure 11, Figure 12, Figure 13, Figure 15, and Figure 16). The CMRR performance benefits of the reduced common-mode range are guaranteed at final test and shown in the electrical characteristics (see Table 2 to Table 4). For most of the input common-mode voltage range, the PMOS differential pair is active. When the input common-mode voltage is within a few volts of the power supplies, the input transistors are exposed to these voltage changes. As the common-mode voltage approaches the positive power supply, the active differential pair changes from the PMOS pair to the NMOS pair. Differential pairs commonly exhibit different offset voltages. The handoff of control from one differential pair to the other creates a step like characteristic that is visible in the VOS vs. VCM graphs (see Figure 8, Figure 11, Figure 12, Figure 13, Figure 15, and Figure 16). This characteristic is inherent in all rail-to-rail input amplifiers that use the dual differential pair topology. Additional steps in the VOS vs. VCM graphs are visible as the common-mode voltage approaches the negative power supply. These changes are a result of the load transistors (M5, M6) running out of headroom. As the load transistors are forced into the triode region of operation, the mismatch of their drain impedance becomes a significant portion of the amplifier offset. This effect can also be seen in the VOS vs. VCM graphs (see Figure 8, Figure 11, Figure 12, Figure 13, Figure 15, and Figure 16). Current Source I2 drives the PMOS transistor pair. As the input common-mode voltage approaches the upper power supply, this current is reduced to zero. At the same time, a replica current source, I1, is increased from zero to enable the NMOS transistor pair. The ADA4661-2 achieves its high performance specifications by using low voltage MOS devices for its differential inputs. These low voltage MOS devices offer excellent noise and bandwidth per unit of current. The input stage is isolated from the high
INPUT STAGE
Figure 70 shows the simplified schematic of the ADA4661-2. The amplifier uses a three-stage architecture with a fully differential input stage to achieve excellent dc performance specifications. The input stage comprises two differential transistor pairs a NMOS pair (M1, M2) and a PMOS pair (M3, M4)and folded-cascode transistors (M5 to M12). The input commonmode voltage determines which differential pair is active. The PMOS differential pair is active for most of the input commonmode range. The NMOS pair is required for input voltages up to and including the upper supply rail. This topology allows the amplifier to maintain a wide dynamic input voltage range and maximize signal swing to both supply rails. The proprietary high voltage protection circuitry in the ADA4661-2 minimizes the common-mode voltage changes seen by the amplifier input stage for most of the input commonmode range. This results in the amplifier having excellent disturbance rejection when operating in this preferred common-mode range. The performance benefits of operating within this preferred range are shown in the PSRR vs. VCM (see Figure 17), CMRR vs. VCM (see Figure 14), and VOS vs. VCM
Rev. 0 | Page 22 of 32
11366-169
M13
M14
Data Sheet
system voltages with proprietary protection circuitry. This regulation circuitry protects the input devices from the high supply voltages at which the amplifier can operate. The input devices are also protected from large differential input voltages by clamp diodes (D1 and D2). These diodes are buffered from the inputs with two 120 resistors (R1 and R2). The diodes conduct significant current whenever the differential voltage exceeds approximately 600 mV; in this condition, the differential input resistance falls to 240 . It is possible for a significant amount of current to flow through these protection diodes. The user must ensure that current flowing into the input pins is limited to the absolute maximum of 10 mA.
ADA4661-2
destroy the device. To ensure proper operation, it is necessary to observe the maximum power derating curves. Figure 71 shows the maximum safe power dissipation in the package vs. the ambient temperature on a standard 4-layer JEDEC board. The exposed pad of the LFCSP package is soldered to the board.
1.6 1.4 1.2 1.0 0.8 0.6 0.4 0.2
11366-371
TJ MAX = 150C
GAIN STAGE
The second stage of the amplifier is composed of an NPN differential pair (Q1, Q2) and folded-cascode transistors (M13 to M20). The amplifier features nested Miller compensation (C1 to C3).
25
50
75
100
125
150
OUTPUT STAGE
The ADA4661-2 features a complementary output stage consisting of the M21 and M22 transistors. These transistors are configured in a Class AB topology and are biased by the voltage source, V1. This topology allows the output voltage to go within millivolts of the supply rails, achieving a rail-to-rail output swing. The output voltage is limited by the output impedance of the transistors, which are low RON MOS devices. The output voltage swing is a function of the load current and can be estimated using the output voltage to supply rail vs. load current graphs (see Figure 20, Figure 23, Figure 24, and Figure 27). The high voltage and high current capability of the ADA4661-2 output stage requires the user to ensure that it operates within the thermal safe operating area (see the Maximum Power Dissipation section).
Refer to Technical Article MS-2251, Data Sheet Intricacies Absolute Maximum Ratings and Thermal Resistances, for more information.
VIN VOUT
11366-072
ADA4661-2
COMPARATOR OPERATION
An op amp is designed to operate in a closed-loop configuration with feedback from its output to its inverting input. Figure 73 shows the ADA4661-2 configured as a voltage follower with an input voltage that is always kept at the midpoint of the power supplies. The same configuration is applied to the unused channel. A1 and A2 indicate the placement of ammeters to measure supply current. ISY+ refers to the current flowing from the upper supply rail to the op amp, and ISY refers to the current flowing from the op amp to the lower supply rail. As shown in Figure 74, in normal operating conditions, the total current flowing into the op amp is equivalent to the total current flowing out of the op amp, where ISY+ = ISY = 630 A per amplifier at VSY = 18 V.
+VSY
Data Sheet
Figure 75 and Figure 76 show the ADA4661-2 configured as a comparator, with 100 k resistors in series with the input pins. Any unused channels are configured as buffers with the input voltage kept at the midpoint of the power supplies.
+VSY
100k
A1
ISY+
ADA4661-2
1/2 100k
VOUT
A2
ISY
VSY
ISY+
A1
100k
A1
ADA4661-2
1/2
ISY+
VOUT
100k
100k
A2
ISY
11366-266
ADA4661-2
1/2 100k
VOUT
VSY
A2
ISY
700 600
ISY PER AMPLIFIER (A)
VSY
Figure 77 shows the supply currents for both comparator configurations. In comparator mode, the ADA4661-2 does not power up completely. For more information about configuring using on op amps as comparators, see the AN-849 Application Note, Using Op Amps as Comparators.
700 600
100
ISY PER AMPLIFIER (A)
8 10 VSY (V)
12
14
16
18
Rev. 0 | Page 24 of 32
11366-074
In contrast to op amps, comparators are designed to work in an open-loop configuration and to drive logic circuits. Although op amps are different from comparators, occasionally an unused section of a dual op amp is used as a comparator to save board space and cost; however, this is not recommended for the ADA4661-2.
11366-071
11366-269
11366-268
Data Sheet
EMI REJECTION RATIO
Circuit performance is often adversely affected by high frequency electromagnetic interference (EMI). When signal strength is low and transmission lines are long, an op amp must accurately amplify the input signals. However, all op amp pinsthe noninverting input, inverting input, positive supply, negative supply, and output pinsare susceptible to EMI signals. These high frequency signals are coupled into an op amp by various means, such as conduction, near field radiation, or far field radiation. For instance, wires and PCB traces can act as antennas and pick up high frequency EMI signals. Amplifiers do not amplify EMI or RF signals due to their relatively low bandwidth. However, due to the nonlinearities of the input devices, op amps can rectify these out-of-band signals. When these high frequency signals are rectified, they appear as a dc offset at the output. To describe the ability of the ADA4661-2 to perform as intended in the presence of electromagnetic energy, the electromagnetic interference rejection ratio (EMIRR) of the noninverting pin is specified in Table 2, Table 3, and Table 4 of the Specifications section. A mathematical method of measuring EMIRR is defined as follows: EMIRR = 20 log (VIN_PEAK/VOS)
140 VSY = 3V TO 18V 120
SUPPLY R3 VSY VOUT* 1/2 I R4
ADA4661-2
Figure 79 shows a low-side current sensing circuit, and Figure 80 shows a high-side current sensing circuit. Current flowing through the shunt resistor creates a voltage drop. The ADA4661-2, configured as a difference amplifier, amplifies the voltage drop by a factor of R2/R1. Note that for true difference amplification, matching of the resistor ratio is very important, where R2/R1 = R4/R3. The rail-to-rail output feature of the ADA4661-2 allows the output of the op amp to almost reach its positive supply. This allows the current shunt monitor to sense up to approximately VSY/(R2/R1 RS) amperes of current. For example, with VSY = 18 V, R2/R1 = 100, and RS = 100 m, this current is approximately 1.8 A.
I SUPPLY R1 VSY 1/2 I R2 RS RL
VOUT*
ADA4661-2
R3 R4
11366-079
11366-080
100
EMIRR (dB)
ADA4661-2
80
R1 R2
60
ACTIVE FILTERS
1G 10G
11366-075
20 10M
Active filters are used to separate signals, passing those of interest and attenuating signals at unwanted frequencies. For example, low-pass filters are often used as antialiasing filters in data acquisition systems or as noise filters to limit high frequency noise. The high input impedance, high bandwidth, low input bias current, and dc precision of the ADA4661-2 make it a good fit for active filter applications. Figure 81 shows the ADA4661-2 in a four-pole Sallen-Key Butterworth low-pass filter configuration. The four-pole low-pass filter has two complex conjugate pole pairs and is implemented by cascading two two-pole low-pass filters. Section A and Section B are configured as two-pole lowpass filters in unity gain. Table 8 shows the Q requirement and pole position associated with each stage of the Butterworth filter. Refer to Chapter 8, Analog Filters, in Linear Circuit Design Handbook, available at www.analog.com/AnalogDialogue, for pole locations on the S plane and Q requirements for filters of a different order.
Rev. 0 | Page 25 of 32
ADA4661-2
C2 6.8nF C4 6.8nF
Data Sheet
VIN
ADA4661-2
VSY
VOUT1
ADA4661-2
VSY
11366-081
SECTION A
SECTION B
The Sallen-Key topology is widely used due to its simple design with few circuit elements. This topology provides the user the flexibility of implementing either a low-pass or a high-pass filter by simply interchanging the resistors and capacitors. The ADA4661-2 is configured in unity gain with a corner frequency at 10 kHz. An active filter requires an op amp with a unity-gain bandwidth that is at least 100 times greater than the product of the corner frequency, fC, and the quality factor, Q. The resistors and capacitors are also important in determining the performance over manufacturing tolerances, time, and temperature. At least 1% or better tolerance resistors and 5% or better tolerance capacitors are recommended. Figure 82 shows the frequency response of the low-pass SallenKey filter, where: VOUT1 is the output of the first stage. VOUT2 is the output of the second stage. VOUT1 shows a 40 dB/decade roll-off and VOUT2 shows an 80 dB/decade roll-off. The transition band becomes sharper as the order of the filter increases.
20 0 20
VOUT1
GAIN (dB)
ADA4661-2
VSY
Figure 84 shows the effect of the compensation scheme on the frequency response of the amplifier in unity-gain configuration driving 250 pF of load.
40
VOUT2
60 80
100
VSY = 9V VIN = 50mV p-p 120 100 1k
100k
1M
11366-082
Rev. 0 | Page 26 of 32
11366-083
Data Sheet
10 0
ADA4661-2
10
20
30
VOLTAGE (20mV/DIV)
40
1M
10M
11366-084
50 10k
TIME (10s/DIV)
VOLTAGE (20mV/DIV)
Figure 85 shows the output response of the unity-gain amplifier driving 250 pF of capacitive load. With no compensation, the amplifier is unstable. Figure 86 to Figure 88 show the amplifier output response with 210 , 301 , and 750 of RISO compensation. Note that with lower RISO values, ringing is still noticeable, whereas with higher RISO values, higher frequency signals are filtered out.
VOLTAGE (50mV/DIV)
TIME (10s/DIV)
TIME (10s/DIV)
VOLTAGE (20mV/DIV)
TIME (10s/DIV)
11366-086
11366-085
Rev. 0 | Page 27 of 32
11366-088
11366-087
ADA4661-2
VOLTAGE NOISE DENSITY (V/Hz)
Data Sheet
10
RS = 10M
RS = 1M
0.1
10
100
1k
10k
100k
FREQUENCY (Hz)
Figure 89. Voltage Noise Density vs. Frequency (with Input Series Resistor RS)
1
NOISE BANDWIDTH LIMITATION
RS = 1M RS = 10M
0.1
NOISE MEASUREMENT LIMITATION
0.1
10
100
1k
10k
100k
FREQUENCY (Hz)
Figure 90 shows the current noise density of the ADA4661-2 with source impedances of 1 M and 10 M. This current noise is extracted only from the voltage noise density curves in the frequency band where blowback noise is the dominant contributor. At low frequencies, the noise measurement is dominated by resistor thermal noise and amplifier 1/f noise. At high frequencies, parasitic capacitances dominate the source impedance. The uncertainty of this scale factor prevents an accurate current noise measurement for the entire frequency range. Blowback noise is present in all amplifiers. The magnitude of the effect depends on the size of the input transistors and the construction of the biasing circuitry. CMOS amplifiers typically have more blowback noise than JFET amplifiers due to noisier MOS transistor biasing. On the other hand, bipolar amplifiers typically do not exhibit blowback noise because the large base current shot noise masks any blowback noise present.
Rev. 0 | Page 28 of 32
11366-301
0.01 0.01
11366-300
0.1 0.01
ADA4661-2
0.65 BSC 0.95 0.85 0.75 0.15 0.05 COPLANARITY 0.10 0.40 0.25 15 MAX 1.10 MAX 0.80 0.55 0.40
10-07-2009-B
6 0
0.23 0.09
Figure 91. 8-Lead Mini Small Outline Package [MSOP] (RM-8) Dimensions shown in millimeters
EXPOSED PAD
4 BOTTOM VIEW
FOR PROPER CONNECTION OF THE EXPOSED PAD, REFER TO THE PIN CONFIGURATION AND FUNCTION DESCRIPTIONS SECTION OF THIS DATA SHEET.
11-28-2012-C
Figure 92. 8-Lead Lead Frame Chip Scale Package [LFCSP_WD] 3 mm 3 mm Body, Very Very Thin, Dual Lead (CP-8-11) Dimensions shown in millimeters
ORDERING GUIDE
Model 1 ADA4661-2ACPZ-R7 ADA4661-2ACPZ-RL ADA4661-2ARMZ ADA4661-2ARMZ-RL ADA4661-2ARMZ-R7
1
Temperature Range 40C to +125C 40C to +125C 40C to +125C 40C to +125C 40C to +125C
Package Description 8-Lead LFCSP_WD 8-Lead LFCSP_WD 8-Lead MSOP 8-Lead MSOP 8-Lead MSOP
Rev. 0 | Page 29 of 32
ADA4661-2 NOTES
Data Sheet
Rev. 0 | Page 30 of 32
ADA4661-2
Rev. 0 | Page 31 of 32
ADA4661-2 NOTES
Data Sheet
2013 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D11366-0-7/13(0)
Rev. 0 | Page 32 of 32