TXB0108 8-Bit Bidirectional Voltage-Level Translator With Auto-Direction Sensing and 15-kV ESD Protection
TXB0108 8-Bit Bidirectional Voltage-Level Translator With Auto-Direction Sensing and 15-kV ESD Protection
TXB0108 8-Bit Bidirectional Voltage-Level Translator With Auto-Direction Sensing and 15-kV ESD Protection
TXB0108
SCES643G – NOVEMBER 2006 – REVISED DECEMBER 2018
Processor Peripheral
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
TXB0108
SCES643G – NOVEMBER 2006 – REVISED DECEMBER 2018 www.ti.com
Table of Contents
1 Features .................................................................. 1 7 Parameter Measurement Information ................ 11
2 Applications ........................................................... 1 8 Detailed Description ............................................ 12
3 Description ............................................................. 1 8.1 Overview ................................................................. 12
4 Revision History..................................................... 2 8.2 Functional Block Diagram ....................................... 12
5 Pin Configuration and Functions ......................... 3 8.3 Feature Description................................................. 13
8.4 Device Functional Modes........................................ 14
6 Specifications......................................................... 5
6.1 Absolute Maximum Ratings ..................................... 5 9 Application and Implementation ........................ 15
6.2 Handling Ratings....................................................... 5 9.1 Application Information............................................ 15
6.3 Recommended Operating Conditions ...................... 5 9.2 Typical Application ................................................. 15
6.4 Thermal Information .................................................. 6 10 Power Supply Recommendations ..................... 17
6.5 Electrical Characteristics .......................................... 6 11 Layout................................................................... 17
6.6 Timing Requirements: VCCA = 1.2 V ......................... 7 11.1 Layout Guidelines ................................................. 17
6.7 Timing Requirements: VCCA = 1.5 V ± 0.1 V ............ 7 11.2 Layout Example .................................................... 17
6.8 Timing Requirements: VCCA = 1.8 V ± 0.15 V .......... 7 12 Device and Documentation Support ................. 18
6.9 Timing Requirements: VCCA = 2.5 V ± 0.2 V ............ 7 12.1 Receiving Notification of Documentation Updates 18
6.10 Timing Requirements: VCCA = 3.3 V ± 0.3 V .......... 7 12.2 Community Resources.......................................... 18
6.11 Switching Characteristics: VCCA = 1.2 V ................. 8 12.3 Trademarks ........................................................... 18
6.12 Switching Characteristics: VCCA = 1.5 V ± 0.1 V .... 8 12.4 Electrostatic Discharge Caution ............................ 18
6.13 Switching Characteristics: VCCA = 1.8 V ± 0.15 V .. 8 12.5 Glossary ................................................................ 18
6.14 Switching Characteristics: VCCA = 2.5 V ± 0.2 V .... 9 13 Mechanical, Packaging, and Orderable
6.15 Switching Characteristics: VCCA = 3.3 V ± 0.3 V .... 9 Information ........................................................... 18
6.16 Operating Characteristics........................................ 9 13.1 Package Addendum.............................................. 19
6.17 Typical Characteristics .......................................... 10
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
• Added Pin Configuration and Functions section, Handling Rating table, Feature Description section, Device
Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout
section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information
section ................................................................................................................................................................................... 1
• Changed VOLA value 0.9 to 0.3 .............................................................................................................................................. 6
• Added ±8-kV Human-Body Model (A114-B) (YZP Package Only) to Features ..................................................................... 1
A1
B1
A1 1 20 B1
A2 2 19 B2
A3 3 18 B3 VCCA 2 19 VCCB 1 20
E B6 B8 A8 A6
A4 4 17 B4 A2 3 18 B2 VCCA 2 19 VCCB
VCCA 5 16 VCCB A3 4 17 B3 A2 3 18 B2
OE 6 15 GND D GND B7 A7 OE
A4 5 16 B4 A3 4 17 B3
A5 7 14 B5 A4 5 16 B4
A6 8 13 B6 A5 6 15 B5 C VCCB B5 A5 VCCA
A5 6 15 B5
A7 9 12 B7 A6 7 14 B6
A6 7 14 B6 B B4 B3 A3 A4
A8 10 11 B8 A7 8 13 B7
A7 8 13 B7
A8 9 12 B8 A8 9 12 B8 A B2 B1 A1 A2
OE 10 11 GND 10 11
1 2 3 4
GND
OE
Note: For the RGY package, the exposed center thermal pad must be connected to ground.
A. Pullup resistors are not required on both sides for Logic I/O.
B. If pullup or pulldown resistors are needed, the resistor value must be over 50 kΩ.
C. 50 kΩ is a safe recommended value, if the customer can accept higher VOL or lower VOH, smaller pullup or pulldown
resistor is allowed, the draft estimation is VOL = VCCOUT × 4.5 k/(4.5 k + RPU) and VOH = VCCOUT × RDW/(4.5 k + RDW).
D. If pullup resistors are needed, please refer to the TXS0108 or contact TI.
E. For detailed information, please refer to application note SCEA043.
(1)
YZPR2 PACKAGE
(BALL SIDE VIEW)
E B6 B8 A8 A6
D GND B7 A7 OE
C VCCB B5 A5 VCCA
B B4 B3 A3 A4
Pin A1- area
indicator
A B2 B1 A1 A2
1 2 3 4
(1)
See orderable addendum at the end of the data sheet
D
C
B
A
Pin Functions
PIN
SIGNAL PW, RGY NO. DQS YZP I/O (1) FUNCTION
NAME NO. GRID LOCATOR
A1 1 1 A3 I/O Input/output 1. Referenced to VCCA.
VCCA 2 5 C4 S A-port supply voltage. 1.1 V ≤ VCCA ≤ 3.6 V, VCCA ≤ VCCB.
A2 3 2 A4 I/O Input/output 2. Referenced to VCCA.
A3 4 3 B3 I/O Input/output 3. Referenced to VCCA.
A4 5 4 B4 I/O Input/output 4. Referenced to VCCA.
A5 6 7 C3 I/O Input/output 5. Referenced to VCCA.
A6 7 8 E4 I/O Input/output 6. Referenced to VCCA.
A7 8 9 D3 I/O Input/output 7. Referenced to VCCA.
A8 9 10 E3 I/O Input/output 8. Referenced to VCCA.
OE 10 6 D4 I Output enable. Pull OE low to place all outputs in 3-state mode. Referenced to VCCA.
GND 11 15 D1 S Ground
B8 12 11 E2 I/O Input/output 8. Referenced to VCCB.
B7 13 12 D2 I/O Input/output 7. Referenced to VCCB.
B6 14 13 E1 I/O Input/output 6. Referenced to VCCB.
B5 15 14 C2 I/O Input/output 5. Referenced to VCCB.
B4 16 17 B1 I/O Input/output 4. Referenced to VCCB.
B3 17 18 B2 I/O Input/output 3. Referenced to VCCB.
B2 18 19 A1 I/O Input/output 2. Referenced to VCCB.
VCCB 19 16 C1 S B-port supply voltage. 1.65 V ≤ VCCB ≤ 5.5 V.
B1 20 20 A2 I/O Input/output 1. Referenced to VCCB.
Thermal
— — For the RGY package, the exposed center thermal pad must be connected to ground.
Pad
6 Specifications
6.1 Absolute Maximum Ratings (1)
over operating free-air temperature range (unless otherwise noted)
MIN MAX UNIT
VCCA Supply voltage range –0.5 4.6 V
VCCB Supply voltage range –0.5 6.5 V
VI Input voltage range (2) –0.5 6.5 V
VO Voltage range applied to any output in the high-impedance or power-off state (2) –0.5 6.5 V
A inputs –0.5 VCCA + 0.5
VO Voltage range applied to any output in the high or low state (2) (3)
V
B inputs –0.5 VCCB + 0.5
IIK Input clamp current VI < 0 –50 mA
IOK Output clamp current VO < 0 –50 mA
IO Continuous output current ±50 mA
Continuous current through VCCA, VCCB, or GND ±100 mA
Tstg Storage temperature range –65 150 °C
TJ Junction temperature 150 °C
(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating
Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.
(3) The value of VCCA and VCCB are provided in the recommended operating conditions table.
(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
(1) The A and B sides of an unused data I/O pair must be held in the same state, i.e., both at VCCI or both at GND.
(2) VCCA must be less than or equal to VCCB and must not exceed 3.6 V.
(3) VCCI is the supply voltage associated with the input port.
Copyright © 2006–2018, Texas Instruments Incorporated Submit Documentation Feedback 5
Product Folder Links: TXB0108
TXB0108
SCES643G – NOVEMBER 2006 – REVISED DECEMBER 2018 www.ti.com
(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
(1) VCCI is the supply voltage associated with the input port.
(2) VCCO is the supply voltage associated with the output port.
6 Submit Documentation Feedback Copyright © 2006–2018, Texas Instruments Incorporated
Figure 1. Input Capacitance for OE Pin (CI) vs Power Supply Figure 2. Capacitance for A Port I/O Pins (CIO) vs Power
(VCCA) Supply (VCCA)
VCCA = 1.8 V
Figure 3. Capacitance fpr B Port I/O Pins (CIO) vs Power Supply (VCCB)
50 kW S1 Open
From Output From Output
Under Test Under Test
15 pF 1 MW 15 pF 50 kW
TEST S1
LOAD CIRCUIT FOR MAX DATA RATE, LOAD CIRCUIT FOR
tPZL/tPLZ 2 × VCCO
PULSE DURATION PROPAGATION ENABLE/DISABLE
TIME MEASUREMENT tPHZ/tPZH Open
DELAY OUTPUT RISE AND FALL TIME
MEASUREMENT
VCCI
Input VCCI/2 VCCI/2
0V
tPLH tPHL
tw
0.9 y VCCO
VOH
Output VCCI
VCCO/2 VCCO/2
0.1 y VCCO
VOL Input VCCI/2 VCCI/2
tr tf
0V
8 Detailed Description
8.1 Overview
The TXB0108 device is an 8-bit, directionless voltage-level translator specifically designed for translating logic
voltage levels. The A port is able to accept I/O voltages ranging from 1.2 V to 3.6 V, while the B port can accept
I/O voltages from 1.65 V to 5.5 V. The device is a buffered architecture with edge-rate accelerators (one-shots)
to improve the overall data rate. This device can only translate push-pull CMOS logic outputs. If for open-drain
signal translation, please refer to TI TXS products.
One T1
Shot
4k
One
T2
Shot
A B
One
T3
Shot
4k
T4 One
Shot
IIN
VT/4 kW
VIN
–(VD – VT)/4 kW
NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
- Do not recommend having the external pullup or pulldown resistors. If mandatory, it is recommended
the value should be larger than 50 kΩ.
• An external pulldown or pullup resistor decreases the output VOH and VOL. Use the below equations to draft
estimate the VOH and VOL as a result of an external pulldown and pullup resistor.
VOH = VCCx × RPD / (RPD + 4.5 kΩ)
VOL = VCCx × 4.5kΩ / (RPU + 4.5 kΩ)
Where:
• VCCx is the output port supply voltage on either VCCA or VCCB
• RPD is the value of the external pull down resistor
• RPU is the value of the external pull up resistor
• 4.5 kΩ is the counting the variation of the serial resistor 4 kΩ in the I/O line. Refer to the Effects
of external pullup and pulldown resistors on TXB application note
11 Layout
12.3 Trademarks
E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.
12.4 Electrostatic Discharge Caution
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with
appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more
susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.
12.5 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
B0 W
Reel
Diameter
Cavity A0
A0 Dimension designed to accommodate the component width
B0 Dimension designed to accommodate the component length
K0 Dimension designed to accommodate the component thickness
W Overall width of the carrier tape
P1 Pitch between successive cavity centers
Sprocket Holes
Q1 Q2 Q1 Q2
Pocket Quadrants
*All dimensions are nominal
Reel Reel
Package Package A0 B0 K0 P1 W Pin1
Device Pins SPQ Diameter Width W1
Type Drawing (mm) (mm) (mm) (mm) (mm) Quadrant
(mm) (mm)
TXB0108DQSR USON DQS 20 3000 177.8 12.4 2.21 4.22 0.81 4.0 12.0 Q1
TXB0108RGYR VQFN RGY 20 3000 330.0 12.4 3.8 4.8 1.6 8.0 12.0 Q1
TXB0108YZPR DSBGA YZP 20 3000 180.0 8.4 1.99 2.49 0.56 4.0 8.0 Q1
TXB0108YZPR2 DSBGA YZP 20 3000 180.0 8.4 1.99 2.49 0.56 4.0 8.0 Q2
BGA
TXB0108ZXYR MICROSTAR ZXY 20 2500 330.0 12.4 2.8 4.22 3.3 1.0 12.0 Q2
JUNIOR
Width (mm)
H
W
Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm)
TXB0108DQSR USON DQS 20 3000 202.0 201.0 28.0
TXB0108RGYR VQFN RGY 20 3000 355.0 350.0 50.0
TXB0108YZPR DSBGA YZP 20 3000 182.0 182.0 20.0
TXB0108YZPR2 DSBGA YZP 20 3000 182.0 182.0 20.0
BGA
TXB0108ZXYR MICROSTAR ZXY 20 2500 336.6 336.6 28.6
JUNIOR
www.ti.com 14-Dec-2018
PACKAGING INFORMATION
Orderable Device Status Package Type Package Pins Package Eco Plan Lead/Ball Finish MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) (6) (3) (4/5)
TXB0108DQSR ACTIVE USON DQS 20 3000 Green (RoHS CU NIPDAUAG Level-1-260C-UNLIM -40 to 85 5MR
& no Sb/Br) 5MH
TXB0108PWR ACTIVE TSSOP PW 20 2000 Green (RoHS CU NIPDAU Level-1-260C-UNLIM -40 to 85 YE08
& no Sb/Br)
TXB0108PWRG4 ACTIVE TSSOP PW 20 2000 Green (RoHS CU NIPDAU Level-1-260C-UNLIM -40 to 85 YE08
& no Sb/Br)
TXB0108RGYR ACTIVE VQFN RGY 20 3000 Green (RoHS CU NIPDAU Level-2-260C-1 YEAR -40 to 85 YE08
& no Sb/Br)
TXB0108YZPR ACTIVE DSBGA YZP 20 3000 Green (RoHS SNAGCU Level-1-260C-UNLIM -40 to 85 5M
& no Sb/Br)
TXB0108YZPR2 ACTIVE DSBGA YZP 20 3000 Green (RoHS SNAGCU Level-1-260C-UNLIM -40 to 85 EK
& no Sb/Br)
TXB0108ZXYR ACTIVE BGA ZXY 20 2500 Green (RoHS SNAGCU Level-1-260C-UNLIM -40 to 85 YE08
MICROSTAR & no Sb/Br)
JUNIOR
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com 14-Dec-2018
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish
value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com 16-Jun-2019
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com 16-Jun-2019
Pack Materials-Page 2
PACKAGE OUTLINE
ZXY0020A SCALE 4.800
VFBGA - 0.61 mm max height
PLASTIC BALL GRID ARRAY
3.1
B A
2.9
BALL A1 CORNER
2.6
2.4
C
0.61 MAX
SEATING PLANE
2 TYP
SYMM
(0.5) TYP
D
(0.5) TYP
C SYMM
1.5
TYP
B
0.35
20X
0.25
A
0.5 TYP 0.15 C B A
0.05 C
1 2 3 4 5
PIN 1 ID
(WITHOUT SOLDER) 0.5 TYP
4222996/A 12/2016
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
www.ti.com
EXAMPLE BOARD LAYOUT
ZXY0020A VFBGA - 0.61 mm max height
PLASTIC BALL GRID ARRAY
(0.5) TYP
20X ( 0.25)
1 2 3 4 5
A
(0.5) TYP
B SYMM
SYMM
4222996/A 12/2016
NOTES: (continued)
3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints.
For information, see Texas Instruments literature number SPRAA99 (www.ti.com/lit/spraa99).
www.ti.com
EXAMPLE STENCIL DESIGN
ZXY0020A VFBGA - 0.61 mm max height
PLASTIC BALL GRID ARRAY
(0.5) TYP
20X ( 0.25)
1 2 3 4 5
A
(0.5) TYP
B SYMM
(R0.05) TYP
D
SYMM
4222996/A 12/2016
NOTES: (continued)
4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.
www.ti.com
D: Max = 2.418 mm, Min =2.358 mm
This image is a representation of the package family, actual package may vary.
Refer to the product data sheet for package details.
4225264/A
www.ti.com
IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you
permission to use these resources only for development of an application that uses the TI products described in the resource. Other
reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third
party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims,
damages, costs, losses, and liabilities arising out of your use of these resources.
TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on
ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable
warranties or warranty disclaimers for TI products.
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2019, Texas Instruments Incorporated