TC6215 N-And P-Channel Enhancement-Mode Dual MOSFET: Features General Description
TC6215 N-And P-Channel Enhancement-Mode Dual MOSFET: Features General Description
N- and P-Channel
Enhancement-Mode Dual MOSFET
Features General Description
► Back to back gate-source Zener diodes
The Supertex TC6215 consists of high voltage, low threshold N-channel
► Guaranteed RDS(ON) at 4.0V gate drive
and P-channel MOSFETs in an 8-Lead SOIC (TG) package. Both
► Low threshold
MOSFETs have integrated back to back gate-source Zener diode clamps
► Low on-resistance
and guaranteed RDS(ON) ratings down to 4.0V gate drive allowing them to
► Independent N- and P-channels
be driven directly with standard 5.0V CMOS logic.
► Electrically isolated N- and P-channels
► Low input capacitance
These low threshold enhancement-mode (normally-off) transistors utilize
► Fast switching speeds
an advanced vertical DMOS structure and Supertex’s well-proven silicon-
► Free from secondary breakdowns
gate manufacturing process. This combination produces devices with the
► Low input and output leakage
power handling capabilities of bipolar transistors and with the high input
Applications impedance and positive temperature coefficient inherent in MOS devices.
Characteristic of all MOS structures, these devices are free from thermal
► High voltage pulsers
runaway and thermally-induced secondary breakdown.
► Amplifiers
► Buffers
Supertex’s vertical DMOS FETs are ideally suited to a wide range of
► Piezoelectric transducer drivers
switching and amplifying applications where very low threshold voltage,
► General purpose line drivers
high breakdown voltage, high input impedance, low input capacitance,
► Logic level interfaces
and fast switching speeds are desired.
Ordering Information
Package Option BVDSS/BVDGS RDS(ON) (Max)
10V
90% RL
Input Pulse
Generator OUTPUT
10%
0V
t(ON) t(OFF) RGEN
td(ON) tr td(OFF) tf D.U.T.
VDD
Input
10% 10%
Output
0V 90% 90%
0V Pulse
10%
Generator
Input
RGEN
90%
-10V D.U.T.
t(ON t(OFF)
)
td(ON) tr td(OFF) tf Input
0V OUTPUT
90% 90%
Output
RL
VDD 10% 10%
VDD
Block Diagram
SN 1 8 DN
GN 2 7 DN
N-Channel
SP 3 6 DP
GP 4 5 DP
P-Channel
8-Lead SOIC
(top view)
VGS =10V
-4.0
4.0
VGS=-10V VGS =8V
VGS =7V
-3.5 VGS =-8V
3.5
VGS=-7V
VGS =6V
-3.0 3.0
VGS=-6V
ID (amperes)
VGS=-5V
-2.0 2.0
-1.0 1.0
VGS=-4V
-1.2
2.0
-1.0
VGS=4V
1.5
-0.8
VGS=-3V
-0.6 1.0
-0.4 VGS=3V
0.5
-0.2
VGS=-2V
VGS=2V
0.0 0.0
0 -1 -2 -3 -4 -5 -6 -7 -8 -9 -10 0 1 2 3 4 5 6 7 8 9 10
E1
L2 Gauge
Note 1 Plane
(Index Area
D/2 x E1/2)
L Seating
θ
1 L1
Plane
A1 e b
Side View A
View A-A
Note:
1. This chamfer feature is optional. A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier;
an embedded metal marker; or a printed indicator.
Symbol A A1 A2 b D E E1 e h L L1 L2 θ θ1
MIN 1.35* 0.10 1.25 0.31 4.80* 5.80* 3.80* 0.25 0.40 0O 5O
Dimension 1.27 1.04 0.25
NOM - - - - 4.90 6.00 3.90 - - - -
(mm) BSC REF BSC
MAX 1.75 0.25 1.65* 0.51 5.00* 6.20* 4.00* 0.50 1.27 8O 15O
JEDEC Registration MS-012, Variation AA, Issue E, Sept. 2005.
* This dimension is not specified in the original JEDEC drawing. The value listed is for reference only.
Drawings are not to scale.
Supertex Doc. #: DSPD-8SOLGTG, Version H101708.
(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline
information go to http://www.supertex.com/packaging.html.)
Supertex inc. does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an
adequate “product liability indemnification insurance agreement.” Supertex inc. does not assume responsibility for use of devices described, and limits its liability to the
replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications
are subject to change without notice. For the latest product specifications refer to the Supertex inc. website: http//www.supertex.com.