Lecture 14
Lecture 14
Lecture 14
• Advanced Technologies on SRAM
– Fundamentals of SRAM
– State-of-the-Art SRAM Performance
– FinFET-based SRAM Issues
– SRAM Alternatives
Reading: multiple research articles (reference
list at the end of this lecture)
Static Random Access Memory
(SRAM)
Static Noise Margin Write N-Curve
Tech. A Tech. A
Tech. B Tech. B
VL (V)
Tech. B
VR (V)
Soft-Errors Variability
Cosmic-ray neutron Alpha-ray
Nuclear reaction
0.75
0.50
0.25
0.10
0.05
0.02
0.01
0.003
0.001
0.05 0.1 0.15 0.2 0.25 0.3 0.35
VT (V)
• Different technology favors are
implemented by VTH engineering
• Fast switching device has less Read
and Write stability, as well as larger cell
leakage (standby power).
X. Wang, ESSDERC, 2012
0.1 um2
Planar Platforms
0.1 um2
0.094 um2
0.076 um2
11/17/2013 0.063 um2 9
State-of-the-Art SRAM Performance
Company Node Area VDD,1 SNM1 VDD,2 SNM2 Ref.s
(nm) (um2) (V) (V) (V) (V)
Planar Bulk MOSFET
SNM(R)
6T SRAM’s SNM
1. Single fin and larger fin heights used for PD NMOS, which reduces over
20% SRAM cell area compared to a 2-fin PD design.
2. Extra lithography steps to pattern fins to 2 heights: 20nm and 40nm
11/17/2013 Nuo Xu EE 290D, Fall 2013 18
SRAM Alternatives: 8T Cell
• N0, N1 separates Read and Write, to lower
operation voltage, and hence power
consumption.
• Demonstrations on a 14KB 8T-SRAM
based on Intel’s 22nm Tri-Gate technology:
VDD,MIN is lowered by 130-270mV with 27-
46% less power consumption.
RRAM Switching
Characteristics
M4
L3 cache (2011)
L4 cache (2013) M3
M2