default search action
Masaki Hashizume
Person information
Refine list
refinements active!
zoomed in on ?? of ?? records
view refined list in
export refined list as
2020 – today
- 2023
- [c66]Shogo Tokai, Daichi Akamatsu, Hiroyuki Yotsuyanagi, Masaki Hashizume:
On Test Pattern Generation Method for an Approximate Multiplier Considering Acceptable Faults. ITC-Asia 2023: 1-6 - 2022
- [c65]Shyue-Kung Lu, Zhi-Jia Liu, Masaki Hashizume:
Fault Securing Techniques for Yield and Reliability Enhancement of RRAM. ATS 2022: 13-18 - [c64]Masao Ohmatsu, Yuto Ohtera, Yuki Ikiri, Hiroyuki Yotsuyanagi, Shyue-Kung Lu, Masaki Hashizume:
Enhanced Interconnect Test Method for Resistive Open Defects in Final Tests with Relaxation Oscillators. ATS 2022: 49-53 - 2020
- [j18]Shyue-Kung Lu, Shu-Chi Yu, Chun-Lung Hsu, Chi-Tien Sun, Masaki Hashizume, Hiroyuki Yotsuyanagi:
Fault-Aware Dependability Enhancement Techniques for Flash Memories. IEEE Trans. Very Large Scale Integr. Syst. 28(3): 634-645 (2020)
2010 – 2019
- 2019
- [c63]Toshiaki Satoh, Hiroyuki Yotsuyanagi, Masaki Hashizume:
On Delay Elements in Boundary Scan Cells for Delay Testing of 3D IC Interconnection. 3DIC 2019: 1-4 - [c62]Hanna Soneda, Masaki Hashizume, Hiroyuki Yotsuyanagi, Shyue-Kung Lu:
Electrical Field Test Method of Resistive Open Defects between Dies by Quiescent Currents through Embedded Diodes. 3DIC 2019: 1-5 - [c61]Shuya Kikuchi, Hiroyuki Yotsuyanagi, Masaki Hashizume:
On Delay Measurement Under Delay Variations in Boundary Scan Circuit with Embedded TDC. ITC-Asia 2019: 169-174 - 2018
- [j17]Shyue-Kung Lu, Hao-Cheng Jheng, Hao-Wei Lin, Masaki Hashizume:
Address Remapping Techniques for Enhancing Fabrication Yield of Embedded Memories. J. Electron. Test. 34(4): 435-446 (2018) - [j16]Shyue-Kung Lu, Shang-Xiu Zhong, Masaki Hashizume:
Fault Leveling Techniques for Yield and Reliability Enhancement of NAND Flash Memories. J. Electron. Test. 34(5): 559-570 (2018) - [j15]Fara Ashikin, Masaki Hashizume, Hiroyuki Yotsuyanagi, Shyue-Kung Lu, Zvi Roth:
A Design for Testability of Open Defects at Interconnects in 3D Stacked ICs. IEICE Trans. Inf. Syst. 101-D(8): 2053-2063 (2018) - [c60]Satoshi Hirai, Hiroyuki Yotsuyanagi, Masaki Hashizume:
Test Time Reduction on Testing Delay Faults in 3D ICs Using Boundary Scan Design. ATS 2018: 7-12 - [c59]Toshinori Hosokawa, Morito Niseki, Masayoshi Yoshimura, Hiroshi Yamazaki, Masayuki Arai, Hiroyuki Yotsuyanagi, Masaki Hashizume:
A Sequentially Untestable Fault Identification Method Based on n-Bit State Cube Justification. IOLTS 2018: 43-46 - 2017
- [j14]Hiroyuki Yotsuyanagi, Kotaro Ise, Masaki Hashizume, Yoshinobu Higami, Hiroshi Takahashi:
Discrimination of a Resistive Open Using Anomaly Detection of Delay Variation Induced by Transitions on Adjacent Lines. IEICE Trans. Fundam. Electron. Commun. Comput. Sci. 100-A(12): 2842-2850 (2017) - [c58]Ayumu Kambara, Hiroyuki Yotsuyanagi, Daichi Miyoshi, Masaki Hashizume, Shyue-Kung Lu:
Open Defect Detection with a Built-in Test Circuit by IDDT Appearance Time in CMOS ICs. ATS 2017: 242-247 - [c57]Shyue-Kung Lu, Shu-Chi Yu, Masaki Hashizume, Hiroyuki Yotsuyanagi:
Fault-Aware Page Address Remapping Techniques for Enhancing Yield and Reliability of Flash Memories. ATS 2017: 254-259 - [c56]Michiya Kanda, Masaki Hashizume, Hiroyuki Yotsuyanagi, Shyue-Kung Lu:
A defective level monitor of open defects in 3D ICs with a comparator of offset cancellation type. DFT 2017: 1-4 - [c55]Yuuya Ohama, Hiroyuki Yotsuyanagi, Masaki Hashizume, Yoshinobu Higami, Hiroshi Takahashi:
On selection of adjacent lines in test pattern generation for delay faults considering crosstalk effects. ISCIT 2017: 1-5 - [c54]Kouhei Ohtani, Naho Osato, Masaki Hashizume, Hiroyuki Yotsuyanagi, Shyue-Kung Lu:
A defect level monitor of resistive open defect at interconnects in 3D ICs by injected charge volume. ISCIT 2017: 1-5 - 2016
- [j13]Widianto, Masaki Hashizume, Shohei Suenaga, Hiroyuki Yotsuyanagi, Akira Ono, Shyue-Kung Lu, Zvi Roth:
A Built-in Test Circuit for Electrical Interconnect Testing of Open Defects in Assembled PCBs. IEICE Trans. Inf. Syst. 99-D(11): 2723-2733 (2016) - [j12]Shyue-Kung Lu, Cheng-Ju Tsai, Masaki Hashizume:
Enhanced Built-In Self-Repair Techniques for Improving Fabrication Yield and Reliability of Embedded Memories. IEEE Trans. Very Large Scale Integr. Syst. 24(8): 2726-2734 (2016) - [c53]Shyue-Kung Lu, Shang-Xiu Zhong, Masaki Hashizume:
Adaptive ECC Techniques for Yield and Reliability Enhancement of Flash Memories. ATS 2016: 287-292 - 2015
- [j11]Shyue-Kung Lu, Tsu-Lin Li, Masaki Hashizume, Jiann-Liang Chen:
Address Scrambling and Data Inversion Techniques for Yield Enhancement of NROM-Based ROMs. IEEE Trans. Computers 64(5): 1230-1240 (2015) - [c52]Daisuke Suga, Masaki Hashizume, Hiroyuki Yotsuyanagi, Shyue-Kung Lu:
Electrical interconnect test method of 3D ICs by injected charge volume. 3DIC 2015: TS8.19.1-TS8.19.6 - [c51]Kosuke Nanbara, Akihiro Odoriba, Masaki Hashizume, Hiroyuki Yotsuyanagi, Shyue-Kung Lu:
Electrical interconnect test of 3D ICs made of dies without ESD protection circuits with a built-in test circuit. 3DIC 2015: TS8.22.1-TS8.22.5 - [c50]Hiroyuki Yotsuyanagi, Akihiro Fujiwara, Masaki Hashizume:
On TSV array defect detection method using two ring-oscillators considering signal transitions at adjacent TSVs. 3DIC 2015: TS8.24.1-TS8.24.4 - [c49]Shyue-Kung Lu, Hao-Wei Lin, Masaki Hashizume:
An enhanced built-in self-repair technique for yield and reliability improvement of embedded memories. ASICON 2015: 1-4 - [c48]Shyue-Kung Lu, Cheng-Ju Tsai, Masaki Hashizume:
Integration of Hard Repair Techniques with ECC for Enhancing Fabrication Yield and Reliability of Embedded Memories. ATS 2015: 49-54 - [c47]Masaki Hashizume, Shingo Saijo, Hiroyuki Yotsuyanng:
Electrically testable CMOS image pixel circuit. ECCTD 2015: 1-4 - [c46]Shyue-Kung Lu, Shu-Ling Lin, Hao-Wei Lin, Masaki Hashizume:
Hybrid scrambling technique for increasing the fabrication yield of NROM-Based ROMs. VLSI-DAT 2015: 1-4 - 2014
- [c45]Masaki Hashizume, Shoichi Umezu, Hiroyuki Yotsuyanagi, Shyue-Kung Lu:
A built-in supply current test circuit for electrical interconnect tests of 3D ICs. 3DIC 2014: 1-6 - [c44]Shyue-Kung Lu, Hao-Cheng Jheng, Hao-Wei Lin, Masaki Hashizume, Seiji Kajihara:
Built-In Scrambling Analysis for Yield Enhancement of Embedded Memories. ATS 2014: 137-142 - [c43]Shyue-Kung Lu, Huai-Min Li, Masaki Hashizume, Jin-Hua Hong, Zheng-Ru Tsai:
Efficient test length reduction techniques for interposer-based 2.5D ICs. VLSI-DAT 2014: 1-4 - 2013
- [j10]Hiroyuki Yotsuyanagi, Hiroyuki Makimoto, Takanobu Nimiya, Masaki Hashizume:
On Detecting Delay Faults Using Time-to-Digital Converter Embedded in Boundary Scan. IEICE Trans. Inf. Syst. 96-D(9): 1986-1993 (2013) - [j9]Tsu-Lin Li, Masaki Hashizume, Shyue-Kung Lu:
An Efficient Test and Repair Flow for Yield Enhancement of One-Time-Programming NROM-Based ROMs. IEICE Trans. Inf. Syst. 96-D(9): 2026-2030 (2013) - [j8]Jun Yamashita, Hiroyuki Yotsuyanagi, Masaki Hashizume, Kozo Kinoshita:
SAT-Based Test Generation for Open Faults Using Fault Excitation Caused by Effect of Adjacent Lines. IEICE Trans. Fundam. Electron. Commun. Comput. Sci. 96-A(12): 2561-2567 (2013) - [c42]Masaki Hashizume, Tomoaki Konishi, Hiroyuki Yotsuyanagi, Shyue-Kung Lu:
Testable Design for Electrical Testing of Open Defects at Interconnects in 3D ICs. Asian Test Symposium 2013: 13-18 - [c41]Koji Yamazaki, Toshiyuki Tsutsumi, Hiroshi Takahashi, Yoshinobu Higami, Hironobu Yotsuyanagi, Masaki Hashizume, Kewal K. Saluja:
Diagnosing Resistive Open Faults Using Small Delay Fault Simulation. Asian Test Symposium 2013: 79-84 - [c40]Shyue-Kung Lu, Hao-Cheng Jheng, Masaki Hashizume, Jiun-Lang Huang, Pony Ning:
Fault Scrambling Techniques for Yield Enhancement of Embedded Memories. Asian Test Symposium 2013: 215-220 - 2011
- [c39]Tomoaki Konishi, Hiroyuki Yotsuyanagi, Masaki Hashizume:
Supply current testing of open defects at interconnects in 3D Ics with IEEE 1149.1 architecture. 3DIC 2011: 1-6 - [c38]Widianto, Hiroyuki Yotsuyanagi, Akira Ono, Masao Takagi, Masaki Hashizume:
A built-in test circuit for open defects at interconnects between dies in 3D ICs. 3DIC 2011: 1-5 - [c37]Hiroyuki Yotsuyanagi, Hiroyuki Makimoto, Masaki Hashizume:
A Boundary Scan Circuit with Time-to-Digital Converter for Delay Testing. Asian Test Symposium 2011: 539-544 - [c36]Masaki Hashizume, Yutaka Hata, Hiroyuki Yotsuyanagi, Yukiya Miura:
A supply current testable register string DAC of decoder type. ISCIT 2011: 58-63 - 2010
- [j7]Hiroyuki Yotsuyanagi, Masayuki Yamamoto, Masaki Hashizume:
Scan Chain Ordering to Reduce Test Data for BIST-Aided Scan Test Using Compatible Scan Flip-Flops. IEICE Trans. Inf. Syst. 93-D(1): 10-16 (2010) - [c35]Masashi Ishikawa, Hiroyuki Yotsuyanagi, Masaki Hashizume:
Test Data Reduction for BIST-Aided Scan Test Using Compatible Flip-Flops and Shifting Inverter Code. Asian Test Symposium 2010: 163-166 - [c34]Masaki Hashizume, Kazuya Nakaminami, Hiroyuki Yotsuyanagi, Yukinori Nakajima, Kozo Kinoshita:
Current-based testable design of level shifters in liquid crystal display drivers. ETS 2010: 262
2000 – 2009
- 2009
- [c33]Hiroshi Takahashi, Yoshinobu Higami, Yuzo Takamatsu, Koji Yamazaki, Toshiyuki Tsutsumi, Hiroyuki Yotsuyanagi, Masaki Hashizume:
New Class of Tests for Open Faults with Considering Adjacent Lines. Asian Test Symposium 2009: 301-306 - [c32]Koji Yamazaki, Toshiyuki Tsutsumi, Hiroshi Takahashi, Yoshinobu Higami, Takashi Aikyo, Yuzo Takamatsu, Hiroyuki Yotsuyanagi, Masaki Hashizume:
A Novel Approach for Improving the Quality of Open Fault Diagnosis. VLSI Design 2009: 85-90 - [c31]Hiroyuki Yotsuyanagi, Masaki Hashizume, Toshiyuki Tsutsumi, Koji Yamazaki, Takashi Aikyo, Yoshinobu Higami, Hiroshi Takahashi, Yuzo Takamatsu:
Fault Effect of Open Faults Considering Adjacent Signal Lines in a 90 nm IC. VLSI Design 2009: 91-96 - 2007
- [c30]Hiroshi Takahashi, Yoshinobu Higami, Shuhei Kadoyama, Takashi Aikyo, Yuzo Takamatsu, Koji Yamazaki, Toshiyuki Tsutsumi, Hiroyuki Yotsuyanagi, Masaki Hashizume:
Clues for Modeling and Diagnosing Open Faults with Considering Adjacent Lines. ATS 2007: 39-44 - [c29]Masaki Hashizume, Yutaka Hata, Tomomi Nishida, Hiroyuki Yotsuyanagi, Yukiya Miura:
Current Testable Design of Resistor String DACs. ATS 2007: 399-403 - [c28]Hiroshi Takahashi, Yoshinobu Higami, Toru Kikkawa, Takashi Aikyo, Yuzo Takamatsu, Hiroyuki Yotsuyanagi, Masaki Hashizume:
Test Generation and Diagnostic Test Generation for Open Faults with Considering Adjacent Lines. DFT 2007: 243-251 - 2006
- [c27]Masato Nakanishi, Masaki Hashizume, Hiroyuki Yotsuyanagi, Yukiya Miura:
A BIC Sensor Capable of Adjusting IDDQ Limit in Tests. ATS 2006: 69-74 - [c26]Masaki Hashizume, Tomomi Nishida, Hiroyuki Yotsuyanagi, Takeomi Tamesada, Yukiya Miura:
Current Testable Design of Resistor String DACs. DELTA 2006: 197-200 - 2005
- [j6]Hiroyuki Yotsuyanagi, Toshimasa Kuchii, Shigeki Nishikawa, Masaki Hashizume, Kozo Kinoshita:
Reducing Scan Shifts Using Configurations of Compatible and Folding Scan Trees. J. Electron. Test. 21(6): 613-620 (2005) - [c25]Masaki Hashizume, Masahiro Ichimiya, Hiroyuki Yotsuyanagi, Takeomi Tamesada:
Electric field for detecting open leads in CMOS logic circuits by supply current testing. ISCAS (3) 2005: 2995-2998 - 2004
- [j5]Hiroyuki Yotsuyanagi, Masaki Hashizume, Takeomi Tamesada:
Test Sequence Generation for Test Time Reduction of IDDQ Testing. IEICE Trans. Inf. Syst. 87-D(3): 537-543 (2004) - [j4]Masaki Hashizume, Hiroyuki Yotsuyanagi, Takeomi Tamesada:
Identification and Frequency Estimation of Feedback Bridging Faults Generating Logical Oscillation in CMOS Circuits. IEICE Trans. Inf. Syst. 87-D(3): 571-579 (2004) - [j3]Masahiro Ichimiya, Masaki Hashizume, Hiroyuki Yotsuyanagi, Takeomi Tamesada:
A test circuit for pin shorts generating oscillation in CMOS logic circuits. Syst. Comput. Jpn. 35(13): 10-20 (2004) - [c24]Masaki Hashizume, Daisuke Yoneda, Hiroyuki Yotsuyanagi, Tetsuo Tada, Takeshi Koyama, Ikuro Morita, Takeomi Tamesada:
I_DDQ Test Method Based on Wavelet Transformation for Noisy Current Measurement Environment. Asian Test Symposium 2004: 112-117 - [c23]Masaki Hashizume, Tetsuo Akita, Hiroyuki Yotsuyanagi, Takeomi Tamesada:
CMOS Open Fault Detection by Appearance Time of Switching Supply Current. DELTA 2004: 183-188 - [c22]Isao Tsukimoto, Masaki Hashizume, Hiroyuki Yotsuyanagi, Takeomi Tamesada:
Practical Fault Coverage of Supply Current Tests for Bipolar ICs. DELTA 2004: 189-194 - [c21]Hiroyuki Yotsuyanagi, Toshimasa Kuchii, Shigeki Nishikawa, Masaki Hashizume, Kozo Kinoshita:
On Configuring Scan Trees to Reduce Scan Shifts based on a Circuit Structure. DELTA 2004: 269-274 - [c20]Daisuke Ezaki, Masaki Hashizume, Hiroyuki Yotsuyanagi, Takeomi Tamesada:
A Power Supply Circuit Recycling Charge in Adiabatic Dynamic CMOS Logic Circuits. DELTA 2004: 306-311 - 2003
- [c19]Hiroyuki Yotsuyanagi, Toshimasa Kuchii, Shigeki Nishikawa, Masaki Hashizume, Kozo Kinoshita:
Reducing Scan Shifts Using Folding Scan Trees. Asian Test Symposium 2003: 6-11 - [c18]Masaki Hashizume, Teppei Takeda, Hiroyuki Yotsuyanagi, Takeomi Tamesada, Yukiya Miura, Kozo Kinoshita:
A BIST Circuit for IDDQ Tests. Asian Test Symposium 2003: 390-395 - 2002
- [c17]Hiroyuki Yotsuyanagi, Masaki Hashizume, Takeomi Tamesada:
Test Time Reduction for I DDQ Testing by Arranging Test Vectors. Asian Test Symposium 2002: 423-428 - [c16]Hiroyuki Yotsuyanagi, Masaki Hashizume, Taisuke Iwakiri, Masahiro Ichimiya, Takeomi Tamesada:
Random Pattern Testability of the Open Defect Detection Method using Application of Time-variable Electric Field. DELTA 2002: 387-391 - [c15]Masaki Hashizume, Masashi Sato, Hiroyuki Yotsuyanagi, Takeomi Tamesada:
Power Supply Circuit for High Speed Operation of Adiabatic Dynamic CMOS Logic Circuits. DELTA 2002: 459-461 - 2001
- [c14]Hiroyuki Yotsuyanagi, Shinsuke Hata, Masaki Hashizume, Takeomi Tamesada:
Sequential Redundancy Removal Using Test Generation and Multiple Unreachable States. Asian Test Symposium 2001: 23- - [c13]Teppei Takeda, Masaki Hashizume, Masahiro Ichimiya, Hiroyuki Yotsuyanagi, Yukiya Miura, Kozo Kinoshita:
IDDQ Sensing Technique for High Speed IDDQ Testing. Asian Test Symposium 2001: 111-116 - [c12]Masaki Hashizume, Masahiro Ichimiya, Hiroyuki Yotsuyanagi, Takeomi Tamesada:
CMOS Open Defect Detection Based on Supply Current in Time-Variable Electric Field and Supply Voltage Application. Asian Test Symposium 2001: 117-122 - [c11]Masaki Hashizume, Masahiro Ichimiya, Hiroyuki Yotsuyanagi, Takeomi Tamesada:
CMOS open defect detection by supply current test. DATE 2001: 509 - [c10]Hiroyuki Yotsuyanagi, Masaki Hashizume, Taisuke Iwakiri, Masahiro Ichimiya, Takeomi Tamesada:
Test Pattern for Supply Current Test of Open Defects by Applying Time-Variable Electric Field. DFT 2001: 287- - 2000
- [c9]Masaki Hashizume, Hiroyuki Yotsuyanagi, Masahiro Ichimiya, Takeomi Tamesada, Masashi Takeda:
High speed IDDQ test and its testability for process variation. Asian Test Symposium 2000: 344-349 - [c8]Masaki Hashizume, Hiroyuki Yotsuyanagi, Takeomi Tamesada, Masashi Takeda:
Testability Analysis of IDDQ Testing with Large Threshold Value. DFT 2000: 367-375
1990 – 1999
- 1999
- [c7]Masaki Hashizume, Hiroyuki Yotsuyanagi, Takeomi Tamesada:
Identification of Feedback Bridging Faults with Oscillation. Asian Test Symposium 1999: 25- - 1998
- [c6]Masaki Hashizume, Yukiya Miura, Masahiro Ichimiya, Takeomi Tamesada, Kozo Kinoshita:
A High-Speed IDDQ Sensor for Low-Voltage ICs. Asian Test Symposium 1998: 327- - 1997
- [c5]Masaki Hashizume, Toshimasa Kuchii, Takeomi Tamesada:
Supply Current Test for Unit-to-unit Variations of Electrical Characteristics in Gates. Asian Test Symposium 1997: 372-377 - 1996
- [c4]Toshimasa Kuchii, Masaki Hashizume, Takeomi Tamesada:
Algorithmic Test Generation for Supply Current Testing of TTL Combinational Circuits. Asian Test Symposium 1996: 171-176 - 1994
- [c3]Masaki Hashizume, Takeomi Tamesada, Akio Sakamoto:
A Maximum Clique Derivation Algorithm for Simplification of Incompletely Specified Machines. ISCAS 1994: 193-196 - 1991
- [j2]Masaki Hashizume, Takeorai Tamesada:
Fault detection of ttl combinational circuits based on supply current. Syst. Comput. Jpn. 22(10): 18-29 (1991) - 1990
- [c2]Masaki Hashizume, Takeomi Tamesada, Koji Nii:
A parameter adjustment method for analog circuits based on convex fuzzy decision using constraints of satisfactory level. ICCD 1990: 24-28
1980 – 1989
- 1989
- [j1]Masaki Hashizume, Hirosuke Yamamoto, Takeomi Tamesada, Toshiaki Hanibuti:
Evaluation of a retrieval system using content addressable memory. Syst. Comput. Jpn. 20(7): 1-9 (1989) - 1988
- [c1]Masaki Hashizume, Takeomi Tamesada, Kazuhiro Yamada, Masaaki Kawakami:
Fault Detection of Combinational Circuits Based on Supply Current. ITC 1988: 374-380
Coauthor Index
manage site settings
To protect your privacy, all features that rely on external API calls from your browser are turned off by default. You need to opt-in for them to become active. All settings here will be stored as cookies with your web browser. For more information see our F.A.Q.
Unpaywalled article links
Add open access links from to the list of external document links (if available).
Privacy notice: By enabling the option above, your browser will contact the API of unpaywall.org to load hyperlinks to open access articles. Although we do not have any reason to believe that your call will be tracked, we do not have any control over how the remote server uses your data. So please proceed with care and consider checking the Unpaywall privacy policy.
Archived links via Wayback Machine
For web page which are no longer available, try to retrieve content from the of the Internet Archive (if available).
Privacy notice: By enabling the option above, your browser will contact the API of archive.org to check for archived content of web pages that are no longer available. Although we do not have any reason to believe that your call will be tracked, we do not have any control over how the remote server uses your data. So please proceed with care and consider checking the Internet Archive privacy policy.
Reference lists
Add a list of references from , , and to record detail pages.
load references from crossref.org and opencitations.net
Privacy notice: By enabling the option above, your browser will contact the APIs of crossref.org, opencitations.net, and semanticscholar.org to load article reference information. Although we do not have any reason to believe that your call will be tracked, we do not have any control over how the remote server uses your data. So please proceed with care and consider checking the Crossref privacy policy and the OpenCitations privacy policy, as well as the AI2 Privacy Policy covering Semantic Scholar.
Citation data
Add a list of citing articles from and to record detail pages.
load citations from opencitations.net
Privacy notice: By enabling the option above, your browser will contact the API of opencitations.net and semanticscholar.org to load citation information. Although we do not have any reason to believe that your call will be tracked, we do not have any control over how the remote server uses your data. So please proceed with care and consider checking the OpenCitations privacy policy as well as the AI2 Privacy Policy covering Semantic Scholar.
OpenAlex data
Load additional information about publications from .
Privacy notice: By enabling the option above, your browser will contact the API of openalex.org to load additional information. Although we do not have any reason to believe that your call will be tracked, we do not have any control over how the remote server uses your data. So please proceed with care and consider checking the information given by OpenAlex.
last updated on 2024-04-25 05:59 CEST by the dblp team
all metadata released as open data under CC0 1.0 license
see also: Terms of Use | Privacy Policy | Imprint